x86: i915 needs pgprot_writecombine() and is_io_mapping_possible()
[linux-2.6/mini2440.git] / drivers / net / ixgbe / ixgbe_phy.h
blob43a97bc420f54c0dbda983bdcbb214aad955f94b
1 /*******************************************************************************
3 Intel 10 Gigabit PCI Express Linux driver
4 Copyright(c) 1999 - 2008 Intel Corporation.
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
22 Contact Information:
23 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
26 *******************************************************************************/
28 #ifndef _IXGBE_PHY_H_
29 #define _IXGBE_PHY_H_
31 #include "ixgbe_type.h"
32 #define IXGBE_I2C_EEPROM_DEV_ADDR 0xA0
34 /* EEPROM byte offsets */
35 #define IXGBE_SFF_IDENTIFIER 0x0
36 #define IXGBE_SFF_IDENTIFIER_SFP 0x3
37 #define IXGBE_SFF_VENDOR_OUI_BYTE0 0x25
38 #define IXGBE_SFF_VENDOR_OUI_BYTE1 0x26
39 #define IXGBE_SFF_VENDOR_OUI_BYTE2 0x27
40 #define IXGBE_SFF_1GBE_COMP_CODES 0x6
41 #define IXGBE_SFF_10GBE_COMP_CODES 0x3
42 #define IXGBE_SFF_TRANSMISSION_MEDIA 0x9
44 /* Bitmasks */
45 #define IXGBE_SFF_TWIN_AX_CAPABLE 0x80
46 #define IXGBE_SFF_1GBASESX_CAPABLE 0x1
47 #define IXGBE_SFF_10GBASESR_CAPABLE 0x10
48 #define IXGBE_SFF_10GBASELR_CAPABLE 0x20
49 #define IXGBE_I2C_EEPROM_READ_MASK 0x100
50 #define IXGBE_I2C_EEPROM_STATUS_MASK 0x3
51 #define IXGBE_I2C_EEPROM_STATUS_NO_OPERATION 0x0
52 #define IXGBE_I2C_EEPROM_STATUS_PASS 0x1
53 #define IXGBE_I2C_EEPROM_STATUS_FAIL 0x2
54 #define IXGBE_I2C_EEPROM_STATUS_IN_PROGRESS 0x3
56 /* Bit-shift macros */
57 #define IXGBE_SFF_VENDOR_OUI_BYTE0_SHIFT 12
58 #define IXGBE_SFF_VENDOR_OUI_BYTE1_SHIFT 8
59 #define IXGBE_SFF_VENDOR_OUI_BYTE2_SHIFT 4
61 /* Vendor OUIs: format of OUI is 0x[byte0][byte1][byte2][00] */
62 #define IXGBE_SFF_VENDOR_OUI_TYCO 0x00407600
63 #define IXGBE_SFF_VENDOR_OUI_FTL 0x00906500
64 #define IXGBE_SFF_VENDOR_OUI_AVAGO 0x00176A00
66 /* I2C SDA and SCL timing parameters for standard mode */
67 #define IXGBE_I2C_T_HD_STA 4
68 #define IXGBE_I2C_T_LOW 5
69 #define IXGBE_I2C_T_HIGH 4
70 #define IXGBE_I2C_T_SU_STA 5
71 #define IXGBE_I2C_T_HD_DATA 5
72 #define IXGBE_I2C_T_SU_DATA 1
73 #define IXGBE_I2C_T_RISE 1
74 #define IXGBE_I2C_T_FALL 1
75 #define IXGBE_I2C_T_SU_STO 4
76 #define IXGBE_I2C_T_BUF 5
79 s32 ixgbe_init_phy_ops_generic(struct ixgbe_hw *hw);
80 s32 ixgbe_identify_phy_generic(struct ixgbe_hw *hw);
81 s32 ixgbe_reset_phy_generic(struct ixgbe_hw *hw);
82 s32 ixgbe_read_phy_reg_generic(struct ixgbe_hw *hw, u32 reg_addr,
83 u32 device_type, u16 *phy_data);
84 s32 ixgbe_write_phy_reg_generic(struct ixgbe_hw *hw, u32 reg_addr,
85 u32 device_type, u16 phy_data);
86 s32 ixgbe_setup_phy_link_generic(struct ixgbe_hw *hw);
87 s32 ixgbe_setup_phy_link_speed_generic(struct ixgbe_hw *hw,
88 ixgbe_link_speed speed,
89 bool autoneg,
90 bool autoneg_wait_to_complete);
92 /* PHY specific */
93 s32 ixgbe_check_phy_link_tnx(struct ixgbe_hw *hw,
94 ixgbe_link_speed *speed,
95 bool *link_up);
96 s32 ixgbe_get_phy_firmware_version_tnx(struct ixgbe_hw *hw,
97 u16 *firmware_version);
99 s32 ixgbe_reset_phy_nl(struct ixgbe_hw *hw);
100 s32 ixgbe_identify_sfp_module_generic(struct ixgbe_hw *hw);
101 s32 ixgbe_get_sfp_init_sequence_offsets(struct ixgbe_hw *hw,
102 u16 *list_offset,
103 u16 *data_offset);
105 #endif /* _IXGBE_PHY_H_ */