Merge branch 'for-linus' of git://git.kernel.org/pub/scm/linux/kernel/git/ryusuke...
[linux-2.6/mini2440.git] / arch / blackfin / mach-bf518 / include / mach / bfin_serial_5xx.h
blob970d310021e73639e7861e75b91aeeaccac549d4
1 /*
2 * Copyright 2008-2009 Analog Devices Inc.
4 * Licensed under the GPL-2 or later
5 */
7 #include <linux/serial.h>
8 #include <asm/dma.h>
9 #include <asm/portmux.h>
11 #define UART_GET_CHAR(uart) bfin_read16(((uart)->port.membase + OFFSET_RBR))
12 #define UART_GET_DLL(uart) bfin_read16(((uart)->port.membase + OFFSET_DLL))
13 #define UART_GET_IER(uart) bfin_read16(((uart)->port.membase + OFFSET_IER))
14 #define UART_GET_DLH(uart) bfin_read16(((uart)->port.membase + OFFSET_DLH))
15 #define UART_GET_IIR(uart) bfin_read16(((uart)->port.membase + OFFSET_IIR))
16 #define UART_GET_LCR(uart) bfin_read16(((uart)->port.membase + OFFSET_LCR))
17 #define UART_GET_GCTL(uart) bfin_read16(((uart)->port.membase + OFFSET_GCTL))
19 #define UART_PUT_CHAR(uart, v) bfin_write16(((uart)->port.membase + OFFSET_THR), v)
20 #define UART_PUT_DLL(uart, v) bfin_write16(((uart)->port.membase + OFFSET_DLL), v)
21 #define UART_PUT_IER(uart, v) bfin_write16(((uart)->port.membase + OFFSET_IER), v)
22 #define UART_SET_IER(uart, v) UART_PUT_IER(uart, UART_GET_IER(uart) | (v))
23 #define UART_CLEAR_IER(uart, v) UART_PUT_IER(uart, UART_GET_IER(uart) & ~(v))
24 #define UART_PUT_DLH(uart, v) bfin_write16(((uart)->port.membase + OFFSET_DLH), v)
25 #define UART_PUT_LCR(uart, v) bfin_write16(((uart)->port.membase + OFFSET_LCR), v)
26 #define UART_PUT_GCTL(uart, v) bfin_write16(((uart)->port.membase + OFFSET_GCTL), v)
28 #define UART_SET_DLAB(uart) do { UART_PUT_LCR(uart, UART_GET_LCR(uart) | DLAB); SSYNC(); } while (0)
29 #define UART_CLEAR_DLAB(uart) do { UART_PUT_LCR(uart, UART_GET_LCR(uart) & ~DLAB); SSYNC(); } while (0)
31 #define UART_GET_CTS(x) gpio_get_value(x->cts_pin)
32 #define UART_DISABLE_RTS(x) gpio_set_value(x->rts_pin, 1)
33 #define UART_ENABLE_RTS(x) gpio_set_value(x->rts_pin, 0)
34 #define UART_ENABLE_INTS(x, v) UART_PUT_IER(x, v)
35 #define UART_DISABLE_INTS(x) UART_PUT_IER(x, 0)
37 #if defined(CONFIG_BFIN_UART0_CTSRTS) || defined(CONFIG_BFIN_UART1_CTSRTS)
38 # define CONFIG_SERIAL_BFIN_CTSRTS
40 # ifndef CONFIG_UART0_CTS_PIN
41 # define CONFIG_UART0_CTS_PIN -1
42 # endif
44 # ifndef CONFIG_UART0_RTS_PIN
45 # define CONFIG_UART0_RTS_PIN -1
46 # endif
48 # ifndef CONFIG_UART1_CTS_PIN
49 # define CONFIG_UART1_CTS_PIN -1
50 # endif
52 # ifndef CONFIG_UART1_RTS_PIN
53 # define CONFIG_UART1_RTS_PIN -1
54 # endif
55 #endif
57 #define BFIN_UART_TX_FIFO_SIZE 2
60 * The pin configuration is different from schematic
62 struct bfin_serial_port {
63 struct uart_port port;
64 unsigned int old_status;
65 int status_irq;
66 unsigned int lsr;
67 #ifdef CONFIG_SERIAL_BFIN_DMA
68 int tx_done;
69 int tx_count;
70 struct circ_buf rx_dma_buf;
71 struct timer_list rx_dma_timer;
72 int rx_dma_nrows;
73 unsigned int tx_dma_channel;
74 unsigned int rx_dma_channel;
75 struct work_struct tx_dma_workqueue;
76 #endif
77 #ifdef CONFIG_SERIAL_BFIN_CTSRTS
78 struct timer_list cts_timer;
79 int cts_pin;
80 int rts_pin;
81 #endif
84 /* The hardware clears the LSR bits upon read, so we need to cache
85 * some of the more fun bits in software so they don't get lost
86 * when checking the LSR in other code paths (TX).
88 static inline unsigned int UART_GET_LSR(struct bfin_serial_port *uart)
90 unsigned int lsr = bfin_read16(uart->port.membase + OFFSET_LSR);
91 uart->lsr |= (lsr & (BI|FE|PE|OE));
92 return lsr | uart->lsr;
95 static inline void UART_CLEAR_LSR(struct bfin_serial_port *uart)
97 uart->lsr = 0;
98 bfin_write16(uart->port.membase + OFFSET_LSR, -1);
101 struct bfin_serial_res {
102 unsigned long uart_base_addr;
103 int uart_irq;
104 int uart_status_irq;
105 #ifdef CONFIG_SERIAL_BFIN_DMA
106 unsigned int uart_tx_dma_channel;
107 unsigned int uart_rx_dma_channel;
108 #endif
109 #ifdef CONFIG_SERIAL_BFIN_CTSRTS
110 int uart_cts_pin;
111 int uart_rts_pin;
112 #endif
115 struct bfin_serial_res bfin_serial_resource[] = {
116 #ifdef CONFIG_SERIAL_BFIN_UART0
118 0xFFC00400,
119 IRQ_UART0_RX,
120 IRQ_UART0_ERROR,
121 #ifdef CONFIG_SERIAL_BFIN_DMA
122 CH_UART0_TX,
123 CH_UART0_RX,
124 #endif
125 #ifdef CONFIG_SERIAL_BFIN_CTSRTS
126 CONFIG_UART0_CTS_PIN,
127 CONFIG_UART0_RTS_PIN,
128 #endif
130 #endif
131 #ifdef CONFIG_SERIAL_BFIN_UART1
133 0xFFC02000,
134 IRQ_UART1_RX,
135 IRQ_UART1_ERROR,
136 #ifdef CONFIG_SERIAL_BFIN_DMA
137 CH_UART1_TX,
138 CH_UART1_RX,
139 #endif
140 #ifdef CONFIG_SERIAL_BFIN_CTSRTS
141 CONFIG_UART1_CTS_PIN,
142 CONFIG_UART1_RTS_PIN,
143 #endif
145 #endif
148 #define DRIVER_NAME "bfin-uart"