e1000: drop lltx, remove unnecessary lock
[linux-2.6/mini2440.git] / arch / arm / plat-omap / i2c.c
blob467531edefd3e0621cce0f5d7fca92d7b6fbe1dc
1 /*
2 * linux/arch/arm/plat-omap/i2c.c
4 * Helper module for board specific I2C bus registration
6 * Copyright (C) 2007 Nokia Corporation.
8 * Contact: Jarkko Nikula <jarkko.nikula@nokia.com>
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License
12 * version 2 as published by the Free Software Foundation.
14 * This program is distributed in the hope that it will be useful, but
15 * WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
17 * General Public License for more details.
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
22 * 02110-1301 USA
26 #include <linux/kernel.h>
27 #include <linux/platform_device.h>
28 #include <linux/i2c.h>
29 #include <mach/irqs.h>
30 #include <mach/mux.h>
32 #define OMAP_I2C_SIZE 0x3f
33 #define OMAP1_I2C_BASE 0xfffb3800
34 #define OMAP2_I2C_BASE1 0x48070000
35 #define OMAP2_I2C_BASE2 0x48072000
36 #define OMAP2_I2C_BASE3 0x48060000
38 static const char name[] = "i2c_omap";
40 #define I2C_RESOURCE_BUILDER(base, irq) \
41 { \
42 .start = (base), \
43 .end = (base) + OMAP_I2C_SIZE, \
44 .flags = IORESOURCE_MEM, \
45 }, \
46 { \
47 .start = (irq), \
48 .flags = IORESOURCE_IRQ, \
51 static struct resource i2c_resources[][2] = {
52 { I2C_RESOURCE_BUILDER(0, 0) },
53 #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
54 { I2C_RESOURCE_BUILDER(OMAP2_I2C_BASE2, INT_24XX_I2C2_IRQ) },
55 #endif
56 #if defined(CONFIG_ARCH_OMAP34XX)
57 { I2C_RESOURCE_BUILDER(OMAP2_I2C_BASE3, INT_34XX_I2C3_IRQ) },
58 #endif
61 #define I2C_DEV_BUILDER(bus_id, res, data) \
62 { \
63 .id = (bus_id), \
64 .name = name, \
65 .num_resources = ARRAY_SIZE(res), \
66 .resource = (res), \
67 .dev = { \
68 .platform_data = (data), \
69 }, \
72 static u32 i2c_rate[ARRAY_SIZE(i2c_resources)];
73 static struct platform_device omap_i2c_devices[] = {
74 I2C_DEV_BUILDER(1, i2c_resources[0], &i2c_rate[0]),
75 #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
76 I2C_DEV_BUILDER(2, i2c_resources[1], &i2c_rate[1]),
77 #endif
78 #if defined(CONFIG_ARCH_OMAP34XX)
79 I2C_DEV_BUILDER(3, i2c_resources[2], &i2c_rate[2]),
80 #endif
83 #if defined(CONFIG_ARCH_OMAP24XX)
84 static const int omap24xx_pins[][2] = {
85 { M19_24XX_I2C1_SCL, L15_24XX_I2C1_SDA },
86 { J15_24XX_I2C2_SCL, H19_24XX_I2C2_SDA },
88 #else
89 static const int omap24xx_pins[][2] = {};
90 #endif
91 #if defined(CONFIG_ARCH_OMAP34XX)
92 static const int omap34xx_pins[][2] = {
93 { K21_34XX_I2C1_SCL, J21_34XX_I2C1_SDA},
94 { AF15_34XX_I2C2_SCL, AE15_34XX_I2C2_SDA},
95 { AF14_34XX_I2C3_SCL, AG14_34XX_I2C3_SDA},
97 #else
98 static const int omap34xx_pins[][2] = {};
99 #endif
101 static void __init omap_i2c_mux_pins(int bus)
103 int scl, sda;
105 if (cpu_class_is_omap1()) {
106 scl = I2C_SCL;
107 sda = I2C_SDA;
108 } else if (cpu_is_omap24xx()) {
109 scl = omap24xx_pins[bus][0];
110 sda = omap24xx_pins[bus][1];
111 } else if (cpu_is_omap34xx()) {
112 scl = omap34xx_pins[bus][0];
113 sda = omap34xx_pins[bus][1];
114 } else {
115 return;
118 omap_cfg_reg(sda);
119 omap_cfg_reg(scl);
122 int __init omap_register_i2c_bus(int bus_id, u32 clkrate,
123 struct i2c_board_info const *info,
124 unsigned len)
126 int ports, err;
127 struct platform_device *pdev;
128 struct resource *res;
129 resource_size_t base, irq;
131 if (cpu_class_is_omap1())
132 ports = 1;
133 else if (cpu_is_omap24xx())
134 ports = 2;
135 else if (cpu_is_omap34xx())
136 ports = 3;
138 BUG_ON(bus_id < 1 || bus_id > ports);
140 if (info) {
141 err = i2c_register_board_info(bus_id, info, len);
142 if (err)
143 return err;
146 pdev = &omap_i2c_devices[bus_id - 1];
147 *(u32 *)pdev->dev.platform_data = clkrate;
149 if (bus_id == 1) {
150 res = pdev->resource;
151 if (cpu_class_is_omap1()) {
152 base = OMAP1_I2C_BASE;
153 irq = INT_I2C;
154 } else {
155 base = OMAP2_I2C_BASE1;
156 irq = INT_24XX_I2C1_IRQ;
158 res[0].start = base;
159 res[0].end = base + OMAP_I2C_SIZE;
160 res[1].start = irq;
163 omap_i2c_mux_pins(bus_id - 1);
164 return platform_device_register(pdev);