2 * Handles the Intel 27x USB Device Controller (UDC)
4 * Inspired by original driver by Frank Becker, David Brownell, and others.
5 * Copyright (C) 2008 Robert Jarzmik
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
22 #include <linux/module.h>
23 #include <linux/kernel.h>
24 #include <linux/types.h>
25 #include <linux/errno.h>
26 #include <linux/platform_device.h>
27 #include <linux/delay.h>
28 #include <linux/list.h>
29 #include <linux/interrupt.h>
30 #include <linux/proc_fs.h>
31 #include <linux/clk.h>
32 #include <linux/irq.h>
33 #include <linux/gpio.h>
35 #include <asm/byteorder.h>
36 #include <mach/hardware.h>
38 #include <linux/usb.h>
39 #include <linux/usb/ch9.h>
40 #include <linux/usb/gadget.h>
41 #include <mach/pxa2xx-regs.h> /* FIXME: for PSSR */
44 #include "pxa27x_udc.h"
47 * This driver handles the USB Device Controller (UDC) in Intel's PXA 27x
50 * Such controller drivers work with a gadget driver. The gadget driver
51 * returns descriptors, implements configuration and data protocols used
52 * by the host to interact with this device, and allocates endpoints to
53 * the different protocol interfaces. The controller driver virtualizes
54 * usb hardware so that the gadget drivers will be more portable.
56 * This UDC hardware wants to implement a bit too much USB protocol. The
57 * biggest issues are: that the endpoints have to be set up before the
58 * controller can be enabled (minor, and not uncommon); and each endpoint
59 * can only have one configuration, interface and alternative interface
60 * number (major, and very unusual). Once set up, these cannot be changed
61 * without a controller reset.
63 * The workaround is to setup all combinations necessary for the gadgets which
64 * will work with this driver. This is done in pxa_udc structure, statically.
65 * See pxa_udc, udc_usb_ep versus pxa_ep, and matching function find_pxa_ep.
66 * (You could modify this if needed. Some drivers have a "fifo_mode" module
67 * parameter to facilitate such changes.)
69 * The combinations have been tested with these gadgets :
71 * - file storage gadget
74 * The driver doesn't use DMA, only IO access and IRQ callbacks. No use is
75 * made of UDC's double buffering either. USB "On-The-Go" is not implemented.
77 * All the requests are handled the same way :
78 * - the drivers tries to handle the request directly to the IO
79 * - if the IO fifo is not big enough, the remaining is send/received in
83 #define DRIVER_VERSION "2008-04-18"
84 #define DRIVER_DESC "PXA 27x USB Device Controller driver"
86 static const char driver_name
[] = "pxa27x_udc";
87 static struct pxa_udc
*the_controller
;
89 static void handle_ep(struct pxa_ep
*ep
);
94 #ifdef CONFIG_USB_GADGET_DEBUG_FS
96 #include <linux/debugfs.h>
97 #include <linux/uaccess.h>
98 #include <linux/seq_file.h>
100 static int state_dbg_show(struct seq_file
*s
, void *p
)
102 struct pxa_udc
*udc
= s
->private;
110 /* basic device status */
111 pos
+= seq_printf(s
, DRIVER_DESC
"\n"
112 "%s version: %s\nGadget driver: %s\n",
113 driver_name
, DRIVER_VERSION
,
114 udc
->driver
? udc
->driver
->driver
.name
: "(none)");
116 tmp
= udc_readl(udc
, UDCCR
);
118 "udccr=0x%0x(%s%s%s%s%s%s%s%s%s%s), "
119 "con=%d,inter=%d,altinter=%d\n", tmp
,
120 (tmp
& UDCCR_OEN
) ? " oen":"",
121 (tmp
& UDCCR_AALTHNP
) ? " aalthnp":"",
122 (tmp
& UDCCR_AHNP
) ? " rem" : "",
123 (tmp
& UDCCR_BHNP
) ? " rstir" : "",
124 (tmp
& UDCCR_DWRE
) ? " dwre" : "",
125 (tmp
& UDCCR_SMAC
) ? " smac" : "",
126 (tmp
& UDCCR_EMCE
) ? " emce" : "",
127 (tmp
& UDCCR_UDR
) ? " udr" : "",
128 (tmp
& UDCCR_UDA
) ? " uda" : "",
129 (tmp
& UDCCR_UDE
) ? " ude" : "",
130 (tmp
& UDCCR_ACN
) >> UDCCR_ACN_S
,
131 (tmp
& UDCCR_AIN
) >> UDCCR_AIN_S
,
132 (tmp
& UDCCR_AAISN
) >> UDCCR_AAISN_S
);
133 /* registers for device and ep0 */
134 pos
+= seq_printf(s
, "udcicr0=0x%08x udcicr1=0x%08x\n",
135 udc_readl(udc
, UDCICR0
), udc_readl(udc
, UDCICR1
));
136 pos
+= seq_printf(s
, "udcisr0=0x%08x udcisr1=0x%08x\n",
137 udc_readl(udc
, UDCISR0
), udc_readl(udc
, UDCISR1
));
138 pos
+= seq_printf(s
, "udcfnr=%d\n", udc_readl(udc
, UDCFNR
));
139 pos
+= seq_printf(s
, "irqs: reset=%lu, suspend=%lu, resume=%lu, "
141 udc
->stats
.irqs_reset
, udc
->stats
.irqs_suspend
,
142 udc
->stats
.irqs_resume
, udc
->stats
.irqs_reconfig
);
149 static int queues_dbg_show(struct seq_file
*s
, void *p
)
151 struct pxa_udc
*udc
= s
->private;
153 struct pxa27x_request
*req
;
154 int pos
= 0, i
, maxpkt
, ret
;
160 /* dump endpoint queues */
161 for (i
= 0; i
< NR_PXA_ENDPOINTS
; i
++) {
162 ep
= &udc
->pxa_ep
[i
];
163 maxpkt
= ep
->fifo_size
;
164 pos
+= seq_printf(s
, "%-12s max_pkt=%d %s\n",
165 EPNAME(ep
), maxpkt
, "pio");
167 if (list_empty(&ep
->queue
)) {
168 pos
+= seq_printf(s
, "\t(nothing queued)\n");
172 list_for_each_entry(req
, &ep
->queue
, queue
) {
173 pos
+= seq_printf(s
, "\treq %p len %d/%d buf %p\n",
174 &req
->req
, req
->req
.actual
,
175 req
->req
.length
, req
->req
.buf
);
184 static int eps_dbg_show(struct seq_file
*s
, void *p
)
186 struct pxa_udc
*udc
= s
->private;
195 ep
= &udc
->pxa_ep
[0];
196 tmp
= udc_ep_readl(ep
, UDCCSR
);
197 pos
+= seq_printf(s
, "udccsr0=0x%03x(%s%s%s%s%s%s%s)\n", tmp
,
198 (tmp
& UDCCSR0_SA
) ? " sa" : "",
199 (tmp
& UDCCSR0_RNE
) ? " rne" : "",
200 (tmp
& UDCCSR0_FST
) ? " fst" : "",
201 (tmp
& UDCCSR0_SST
) ? " sst" : "",
202 (tmp
& UDCCSR0_DME
) ? " dme" : "",
203 (tmp
& UDCCSR0_IPR
) ? " ipr" : "",
204 (tmp
& UDCCSR0_OPC
) ? " opc" : "");
205 for (i
= 0; i
< NR_PXA_ENDPOINTS
; i
++) {
206 ep
= &udc
->pxa_ep
[i
];
207 tmp
= i
? udc_ep_readl(ep
, UDCCR
) : udc_readl(udc
, UDCCR
);
208 pos
+= seq_printf(s
, "%-12s: "
209 "IN %lu(%lu reqs), OUT %lu(%lu reqs), "
210 "irqs=%lu, udccr=0x%08x, udccsr=0x%03x, "
213 ep
->stats
.in_bytes
, ep
->stats
.in_ops
,
214 ep
->stats
.out_bytes
, ep
->stats
.out_ops
,
216 tmp
, udc_ep_readl(ep
, UDCCSR
),
217 udc_ep_readl(ep
, UDCBCR
));
225 static int eps_dbg_open(struct inode
*inode
, struct file
*file
)
227 return single_open(file
, eps_dbg_show
, inode
->i_private
);
230 static int queues_dbg_open(struct inode
*inode
, struct file
*file
)
232 return single_open(file
, queues_dbg_show
, inode
->i_private
);
235 static int state_dbg_open(struct inode
*inode
, struct file
*file
)
237 return single_open(file
, state_dbg_show
, inode
->i_private
);
240 static const struct file_operations state_dbg_fops
= {
241 .owner
= THIS_MODULE
,
242 .open
= state_dbg_open
,
245 .release
= single_release
,
248 static const struct file_operations queues_dbg_fops
= {
249 .owner
= THIS_MODULE
,
250 .open
= queues_dbg_open
,
253 .release
= single_release
,
256 static const struct file_operations eps_dbg_fops
= {
257 .owner
= THIS_MODULE
,
258 .open
= eps_dbg_open
,
261 .release
= single_release
,
264 static void pxa_init_debugfs(struct pxa_udc
*udc
)
266 struct dentry
*root
, *state
, *queues
, *eps
;
268 root
= debugfs_create_dir(udc
->gadget
.name
, NULL
);
269 if (IS_ERR(root
) || !root
)
272 state
= debugfs_create_file("udcstate", 0400, root
, udc
,
276 queues
= debugfs_create_file("queues", 0400, root
, udc
,
280 eps
= debugfs_create_file("epstate", 0400, root
, udc
,
285 udc
->debugfs_root
= root
;
286 udc
->debugfs_state
= state
;
287 udc
->debugfs_queues
= queues
;
288 udc
->debugfs_eps
= eps
;
293 debugfs_remove(queues
);
295 debugfs_remove(root
);
297 dev_err(udc
->dev
, "debugfs is not available\n");
300 static void pxa_cleanup_debugfs(struct pxa_udc
*udc
)
302 debugfs_remove(udc
->debugfs_eps
);
303 debugfs_remove(udc
->debugfs_queues
);
304 debugfs_remove(udc
->debugfs_state
);
305 debugfs_remove(udc
->debugfs_root
);
306 udc
->debugfs_eps
= NULL
;
307 udc
->debugfs_queues
= NULL
;
308 udc
->debugfs_state
= NULL
;
309 udc
->debugfs_root
= NULL
;
313 static inline void pxa_init_debugfs(struct pxa_udc
*udc
)
317 static inline void pxa_cleanup_debugfs(struct pxa_udc
*udc
)
323 * is_match_usb_pxa - check if usb_ep and pxa_ep match
324 * @udc_usb_ep: usb endpoint
326 * @config: configuration required in pxa_ep
327 * @interface: interface required in pxa_ep
328 * @altsetting: altsetting required in pxa_ep
330 * Returns 1 if all criteria match between pxa and usb endpoint, 0 otherwise
332 static int is_match_usb_pxa(struct udc_usb_ep
*udc_usb_ep
, struct pxa_ep
*ep
,
333 int config
, int interface
, int altsetting
)
335 if (usb_endpoint_num(&udc_usb_ep
->desc
) != ep
->addr
)
337 if (usb_endpoint_dir_in(&udc_usb_ep
->desc
) != ep
->dir_in
)
339 if (usb_endpoint_type(&udc_usb_ep
->desc
) != ep
->type
)
341 if ((ep
->config
!= config
) || (ep
->interface
!= interface
)
342 || (ep
->alternate
!= altsetting
))
348 * find_pxa_ep - find pxa_ep structure matching udc_usb_ep
350 * @udc_usb_ep: udc_usb_ep structure
352 * Match udc_usb_ep and all pxa_ep available, to see if one matches.
353 * This is necessary because of the strong pxa hardware restriction requiring
354 * that once pxa endpoints are initialized, their configuration is freezed, and
355 * no change can be made to their address, direction, or in which configuration,
356 * interface or altsetting they are active ... which differs from more usual
357 * models which have endpoints be roughly just addressable fifos, and leave
358 * configuration events up to gadget drivers (like all control messages).
360 * Note that there is still a blurred point here :
361 * - we rely on UDCCR register "active interface" and "active altsetting".
362 * This is a nonsense in regard of USB spec, where multiple interfaces are
363 * active at the same time.
364 * - if we knew for sure that the pxa can handle multiple interface at the
365 * same time, assuming Intel's Developer Guide is wrong, this function
366 * should be reviewed, and a cache of couples (iface, altsetting) should
367 * be kept in the pxa_udc structure. In this case this function would match
368 * against the cache of couples instead of the "last altsetting" set up.
370 * Returns the matched pxa_ep structure or NULL if none found
372 static struct pxa_ep
*find_pxa_ep(struct pxa_udc
*udc
,
373 struct udc_usb_ep
*udc_usb_ep
)
377 int cfg
= udc
->config
;
378 int iface
= udc
->last_interface
;
379 int alt
= udc
->last_alternate
;
381 if (udc_usb_ep
== &udc
->udc_usb_ep
[0])
382 return &udc
->pxa_ep
[0];
384 for (i
= 1; i
< NR_PXA_ENDPOINTS
; i
++) {
385 ep
= &udc
->pxa_ep
[i
];
386 if (is_match_usb_pxa(udc_usb_ep
, ep
, cfg
, iface
, alt
))
393 * update_pxa_ep_matches - update pxa_ep cached values in all udc_usb_ep
396 * Context: in_interrupt()
398 * Updates all pxa_ep fields in udc_usb_ep structures, if this field was
399 * previously set up (and is not NULL). The update is necessary is a
400 * configuration change or altsetting change was issued by the USB host.
402 static void update_pxa_ep_matches(struct pxa_udc
*udc
)
405 struct udc_usb_ep
*udc_usb_ep
;
407 for (i
= 1; i
< NR_USB_ENDPOINTS
; i
++) {
408 udc_usb_ep
= &udc
->udc_usb_ep
[i
];
409 if (udc_usb_ep
->pxa_ep
)
410 udc_usb_ep
->pxa_ep
= find_pxa_ep(udc
, udc_usb_ep
);
415 * pio_irq_enable - Enables irq generation for one endpoint
418 static void pio_irq_enable(struct pxa_ep
*ep
)
420 struct pxa_udc
*udc
= ep
->dev
;
421 int index
= EPIDX(ep
);
422 u32 udcicr0
= udc_readl(udc
, UDCICR0
);
423 u32 udcicr1
= udc_readl(udc
, UDCICR1
);
426 udc_writel(udc
, UDCICR0
, udcicr0
| (3 << (index
* 2)));
428 udc_writel(udc
, UDCICR1
, udcicr1
| (3 << ((index
- 16) * 2)));
432 * pio_irq_disable - Disables irq generation for one endpoint
435 static void pio_irq_disable(struct pxa_ep
*ep
)
437 struct pxa_udc
*udc
= ep
->dev
;
438 int index
= EPIDX(ep
);
439 u32 udcicr0
= udc_readl(udc
, UDCICR0
);
440 u32 udcicr1
= udc_readl(udc
, UDCICR1
);
443 udc_writel(udc
, UDCICR0
, udcicr0
& ~(3 << (index
* 2)));
445 udc_writel(udc
, UDCICR1
, udcicr1
& ~(3 << ((index
- 16) * 2)));
449 * udc_set_mask_UDCCR - set bits in UDCCR
451 * @mask: bits to set in UDCCR
453 * Sets bits in UDCCR, leaving DME and FST bits as they were.
455 static inline void udc_set_mask_UDCCR(struct pxa_udc
*udc
, int mask
)
457 u32 udccr
= udc_readl(udc
, UDCCR
);
458 udc_writel(udc
, UDCCR
,
459 (udccr
& UDCCR_MASK_BITS
) | (mask
& UDCCR_MASK_BITS
));
463 * udc_clear_mask_UDCCR - clears bits in UDCCR
465 * @mask: bit to clear in UDCCR
467 * Clears bits in UDCCR, leaving DME and FST bits as they were.
469 static inline void udc_clear_mask_UDCCR(struct pxa_udc
*udc
, int mask
)
471 u32 udccr
= udc_readl(udc
, UDCCR
);
472 udc_writel(udc
, UDCCR
,
473 (udccr
& UDCCR_MASK_BITS
) & ~(mask
& UDCCR_MASK_BITS
));
477 * ep_count_bytes_remain - get how many bytes in udc endpoint
480 * Returns number of bytes in OUT fifos. Broken for IN fifos (-EOPNOTSUPP)
482 static int ep_count_bytes_remain(struct pxa_ep
*ep
)
486 return udc_ep_readl(ep
, UDCBCR
) & 0x3ff;
490 * ep_is_empty - checks if ep has byte ready for reading
493 * If endpoint is the control endpoint, checks if there are bytes in the
494 * control endpoint fifo. If endpoint is a data endpoint, checks if bytes
495 * are ready for reading on OUT endpoint.
497 * Returns 0 if ep not empty, 1 if ep empty, -EOPNOTSUPP if IN endpoint
499 static int ep_is_empty(struct pxa_ep
*ep
)
503 if (!is_ep0(ep
) && ep
->dir_in
)
506 ret
= !(udc_ep_readl(ep
, UDCCSR
) & UDCCSR0_RNE
);
508 ret
= !(udc_ep_readl(ep
, UDCCSR
) & UDCCSR_BNE
);
513 * ep_is_full - checks if ep has place to write bytes
516 * If endpoint is not the control endpoint and is an IN endpoint, checks if
517 * there is place to write bytes into the endpoint.
519 * Returns 0 if ep not full, 1 if ep full, -EOPNOTSUPP if OUT endpoint
521 static int ep_is_full(struct pxa_ep
*ep
)
524 return (udc_ep_readl(ep
, UDCCSR
) & UDCCSR0_IPR
);
527 return (!(udc_ep_readl(ep
, UDCCSR
) & UDCCSR_BNF
));
531 * epout_has_pkt - checks if OUT endpoint fifo has a packet available
534 * Returns 1 if a complete packet is available, 0 if not, -EOPNOTSUPP for IN ep.
536 static int epout_has_pkt(struct pxa_ep
*ep
)
538 if (!is_ep0(ep
) && ep
->dir_in
)
541 return (udc_ep_readl(ep
, UDCCSR
) & UDCCSR0_OPC
);
542 return (udc_ep_readl(ep
, UDCCSR
) & UDCCSR_PC
);
546 * set_ep0state - Set ep0 automata state
550 static void set_ep0state(struct pxa_udc
*udc
, int state
)
552 struct pxa_ep
*ep
= &udc
->pxa_ep
[0];
553 char *old_stname
= EP0_STNAME(udc
);
555 udc
->ep0state
= state
;
556 ep_dbg(ep
, "state=%s->%s, udccsr0=0x%03x, udcbcr=%d\n", old_stname
,
557 EP0_STNAME(udc
), udc_ep_readl(ep
, UDCCSR
),
558 udc_ep_readl(ep
, UDCBCR
));
562 * ep0_idle - Put control endpoint into idle state
565 static void ep0_idle(struct pxa_udc
*dev
)
567 set_ep0state(dev
, WAIT_FOR_SETUP
);
571 * inc_ep_stats_reqs - Update ep stats counts
572 * @ep: physical endpoint
574 * @is_in: ep direction (USB_DIR_IN or 0)
577 static void inc_ep_stats_reqs(struct pxa_ep
*ep
, int is_in
)
586 * inc_ep_stats_bytes - Update ep stats counts
587 * @ep: physical endpoint
588 * @count: bytes transfered on endpoint
589 * @is_in: ep direction (USB_DIR_IN or 0)
591 static void inc_ep_stats_bytes(struct pxa_ep
*ep
, int count
, int is_in
)
594 ep
->stats
.in_bytes
+= count
;
596 ep
->stats
.out_bytes
+= count
;
600 * pxa_ep_setup - Sets up an usb physical endpoint
601 * @ep: pxa27x physical endpoint
603 * Find the physical pxa27x ep, and setup its UDCCR
605 static __init
void pxa_ep_setup(struct pxa_ep
*ep
)
609 new_udccr
= ((ep
->config
<< UDCCONR_CN_S
) & UDCCONR_CN
)
610 | ((ep
->interface
<< UDCCONR_IN_S
) & UDCCONR_IN
)
611 | ((ep
->alternate
<< UDCCONR_AISN_S
) & UDCCONR_AISN
)
612 | ((EPADDR(ep
) << UDCCONR_EN_S
) & UDCCONR_EN
)
613 | ((EPXFERTYPE(ep
) << UDCCONR_ET_S
) & UDCCONR_ET
)
614 | ((ep
->dir_in
) ? UDCCONR_ED
: 0)
615 | ((ep
->fifo_size
<< UDCCONR_MPS_S
) & UDCCONR_MPS
)
618 udc_ep_writel(ep
, UDCCR
, new_udccr
);
622 * pxa_eps_setup - Sets up all usb physical endpoints
625 * Setup all pxa physical endpoints, except ep0
627 static __init
void pxa_eps_setup(struct pxa_udc
*dev
)
631 dev_dbg(dev
->dev
, "%s: dev=%p\n", __func__
, dev
);
633 for (i
= 1; i
< NR_PXA_ENDPOINTS
; i
++)
634 pxa_ep_setup(&dev
->pxa_ep
[i
]);
638 * pxa_ep_alloc_request - Allocate usb request
642 * For the pxa27x, these can just wrap kmalloc/kfree. gadget drivers
643 * must still pass correctly initialized endpoints, since other controller
644 * drivers may care about how it's currently set up (dma issues etc).
646 static struct usb_request
*
647 pxa_ep_alloc_request(struct usb_ep
*_ep
, gfp_t gfp_flags
)
649 struct pxa27x_request
*req
;
651 req
= kzalloc(sizeof *req
, gfp_flags
);
655 INIT_LIST_HEAD(&req
->queue
);
657 req
->udc_usb_ep
= container_of(_ep
, struct udc_usb_ep
, usb_ep
);
663 * pxa_ep_free_request - Free usb request
667 * Wrapper around kfree to free _req
669 static void pxa_ep_free_request(struct usb_ep
*_ep
, struct usb_request
*_req
)
671 struct pxa27x_request
*req
;
673 req
= container_of(_req
, struct pxa27x_request
, req
);
674 WARN_ON(!list_empty(&req
->queue
));
679 * ep_add_request - add a request to the endpoint's queue
683 * Context: ep->lock held
685 * Queues the request in the endpoint's queue, and enables the interrupts
688 static void ep_add_request(struct pxa_ep
*ep
, struct pxa27x_request
*req
)
692 ep_vdbg(ep
, "req:%p, lg=%d, udccsr=0x%03x\n", req
,
693 req
->req
.length
, udc_ep_readl(ep
, UDCCSR
));
696 list_add_tail(&req
->queue
, &ep
->queue
);
701 * ep_del_request - removes a request from the endpoint's queue
705 * Context: ep->lock held
707 * Unqueue the request from the endpoint's queue. If there are no more requests
708 * on the endpoint, and if it's not the control endpoint, interrupts are
709 * disabled on the endpoint.
711 static void ep_del_request(struct pxa_ep
*ep
, struct pxa27x_request
*req
)
715 ep_vdbg(ep
, "req:%p, lg=%d, udccsr=0x%03x\n", req
,
716 req
->req
.length
, udc_ep_readl(ep
, UDCCSR
));
718 list_del_init(&req
->queue
);
720 if (!is_ep0(ep
) && list_empty(&ep
->queue
))
725 * req_done - Complete an usb request
726 * @ep: pxa physical endpoint
728 * @status: usb request status sent to gadget API
730 * Context: ep->lock held
732 * Retire a pxa27x usb request. Endpoint must be locked.
734 static void req_done(struct pxa_ep
*ep
, struct pxa27x_request
*req
, int status
)
736 ep_del_request(ep
, req
);
737 if (likely(req
->req
.status
== -EINPROGRESS
))
738 req
->req
.status
= status
;
740 status
= req
->req
.status
;
742 if (status
&& status
!= -ESHUTDOWN
)
743 ep_dbg(ep
, "complete req %p stat %d len %u/%u\n",
745 req
->req
.actual
, req
->req
.length
);
747 req
->req
.complete(&req
->udc_usb_ep
->usb_ep
, &req
->req
);
751 * ep_end_out_req - Ends control endpoint in request
752 * @ep: physical endpoint
755 * Context: ep->lock held
757 * Ends endpoint in request (completes usb request).
759 static void ep_end_out_req(struct pxa_ep
*ep
, struct pxa27x_request
*req
)
761 inc_ep_stats_reqs(ep
, !USB_DIR_IN
);
762 req_done(ep
, req
, 0);
766 * ep0_end_out_req - Ends control endpoint in request (ends data stage)
767 * @ep: physical endpoint
770 * Context: ep->lock held
772 * Ends control endpoint in request (completes usb request), and puts
773 * control endpoint into idle state
775 static void ep0_end_out_req(struct pxa_ep
*ep
, struct pxa27x_request
*req
)
777 set_ep0state(ep
->dev
, OUT_STATUS_STAGE
);
778 ep_end_out_req(ep
, req
);
783 * ep_end_in_req - Ends endpoint out request
784 * @ep: physical endpoint
787 * Context: ep->lock held
789 * Ends endpoint out request (completes usb request).
791 static void ep_end_in_req(struct pxa_ep
*ep
, struct pxa27x_request
*req
)
793 inc_ep_stats_reqs(ep
, USB_DIR_IN
);
794 req_done(ep
, req
, 0);
798 * ep0_end_in_req - Ends control endpoint out request (ends data stage)
799 * @ep: physical endpoint
802 * Context: ep->lock held
804 * Ends control endpoint out request (completes usb request), and puts
805 * control endpoint into status state
807 static void ep0_end_in_req(struct pxa_ep
*ep
, struct pxa27x_request
*req
)
809 struct pxa_udc
*udc
= ep
->dev
;
811 set_ep0state(udc
, IN_STATUS_STAGE
);
812 ep_end_in_req(ep
, req
);
816 * nuke - Dequeue all requests
818 * @status: usb request status
820 * Context: ep->lock held
822 * Dequeues all requests on an endpoint. As a side effect, interrupts will be
823 * disabled on that endpoint (because no more requests).
825 static void nuke(struct pxa_ep
*ep
, int status
)
827 struct pxa27x_request
*req
;
829 while (!list_empty(&ep
->queue
)) {
830 req
= list_entry(ep
->queue
.next
, struct pxa27x_request
, queue
);
831 req_done(ep
, req
, status
);
836 * read_packet - transfer 1 packet from an OUT endpoint into request
837 * @ep: pxa physical endpoint
840 * Takes bytes from OUT endpoint and transfers them info the usb request.
841 * If there is less space in request than bytes received in OUT endpoint,
842 * bytes are left in the OUT endpoint.
844 * Returns how many bytes were actually transfered
846 static int read_packet(struct pxa_ep
*ep
, struct pxa27x_request
*req
)
849 int bytes_ep
, bufferspace
, count
, i
;
851 bytes_ep
= ep_count_bytes_remain(ep
);
852 bufferspace
= req
->req
.length
- req
->req
.actual
;
854 buf
= (u32
*)(req
->req
.buf
+ req
->req
.actual
);
857 if (likely(!ep_is_empty(ep
)))
858 count
= min(bytes_ep
, bufferspace
);
862 for (i
= count
; i
> 0; i
-= 4)
863 *buf
++ = udc_ep_readl(ep
, UDCDR
);
864 req
->req
.actual
+= count
;
866 udc_ep_writel(ep
, UDCCSR
, UDCCSR_PC
);
872 * write_packet - transfer 1 packet from request into an IN endpoint
873 * @ep: pxa physical endpoint
875 * @max: max bytes that fit into endpoint
877 * Takes bytes from usb request, and transfers them into the physical
878 * endpoint. If there are no bytes to transfer, doesn't write anything
879 * to physical endpoint.
881 * Returns how many bytes were actually transfered.
883 static int write_packet(struct pxa_ep
*ep
, struct pxa27x_request
*req
,
886 int length
, count
, remain
, i
;
890 buf
= (u32
*)(req
->req
.buf
+ req
->req
.actual
);
893 length
= min(req
->req
.length
- req
->req
.actual
, max
);
894 req
->req
.actual
+= length
;
896 remain
= length
& 0x3;
897 count
= length
& ~(0x3);
898 for (i
= count
; i
> 0 ; i
-= 4)
899 udc_ep_writel(ep
, UDCDR
, *buf
++);
902 for (i
= remain
; i
> 0; i
--)
903 udc_ep_writeb(ep
, UDCDR
, *buf_8
++);
905 ep_vdbg(ep
, "length=%d+%d, udccsr=0x%03x\n", count
, remain
,
906 udc_ep_readl(ep
, UDCCSR
));
912 * read_fifo - Transfer packets from OUT endpoint into usb request
913 * @ep: pxa physical endpoint
916 * Context: callable when in_interrupt()
918 * Unload as many packets as possible from the fifo we use for usb OUT
919 * transfers and put them into the request. Caller should have made sure
920 * there's at least one packet ready.
921 * Doesn't complete the request, that's the caller's job
923 * Returns 1 if the request completed, 0 otherwise
925 static int read_fifo(struct pxa_ep
*ep
, struct pxa27x_request
*req
)
927 int count
, is_short
, completed
= 0;
929 while (epout_has_pkt(ep
)) {
930 count
= read_packet(ep
, req
);
931 inc_ep_stats_bytes(ep
, count
, !USB_DIR_IN
);
933 is_short
= (count
< ep
->fifo_size
);
934 ep_dbg(ep
, "read udccsr:%03x, count:%d bytes%s req %p %d/%d\n",
935 udc_ep_readl(ep
, UDCCSR
), count
, is_short
? "/S" : "",
936 &req
->req
, req
->req
.actual
, req
->req
.length
);
939 if (is_short
|| req
->req
.actual
== req
->req
.length
) {
943 /* finished that packet. the next one may be waiting... */
949 * write_fifo - transfer packets from usb request into an IN endpoint
950 * @ep: pxa physical endpoint
951 * @req: pxa usb request
953 * Write to an IN endpoint fifo, as many packets as possible.
954 * irqs will use this to write the rest later.
955 * caller guarantees at least one packet buffer is ready (or a zlp).
956 * Doesn't complete the request, that's the caller's job
958 * Returns 1 if request fully transfered, 0 if partial transfer
960 static int write_fifo(struct pxa_ep
*ep
, struct pxa27x_request
*req
)
963 int count
, is_short
, is_last
= 0, completed
= 0, totcount
= 0;
970 udccsr
= udc_ep_readl(ep
, UDCCSR
);
971 if (udccsr
& UDCCSR_PC
) {
972 ep_vdbg(ep
, "Clearing Transmit Complete, udccsr=%x\n",
974 udc_ep_writel(ep
, UDCCSR
, UDCCSR_PC
);
976 if (udccsr
& UDCCSR_TRN
) {
977 ep_vdbg(ep
, "Clearing Underrun on, udccsr=%x\n",
979 udc_ep_writel(ep
, UDCCSR
, UDCCSR_TRN
);
982 count
= write_packet(ep
, req
, max
);
983 inc_ep_stats_bytes(ep
, count
, USB_DIR_IN
);
986 /* last packet is usually short (or a zlp) */
987 if (unlikely(count
< max
)) {
991 if (likely(req
->req
.length
> req
->req
.actual
)
996 /* interrupt/iso maxpacket may not fill the fifo */
997 is_short
= unlikely(max
< ep
->fifo_size
);
1001 udc_ep_writel(ep
, UDCCSR
, UDCCSR_SP
);
1003 /* requests complete when all IN data is in the FIFO */
1008 } while (!ep_is_full(ep
));
1010 ep_dbg(ep
, "wrote count:%d bytes%s%s, left:%d req=%p\n",
1011 totcount
, is_last
? "/L" : "", is_short
? "/S" : "",
1012 req
->req
.length
- req
->req
.actual
, &req
->req
);
1018 * read_ep0_fifo - Transfer packets from control endpoint into usb request
1019 * @ep: control endpoint
1020 * @req: pxa usb request
1022 * Special ep0 version of the above read_fifo. Reads as many bytes from control
1023 * endpoint as can be read, and stores them into usb request (limited by request
1026 * Returns 0 if usb request only partially filled, 1 if fully filled
1028 static int read_ep0_fifo(struct pxa_ep
*ep
, struct pxa27x_request
*req
)
1030 int count
, is_short
, completed
= 0;
1032 while (epout_has_pkt(ep
)) {
1033 count
= read_packet(ep
, req
);
1034 udc_ep_writel(ep
, UDCCSR
, UDCCSR0_OPC
);
1035 inc_ep_stats_bytes(ep
, count
, !USB_DIR_IN
);
1037 is_short
= (count
< ep
->fifo_size
);
1038 ep_dbg(ep
, "read udccsr:%03x, count:%d bytes%s req %p %d/%d\n",
1039 udc_ep_readl(ep
, UDCCSR
), count
, is_short
? "/S" : "",
1040 &req
->req
, req
->req
.actual
, req
->req
.length
);
1042 if (is_short
|| req
->req
.actual
>= req
->req
.length
) {
1052 * write_ep0_fifo - Send a request to control endpoint (ep0 in)
1053 * @ep: control endpoint
1056 * Context: callable when in_interrupt()
1058 * Sends a request (or a part of the request) to the control endpoint (ep0 in).
1059 * If the request doesn't fit, the remaining part will be sent from irq.
1060 * The request is considered fully written only if either :
1061 * - last write transfered all remaining bytes, but fifo was not fully filled
1062 * - last write was a 0 length write
1064 * Returns 1 if request fully written, 0 if request only partially sent
1066 static int write_ep0_fifo(struct pxa_ep
*ep
, struct pxa27x_request
*req
)
1069 int is_last
, is_short
;
1071 count
= write_packet(ep
, req
, EP0_FIFO_SIZE
);
1072 inc_ep_stats_bytes(ep
, count
, USB_DIR_IN
);
1074 is_short
= (count
< EP0_FIFO_SIZE
);
1075 is_last
= ((count
== 0) || (count
< EP0_FIFO_SIZE
));
1077 /* Sends either a short packet or a 0 length packet */
1078 if (unlikely(is_short
))
1079 udc_ep_writel(ep
, UDCCSR
, UDCCSR0_IPR
);
1081 ep_dbg(ep
, "in %d bytes%s%s, %d left, req=%p, udccsr0=0x%03x\n",
1082 count
, is_short
? "/S" : "", is_last
? "/L" : "",
1083 req
->req
.length
- req
->req
.actual
,
1084 &req
->req
, udc_ep_readl(ep
, UDCCSR
));
1090 * pxa_ep_queue - Queue a request into an IN endpoint
1091 * @_ep: usb endpoint
1092 * @_req: usb request
1095 * Context: normally called when !in_interrupt, but callable when in_interrupt()
1096 * in the special case of ep0 setup :
1097 * (irq->handle_ep0_ctrl_req->gadget_setup->pxa_ep_queue)
1099 * Returns 0 if succedeed, error otherwise
1101 static int pxa_ep_queue(struct usb_ep
*_ep
, struct usb_request
*_req
,
1104 struct udc_usb_ep
*udc_usb_ep
;
1106 struct pxa27x_request
*req
;
1107 struct pxa_udc
*dev
;
1108 unsigned long flags
;
1113 req
= container_of(_req
, struct pxa27x_request
, req
);
1114 udc_usb_ep
= container_of(_ep
, struct udc_usb_ep
, usb_ep
);
1116 if (unlikely(!_req
|| !_req
->complete
|| !_req
->buf
))
1122 dev
= udc_usb_ep
->dev
;
1123 ep
= udc_usb_ep
->pxa_ep
;
1128 if (unlikely(!dev
->driver
|| dev
->gadget
.speed
== USB_SPEED_UNKNOWN
)) {
1129 ep_dbg(ep
, "bogus device state\n");
1133 /* iso is always one packet per request, that's the only way
1134 * we can report per-packet status. that also helps with dma.
1136 if (unlikely(EPXFERTYPE_is_ISO(ep
)
1137 && req
->req
.length
> ep
->fifo_size
))
1140 spin_lock_irqsave(&ep
->lock
, flags
);
1142 is_first_req
= list_empty(&ep
->queue
);
1143 ep_dbg(ep
, "queue req %p(first=%s), len %d buf %p\n",
1144 _req
, is_first_req
? "yes" : "no",
1145 _req
->length
, _req
->buf
);
1148 _req
->status
= -ESHUTDOWN
;
1154 ep_err(ep
, "refusing to queue req %p (already queued)\n", req
);
1158 length
= _req
->length
;
1159 _req
->status
= -EINPROGRESS
;
1162 ep_add_request(ep
, req
);
1165 switch (dev
->ep0state
) {
1166 case WAIT_ACK_SET_CONF_INTERF
:
1168 ep_end_in_req(ep
, req
);
1170 ep_err(ep
, "got a request of %d bytes while"
1171 "in state WATI_ACK_SET_CONF_INTERF\n",
1173 ep_del_request(ep
, req
);
1179 if (!ep_is_full(ep
))
1180 if (write_ep0_fifo(ep
, req
))
1181 ep0_end_in_req(ep
, req
);
1183 case OUT_DATA_STAGE
:
1184 if ((length
== 0) || !epout_has_pkt(ep
))
1185 if (read_ep0_fifo(ep
, req
))
1186 ep0_end_out_req(ep
, req
);
1189 ep_err(ep
, "odd state %s to send me a request\n",
1190 EP0_STNAME(ep
->dev
));
1191 ep_del_request(ep
, req
);
1200 spin_unlock_irqrestore(&ep
->lock
, flags
);
1205 * pxa_ep_dequeue - Dequeue one request
1206 * @_ep: usb endpoint
1207 * @_req: usb request
1209 * Return 0 if no error, -EINVAL or -ECONNRESET otherwise
1211 static int pxa_ep_dequeue(struct usb_ep
*_ep
, struct usb_request
*_req
)
1214 struct udc_usb_ep
*udc_usb_ep
;
1215 struct pxa27x_request
*req
;
1216 unsigned long flags
;
1221 udc_usb_ep
= container_of(_ep
, struct udc_usb_ep
, usb_ep
);
1222 ep
= udc_usb_ep
->pxa_ep
;
1223 if (!ep
|| is_ep0(ep
))
1226 spin_lock_irqsave(&ep
->lock
, flags
);
1228 /* make sure it's actually queued on this endpoint */
1229 list_for_each_entry(req
, &ep
->queue
, queue
) {
1230 if (&req
->req
== _req
)
1235 if (&req
->req
!= _req
)
1239 req_done(ep
, req
, -ECONNRESET
);
1241 spin_unlock_irqrestore(&ep
->lock
, flags
);
1246 * pxa_ep_set_halt - Halts operations on one endpoint
1247 * @_ep: usb endpoint
1250 * Returns 0 if no error, -EINVAL, -EROFS, -EAGAIN otherwise
1252 static int pxa_ep_set_halt(struct usb_ep
*_ep
, int value
)
1255 struct udc_usb_ep
*udc_usb_ep
;
1256 unsigned long flags
;
1262 udc_usb_ep
= container_of(_ep
, struct udc_usb_ep
, usb_ep
);
1263 ep
= udc_usb_ep
->pxa_ep
;
1264 if (!ep
|| is_ep0(ep
))
1269 * This path (reset toggle+halt) is needed to implement
1270 * SET_INTERFACE on normal hardware. but it can't be
1271 * done from software on the PXA UDC, and the hardware
1272 * forgets to do it as part of SET_INTERFACE automagic.
1274 ep_dbg(ep
, "only host can clear halt\n");
1278 spin_lock_irqsave(&ep
->lock
, flags
);
1281 if (ep
->dir_in
&& (ep_is_full(ep
) || !list_empty(&ep
->queue
)))
1284 /* FST, FEF bits are the same for control and non control endpoints */
1286 udc_ep_writel(ep
, UDCCSR
, UDCCSR_FST
| UDCCSR_FEF
);
1288 set_ep0state(ep
->dev
, STALL
);
1291 spin_unlock_irqrestore(&ep
->lock
, flags
);
1296 * pxa_ep_fifo_status - Get how many bytes in physical endpoint
1297 * @_ep: usb endpoint
1299 * Returns number of bytes in OUT fifos. Broken for IN fifos.
1301 static int pxa_ep_fifo_status(struct usb_ep
*_ep
)
1304 struct udc_usb_ep
*udc_usb_ep
;
1308 udc_usb_ep
= container_of(_ep
, struct udc_usb_ep
, usb_ep
);
1309 ep
= udc_usb_ep
->pxa_ep
;
1310 if (!ep
|| is_ep0(ep
))
1315 if (ep
->dev
->gadget
.speed
== USB_SPEED_UNKNOWN
|| ep_is_empty(ep
))
1318 return ep_count_bytes_remain(ep
) + 1;
1322 * pxa_ep_fifo_flush - Flushes one endpoint
1323 * @_ep: usb endpoint
1325 * Discards all data in one endpoint(IN or OUT), except control endpoint.
1327 static void pxa_ep_fifo_flush(struct usb_ep
*_ep
)
1330 struct udc_usb_ep
*udc_usb_ep
;
1331 unsigned long flags
;
1335 udc_usb_ep
= container_of(_ep
, struct udc_usb_ep
, usb_ep
);
1336 ep
= udc_usb_ep
->pxa_ep
;
1337 if (!ep
|| is_ep0(ep
))
1340 spin_lock_irqsave(&ep
->lock
, flags
);
1342 if (unlikely(!list_empty(&ep
->queue
)))
1343 ep_dbg(ep
, "called while queue list not empty\n");
1344 ep_dbg(ep
, "called\n");
1346 /* for OUT, just read and discard the FIFO contents. */
1348 while (!ep_is_empty(ep
))
1349 udc_ep_readl(ep
, UDCDR
);
1351 /* most IN status is the same, but ISO can't stall */
1352 udc_ep_writel(ep
, UDCCSR
,
1353 UDCCSR_PC
| UDCCSR_FEF
| UDCCSR_TRN
1354 | (EPXFERTYPE_is_ISO(ep
) ? 0 : UDCCSR_SST
));
1357 spin_unlock_irqrestore(&ep
->lock
, flags
);
1363 * pxa_ep_enable - Enables usb endpoint
1364 * @_ep: usb endpoint
1365 * @desc: usb endpoint descriptor
1367 * Nothing much to do here, as ep configuration is done once and for all
1368 * before udc is enabled. After udc enable, no physical endpoint configuration
1370 * Function makes sanity checks and flushes the endpoint.
1372 static int pxa_ep_enable(struct usb_ep
*_ep
,
1373 const struct usb_endpoint_descriptor
*desc
)
1376 struct udc_usb_ep
*udc_usb_ep
;
1377 struct pxa_udc
*udc
;
1382 udc_usb_ep
= container_of(_ep
, struct udc_usb_ep
, usb_ep
);
1383 if (udc_usb_ep
->pxa_ep
) {
1384 ep
= udc_usb_ep
->pxa_ep
;
1385 ep_warn(ep
, "usb_ep %s already enabled, doing nothing\n",
1388 ep
= find_pxa_ep(udc_usb_ep
->dev
, udc_usb_ep
);
1391 if (!ep
|| is_ep0(ep
)) {
1392 dev_err(udc_usb_ep
->dev
->dev
,
1393 "unable to match pxa_ep for ep %s\n",
1398 if ((desc
->bDescriptorType
!= USB_DT_ENDPOINT
)
1399 || (ep
->type
!= usb_endpoint_type(desc
))) {
1400 ep_err(ep
, "type mismatch\n");
1404 if (ep
->fifo_size
< le16_to_cpu(desc
->wMaxPacketSize
)) {
1405 ep_err(ep
, "bad maxpacket\n");
1409 udc_usb_ep
->pxa_ep
= ep
;
1412 if (!udc
->driver
|| udc
->gadget
.speed
== USB_SPEED_UNKNOWN
) {
1413 ep_err(ep
, "bogus device state\n");
1419 /* flush fifo (mostly for OUT buffers) */
1420 pxa_ep_fifo_flush(_ep
);
1422 ep_dbg(ep
, "enabled\n");
1427 * pxa_ep_disable - Disable usb endpoint
1428 * @_ep: usb endpoint
1430 * Same as for pxa_ep_enable, no physical endpoint configuration can be
1432 * Function flushes the endpoint and related requests.
1434 static int pxa_ep_disable(struct usb_ep
*_ep
)
1437 struct udc_usb_ep
*udc_usb_ep
;
1438 unsigned long flags
;
1443 udc_usb_ep
= container_of(_ep
, struct udc_usb_ep
, usb_ep
);
1444 ep
= udc_usb_ep
->pxa_ep
;
1445 if (!ep
|| is_ep0(ep
) || !list_empty(&ep
->queue
))
1448 spin_lock_irqsave(&ep
->lock
, flags
);
1450 nuke(ep
, -ESHUTDOWN
);
1451 spin_unlock_irqrestore(&ep
->lock
, flags
);
1453 pxa_ep_fifo_flush(_ep
);
1454 udc_usb_ep
->pxa_ep
= NULL
;
1456 ep_dbg(ep
, "disabled\n");
1460 static struct usb_ep_ops pxa_ep_ops
= {
1461 .enable
= pxa_ep_enable
,
1462 .disable
= pxa_ep_disable
,
1464 .alloc_request
= pxa_ep_alloc_request
,
1465 .free_request
= pxa_ep_free_request
,
1467 .queue
= pxa_ep_queue
,
1468 .dequeue
= pxa_ep_dequeue
,
1470 .set_halt
= pxa_ep_set_halt
,
1471 .fifo_status
= pxa_ep_fifo_status
,
1472 .fifo_flush
= pxa_ep_fifo_flush
,
1476 * dplus_pullup - Connect or disconnect pullup resistor to D+ pin
1478 * @on: 0 if disconnect pullup resistor, 1 otherwise
1481 * Handle D+ pullup resistor, make the device visible to the usb bus, and
1482 * declare it as a full speed usb device
1484 static void dplus_pullup(struct pxa_udc
*udc
, int on
)
1487 if (gpio_is_valid(udc
->mach
->gpio_pullup
))
1488 gpio_set_value(udc
->mach
->gpio_pullup
,
1489 !udc
->mach
->gpio_pullup_inverted
);
1490 if (udc
->mach
->udc_command
)
1491 udc
->mach
->udc_command(PXA2XX_UDC_CMD_CONNECT
);
1493 if (gpio_is_valid(udc
->mach
->gpio_pullup
))
1494 gpio_set_value(udc
->mach
->gpio_pullup
,
1495 udc
->mach
->gpio_pullup_inverted
);
1496 if (udc
->mach
->udc_command
)
1497 udc
->mach
->udc_command(PXA2XX_UDC_CMD_DISCONNECT
);
1499 udc
->pullup_on
= on
;
1503 * pxa_udc_get_frame - Returns usb frame number
1504 * @_gadget: usb gadget
1506 static int pxa_udc_get_frame(struct usb_gadget
*_gadget
)
1508 struct pxa_udc
*udc
= to_gadget_udc(_gadget
);
1510 return (udc_readl(udc
, UDCFNR
) & 0x7ff);
1514 * pxa_udc_wakeup - Force udc device out of suspend
1515 * @_gadget: usb gadget
1517 * Returns 0 if succesfull, error code otherwise
1519 static int pxa_udc_wakeup(struct usb_gadget
*_gadget
)
1521 struct pxa_udc
*udc
= to_gadget_udc(_gadget
);
1523 /* host may not have enabled remote wakeup */
1524 if ((udc_readl(udc
, UDCCR
) & UDCCR_DWRE
) == 0)
1525 return -EHOSTUNREACH
;
1526 udc_set_mask_UDCCR(udc
, UDCCR_UDR
);
1530 static void udc_enable(struct pxa_udc
*udc
);
1531 static void udc_disable(struct pxa_udc
*udc
);
1534 * should_enable_udc - Tells if UDC should be enabled
1538 * The UDC should be enabled if :
1540 * - the pullup resistor is connected
1541 * - and a gadget driver is bound
1542 * - and vbus is sensed (or no vbus sense is available)
1544 * Returns 1 if UDC should be enabled, 0 otherwise
1546 static int should_enable_udc(struct pxa_udc
*udc
)
1550 put_on
= ((udc
->pullup_on
) && (udc
->driver
));
1551 put_on
&= ((udc
->vbus_sensed
) || (!udc
->transceiver
));
1556 * should_disable_udc - Tells if UDC should be disabled
1560 * The UDC should be disabled if :
1561 * - the pullup resistor is not connected
1562 * - or no gadget driver is bound
1563 * - or no vbus is sensed (when vbus sesing is available)
1565 * Returns 1 if UDC should be disabled
1567 static int should_disable_udc(struct pxa_udc
*udc
)
1571 put_off
= ((!udc
->pullup_on
) || (!udc
->driver
));
1572 put_off
|= ((!udc
->vbus_sensed
) && (udc
->transceiver
));
1577 * pxa_udc_pullup - Offer manual D+ pullup control
1578 * @_gadget: usb gadget using the control
1579 * @is_active: 0 if disconnect, else connect D+ pullup resistor
1580 * Context: !in_interrupt()
1582 * Returns 0 if OK, -EOPNOTSUPP if udc driver doesn't handle D+ pullup
1584 static int pxa_udc_pullup(struct usb_gadget
*_gadget
, int is_active
)
1586 struct pxa_udc
*udc
= to_gadget_udc(_gadget
);
1588 if (!gpio_is_valid(udc
->mach
->gpio_pullup
) && !udc
->mach
->udc_command
)
1591 dplus_pullup(udc
, is_active
);
1593 if (should_enable_udc(udc
))
1595 if (should_disable_udc(udc
))
1600 static void udc_enable(struct pxa_udc
*udc
);
1601 static void udc_disable(struct pxa_udc
*udc
);
1604 * pxa_udc_vbus_session - Called by external transceiver to enable/disable udc
1605 * @_gadget: usb gadget
1606 * @is_active: 0 if should disable the udc, 1 if should enable
1608 * Enables the udc, and optionnaly activates D+ pullup resistor. Or disables the
1609 * udc, and deactivates D+ pullup resistor.
1613 static int pxa_udc_vbus_session(struct usb_gadget
*_gadget
, int is_active
)
1615 struct pxa_udc
*udc
= to_gadget_udc(_gadget
);
1617 udc
->vbus_sensed
= is_active
;
1618 if (should_enable_udc(udc
))
1620 if (should_disable_udc(udc
))
1626 static const struct usb_gadget_ops pxa_udc_ops
= {
1627 .get_frame
= pxa_udc_get_frame
,
1628 .wakeup
= pxa_udc_wakeup
,
1629 .pullup
= pxa_udc_pullup
,
1630 .vbus_session
= pxa_udc_vbus_session
,
1631 /* current versions must always be self-powered */
1635 * udc_disable - disable udc device controller
1639 * Disables the udc device : disables clocks, udc interrupts, control endpoint
1642 static void udc_disable(struct pxa_udc
*udc
)
1647 udc_writel(udc
, UDCICR0
, 0);
1648 udc_writel(udc
, UDCICR1
, 0);
1650 udc_clear_mask_UDCCR(udc
, UDCCR_UDE
);
1651 clk_disable(udc
->clk
);
1654 udc
->gadget
.speed
= USB_SPEED_UNKNOWN
;
1660 * udc_init_data - Initialize udc device data structures
1663 * Initializes gadget endpoint list, endpoints locks. No action is taken
1666 static __init
void udc_init_data(struct pxa_udc
*dev
)
1671 /* device/ep0 records init */
1672 INIT_LIST_HEAD(&dev
->gadget
.ep_list
);
1673 INIT_LIST_HEAD(&dev
->gadget
.ep0
->ep_list
);
1674 dev
->udc_usb_ep
[0].pxa_ep
= &dev
->pxa_ep
[0];
1677 /* PXA endpoints init */
1678 for (i
= 0; i
< NR_PXA_ENDPOINTS
; i
++) {
1679 ep
= &dev
->pxa_ep
[i
];
1681 ep
->enabled
= is_ep0(ep
);
1682 INIT_LIST_HEAD(&ep
->queue
);
1683 spin_lock_init(&ep
->lock
);
1686 /* USB endpoints init */
1687 for (i
= 0; i
< NR_USB_ENDPOINTS
; i
++)
1689 list_add_tail(&dev
->udc_usb_ep
[i
].usb_ep
.ep_list
,
1690 &dev
->gadget
.ep_list
);
1694 * udc_enable - Enables the udc device
1697 * Enables the udc device : enables clocks, udc interrupts, control endpoint
1698 * interrupts, sets usb as UDC client and setups endpoints.
1700 static void udc_enable(struct pxa_udc
*udc
)
1705 udc_writel(udc
, UDCICR0
, 0);
1706 udc_writel(udc
, UDCICR1
, 0);
1707 udc_clear_mask_UDCCR(udc
, UDCCR_UDE
);
1709 clk_enable(udc
->clk
);
1712 udc
->gadget
.speed
= USB_SPEED_FULL
;
1713 memset(&udc
->stats
, 0, sizeof(udc
->stats
));
1715 udc_set_mask_UDCCR(udc
, UDCCR_UDE
);
1717 if (udc_readl(udc
, UDCCR
) & UDCCR_EMCE
)
1718 dev_err(udc
->dev
, "Configuration errors, udc disabled\n");
1721 * Caller must be able to sleep in order to cope with startup transients
1725 /* enable suspend/resume and reset irqs */
1726 udc_writel(udc
, UDCICR1
,
1727 UDCICR1_IECC
| UDCICR1_IERU
1728 | UDCICR1_IESU
| UDCICR1_IERS
);
1730 /* enable ep0 irqs */
1731 pio_irq_enable(&udc
->pxa_ep
[0]);
1737 * usb_gadget_register_driver - Register gadget driver
1738 * @driver: gadget driver
1740 * When a driver is successfully registered, it will receive control requests
1741 * including set_configuration(), which enables non-control requests. Then
1742 * usb traffic follows until a disconnect is reported. Then a host may connect
1743 * again, or the driver might get unbound.
1745 * Note that the udc is not automatically enabled. Check function
1746 * should_enable_udc().
1748 * Returns 0 if no error, -EINVAL, -ENODEV, -EBUSY otherwise
1750 int usb_gadget_register_driver(struct usb_gadget_driver
*driver
)
1752 struct pxa_udc
*udc
= the_controller
;
1755 if (!driver
|| driver
->speed
< USB_SPEED_FULL
|| !driver
->bind
1756 || !driver
->disconnect
|| !driver
->setup
)
1763 /* first hook up the driver ... */
1764 udc
->driver
= driver
;
1765 udc
->gadget
.dev
.driver
= &driver
->driver
;
1766 dplus_pullup(udc
, 1);
1768 retval
= device_add(&udc
->gadget
.dev
);
1770 dev_err(udc
->dev
, "device_add error %d\n", retval
);
1773 retval
= driver
->bind(&udc
->gadget
);
1775 dev_err(udc
->dev
, "bind to driver %s --> error %d\n",
1776 driver
->driver
.name
, retval
);
1779 dev_dbg(udc
->dev
, "registered gadget driver '%s'\n",
1780 driver
->driver
.name
);
1782 if (udc
->transceiver
) {
1783 retval
= otg_set_peripheral(udc
->transceiver
, &udc
->gadget
);
1785 dev_err(udc
->dev
, "can't bind to transceiver\n");
1786 goto transceiver_fail
;
1790 if (should_enable_udc(udc
))
1796 driver
->unbind(&udc
->gadget
);
1798 device_del(&udc
->gadget
.dev
);
1801 udc
->gadget
.dev
.driver
= NULL
;
1804 EXPORT_SYMBOL(usb_gadget_register_driver
);
1808 * stop_activity - Stops udc endpoints
1810 * @driver: gadget driver
1812 * Disables all udc endpoints (even control endpoint), report disconnect to
1815 static void stop_activity(struct pxa_udc
*udc
, struct usb_gadget_driver
*driver
)
1819 /* don't disconnect drivers more than once */
1820 if (udc
->gadget
.speed
== USB_SPEED_UNKNOWN
)
1822 udc
->gadget
.speed
= USB_SPEED_UNKNOWN
;
1824 for (i
= 0; i
< NR_USB_ENDPOINTS
; i
++)
1825 pxa_ep_disable(&udc
->udc_usb_ep
[i
].usb_ep
);
1828 driver
->disconnect(&udc
->gadget
);
1832 * usb_gadget_unregister_driver - Unregister the gadget driver
1833 * @driver: gadget driver
1835 * Returns 0 if no error, -ENODEV, -EINVAL otherwise
1837 int usb_gadget_unregister_driver(struct usb_gadget_driver
*driver
)
1839 struct pxa_udc
*udc
= the_controller
;
1843 if (!driver
|| driver
!= udc
->driver
|| !driver
->unbind
)
1846 stop_activity(udc
, driver
);
1848 dplus_pullup(udc
, 0);
1850 driver
->unbind(&udc
->gadget
);
1853 device_del(&udc
->gadget
.dev
);
1854 dev_info(udc
->dev
, "unregistered gadget driver '%s'\n",
1855 driver
->driver
.name
);
1857 if (udc
->transceiver
)
1858 return otg_set_peripheral(udc
->transceiver
, NULL
);
1861 EXPORT_SYMBOL(usb_gadget_unregister_driver
);
1864 * handle_ep0_ctrl_req - handle control endpoint control request
1866 * @req: control request
1868 static void handle_ep0_ctrl_req(struct pxa_udc
*udc
,
1869 struct pxa27x_request
*req
)
1871 struct pxa_ep
*ep
= &udc
->pxa_ep
[0];
1873 struct usb_ctrlrequest r
;
1877 int have_extrabytes
= 0;
1881 /* read SETUP packet */
1882 for (i
= 0; i
< 2; i
++) {
1883 if (unlikely(ep_is_empty(ep
)))
1885 u
.word
[i
] = udc_ep_readl(ep
, UDCDR
);
1888 have_extrabytes
= !ep_is_empty(ep
);
1889 while (!ep_is_empty(ep
)) {
1890 i
= udc_ep_readl(ep
, UDCDR
);
1891 ep_err(ep
, "wrong to have extra bytes for setup : 0x%08x\n", i
);
1894 ep_dbg(ep
, "SETUP %02x.%02x v%04x i%04x l%04x\n",
1895 u
.r
.bRequestType
, u
.r
.bRequest
,
1896 le16_to_cpu(u
.r
.wValue
), le16_to_cpu(u
.r
.wIndex
),
1897 le16_to_cpu(u
.r
.wLength
));
1898 if (unlikely(have_extrabytes
))
1901 if (u
.r
.bRequestType
& USB_DIR_IN
)
1902 set_ep0state(udc
, IN_DATA_STAGE
);
1904 set_ep0state(udc
, OUT_DATA_STAGE
);
1906 /* Tell UDC to enter Data Stage */
1907 udc_ep_writel(ep
, UDCCSR
, UDCCSR0_SA
| UDCCSR0_OPC
);
1909 i
= udc
->driver
->setup(&udc
->gadget
, &u
.r
);
1915 ep_dbg(ep
, "protocol STALL, udccsr0=%03x err %d\n",
1916 udc_ep_readl(ep
, UDCCSR
), i
);
1917 udc_ep_writel(ep
, UDCCSR
, UDCCSR0_FST
| UDCCSR0_FTF
);
1918 set_ep0state(udc
, STALL
);
1923 * handle_ep0 - Handle control endpoint data transfers
1925 * @fifo_irq: 1 if triggered by fifo service type irq
1926 * @opc_irq: 1 if triggered by output packet complete type irq
1928 * Context : when in_interrupt() or with ep->lock held
1930 * Tries to transfer all pending request data into the endpoint and/or
1931 * transfer all pending data in the endpoint into usb requests.
1932 * Handles states of ep0 automata.
1934 * PXA27x hardware handles several standard usb control requests without
1935 * driver notification. The requests fully handled by hardware are :
1936 * SET_ADDRESS, SET_FEATURE, CLEAR_FEATURE, GET_CONFIGURATION, GET_INTERFACE,
1938 * The requests handled by hardware, but with irq notification are :
1939 * SYNCH_FRAME, SET_CONFIGURATION, SET_INTERFACE
1940 * The remaining standard requests really handled by handle_ep0 are :
1941 * GET_DESCRIPTOR, SET_DESCRIPTOR, specific requests.
1942 * Requests standardized outside of USB 2.0 chapter 9 are handled more
1943 * uniformly, by gadget drivers.
1945 * The control endpoint state machine is _not_ USB spec compliant, it's even
1946 * hardly compliant with Intel PXA270 developers guide.
1947 * The key points which inferred this state machine are :
1948 * - on every setup token, bit UDCCSR0_SA is raised and held until cleared by
1950 * - on every OUT packet received, UDCCSR0_OPC is raised and held until
1951 * cleared by software.
1952 * - clearing UDCCSR0_OPC always flushes ep0. If in setup stage, never do it
1953 * before reading ep0.
1954 * - irq can be called on a "packet complete" event (opc_irq=1), while
1955 * UDCCSR0_OPC is not yet raised (delta can be as big as 100ms
1956 * from experimentation).
1957 * - as UDCCSR0_SA can be activated while in irq handling, and clearing
1958 * UDCCSR0_OPC would flush the setup data, we almost never clear UDCCSR0_OPC
1959 * => we never actually read the "status stage" packet of an IN data stage
1960 * => this is not documented in Intel documentation
1961 * - hardware as no idea of STATUS STAGE, it only handle SETUP STAGE and DATA
1962 * STAGE. The driver add STATUS STAGE to send last zero length packet in
1964 * - special attention was needed for IN_STATUS_STAGE. If a packet complete
1965 * event is detected, we terminate the status stage without ackowledging the
1966 * packet (not to risk to loose a potential SETUP packet)
1968 static void handle_ep0(struct pxa_udc
*udc
, int fifo_irq
, int opc_irq
)
1971 struct pxa_ep
*ep
= &udc
->pxa_ep
[0];
1972 struct pxa27x_request
*req
= NULL
;
1975 udccsr0
= udc_ep_readl(ep
, UDCCSR
);
1976 ep_dbg(ep
, "state=%s, req=%p, udccsr0=0x%03x, udcbcr=%d, irq_msk=%x\n",
1977 EP0_STNAME(udc
), req
, udccsr0
, udc_ep_readl(ep
, UDCBCR
),
1978 (fifo_irq
<< 1 | opc_irq
));
1980 if (!list_empty(&ep
->queue
))
1981 req
= list_entry(ep
->queue
.next
, struct pxa27x_request
, queue
);
1983 if (udccsr0
& UDCCSR0_SST
) {
1984 ep_dbg(ep
, "clearing stall status\n");
1986 udc_ep_writel(ep
, UDCCSR
, UDCCSR0_SST
);
1990 if (udccsr0
& UDCCSR0_SA
) {
1992 set_ep0state(udc
, SETUP_STAGE
);
1995 switch (udc
->ep0state
) {
1996 case WAIT_FOR_SETUP
:
1998 * Hardware bug : beware, we cannot clear OPC, since we would
1999 * miss a potential OPC irq for a setup packet.
2000 * So, we only do ... nothing, and hope for a next irq with
2005 udccsr0
&= UDCCSR0_CTRL_REQ_MASK
;
2006 if (likely(udccsr0
== UDCCSR0_CTRL_REQ_MASK
))
2007 handle_ep0_ctrl_req(udc
, req
);
2009 case IN_DATA_STAGE
: /* GET_DESCRIPTOR */
2010 if (epout_has_pkt(ep
))
2011 udc_ep_writel(ep
, UDCCSR
, UDCCSR0_OPC
);
2012 if (req
&& !ep_is_full(ep
))
2013 completed
= write_ep0_fifo(ep
, req
);
2015 ep0_end_in_req(ep
, req
);
2017 case OUT_DATA_STAGE
: /* SET_DESCRIPTOR */
2018 if (epout_has_pkt(ep
) && req
)
2019 completed
= read_ep0_fifo(ep
, req
);
2021 ep0_end_out_req(ep
, req
);
2024 udc_ep_writel(ep
, UDCCSR
, UDCCSR0_FST
);
2026 case IN_STATUS_STAGE
:
2028 * Hardware bug : beware, we cannot clear OPC, since we would
2029 * miss a potential PC irq for a setup packet.
2030 * So, we only put the ep0 into WAIT_FOR_SETUP state.
2035 case OUT_STATUS_STAGE
:
2036 case WAIT_ACK_SET_CONF_INTERF
:
2037 ep_warn(ep
, "should never get in %s state here!!!\n",
2038 EP0_STNAME(ep
->dev
));
2045 * handle_ep - Handle endpoint data tranfers
2046 * @ep: pxa physical endpoint
2048 * Tries to transfer all pending request data into the endpoint and/or
2049 * transfer all pending data in the endpoint into usb requests.
2051 * Is always called when in_interrupt() or with ep->lock held.
2053 static void handle_ep(struct pxa_ep
*ep
)
2055 struct pxa27x_request
*req
;
2058 int is_in
= ep
->dir_in
;
2063 udccsr
= udc_ep_readl(ep
, UDCCSR
);
2064 if (likely(!list_empty(&ep
->queue
)))
2065 req
= list_entry(ep
->queue
.next
,
2066 struct pxa27x_request
, queue
);
2070 ep_dbg(ep
, "req:%p, udccsr 0x%03x loop=%d\n",
2071 req
, udccsr
, loop
++);
2073 if (unlikely(udccsr
& (UDCCSR_SST
| UDCCSR_TRN
)))
2074 udc_ep_writel(ep
, UDCCSR
,
2075 udccsr
& (UDCCSR_SST
| UDCCSR_TRN
));
2079 if (unlikely(is_in
)) {
2080 if (likely(!ep_is_full(ep
)))
2081 completed
= write_fifo(ep
, req
);
2083 ep_end_in_req(ep
, req
);
2085 if (likely(epout_has_pkt(ep
)))
2086 completed
= read_fifo(ep
, req
);
2088 ep_end_out_req(ep
, req
);
2090 } while (completed
);
2094 * pxa27x_change_configuration - Handle SET_CONF usb request notification
2096 * @config: usb configuration
2098 * Post the request to upper level.
2099 * Don't use any pxa specific harware configuration capabilities
2101 static void pxa27x_change_configuration(struct pxa_udc
*udc
, int config
)
2103 struct usb_ctrlrequest req
;
2105 dev_dbg(udc
->dev
, "config=%d\n", config
);
2107 udc
->config
= config
;
2108 udc
->last_interface
= 0;
2109 udc
->last_alternate
= 0;
2111 req
.bRequestType
= 0;
2112 req
.bRequest
= USB_REQ_SET_CONFIGURATION
;
2113 req
.wValue
= config
;
2117 set_ep0state(udc
, WAIT_ACK_SET_CONF_INTERF
);
2118 udc
->driver
->setup(&udc
->gadget
, &req
);
2122 * pxa27x_change_interface - Handle SET_INTERF usb request notification
2124 * @iface: interface number
2125 * @alt: alternate setting number
2127 * Post the request to upper level.
2128 * Don't use any pxa specific harware configuration capabilities
2130 static void pxa27x_change_interface(struct pxa_udc
*udc
, int iface
, int alt
)
2132 struct usb_ctrlrequest req
;
2134 dev_dbg(udc
->dev
, "interface=%d, alternate setting=%d\n", iface
, alt
);
2136 udc
->last_interface
= iface
;
2137 udc
->last_alternate
= alt
;
2139 req
.bRequestType
= USB_RECIP_INTERFACE
;
2140 req
.bRequest
= USB_REQ_SET_INTERFACE
;
2145 set_ep0state(udc
, WAIT_ACK_SET_CONF_INTERF
);
2146 udc
->driver
->setup(&udc
->gadget
, &req
);
2150 * irq_handle_data - Handle data transfer
2151 * @irq: irq IRQ number
2152 * @udc: dev pxa_udc device structure
2154 * Called from irq handler, transferts data to or from endpoint to queue
2156 static void irq_handle_data(int irq
, struct pxa_udc
*udc
)
2160 u32 udcisr0
= udc_readl(udc
, UDCISR0
) & UDCCISR0_EP_MASK
;
2161 u32 udcisr1
= udc_readl(udc
, UDCISR1
) & UDCCISR1_EP_MASK
;
2163 if (udcisr0
& UDCISR_INT_MASK
) {
2164 udc
->pxa_ep
[0].stats
.irqs
++;
2165 udc_writel(udc
, UDCISR0
, UDCISR_INT(0, UDCISR_INT_MASK
));
2166 handle_ep0(udc
, !!(udcisr0
& UDCICR_FIFOERR
),
2167 !!(udcisr0
& UDCICR_PKTCOMPL
));
2171 for (i
= 1; udcisr0
!= 0 && i
< 16; udcisr0
>>= 2, i
++) {
2172 if (!(udcisr0
& UDCISR_INT_MASK
))
2175 udc_writel(udc
, UDCISR0
, UDCISR_INT(i
, UDCISR_INT_MASK
));
2176 ep
= &udc
->pxa_ep
[i
];
2181 for (i
= 16; udcisr1
!= 0 && i
< 24; udcisr1
>>= 2, i
++) {
2182 udc_writel(udc
, UDCISR1
, UDCISR_INT(i
- 16, UDCISR_INT_MASK
));
2183 if (!(udcisr1
& UDCISR_INT_MASK
))
2186 ep
= &udc
->pxa_ep
[i
];
2194 * irq_udc_suspend - Handle IRQ "UDC Suspend"
2197 static void irq_udc_suspend(struct pxa_udc
*udc
)
2199 udc_writel(udc
, UDCISR1
, UDCISR1_IRSU
);
2200 udc
->stats
.irqs_suspend
++;
2202 if (udc
->gadget
.speed
!= USB_SPEED_UNKNOWN
2203 && udc
->driver
&& udc
->driver
->suspend
)
2204 udc
->driver
->suspend(&udc
->gadget
);
2209 * irq_udc_resume - Handle IRQ "UDC Resume"
2212 static void irq_udc_resume(struct pxa_udc
*udc
)
2214 udc_writel(udc
, UDCISR1
, UDCISR1_IRRU
);
2215 udc
->stats
.irqs_resume
++;
2217 if (udc
->gadget
.speed
!= USB_SPEED_UNKNOWN
2218 && udc
->driver
&& udc
->driver
->resume
)
2219 udc
->driver
->resume(&udc
->gadget
);
2223 * irq_udc_reconfig - Handle IRQ "UDC Change Configuration"
2226 static void irq_udc_reconfig(struct pxa_udc
*udc
)
2228 unsigned config
, interface
, alternate
, config_change
;
2229 u32 udccr
= udc_readl(udc
, UDCCR
);
2231 udc_writel(udc
, UDCISR1
, UDCISR1_IRCC
);
2232 udc
->stats
.irqs_reconfig
++;
2234 config
= (udccr
& UDCCR_ACN
) >> UDCCR_ACN_S
;
2235 config_change
= (config
!= udc
->config
);
2236 pxa27x_change_configuration(udc
, config
);
2238 interface
= (udccr
& UDCCR_AIN
) >> UDCCR_AIN_S
;
2239 alternate
= (udccr
& UDCCR_AAISN
) >> UDCCR_AAISN_S
;
2240 pxa27x_change_interface(udc
, interface
, alternate
);
2243 update_pxa_ep_matches(udc
);
2244 udc_set_mask_UDCCR(udc
, UDCCR_SMAC
);
2248 * irq_udc_reset - Handle IRQ "UDC Reset"
2251 static void irq_udc_reset(struct pxa_udc
*udc
)
2253 u32 udccr
= udc_readl(udc
, UDCCR
);
2254 struct pxa_ep
*ep
= &udc
->pxa_ep
[0];
2256 dev_info(udc
->dev
, "USB reset\n");
2257 udc_writel(udc
, UDCISR1
, UDCISR1_IRRS
);
2258 udc
->stats
.irqs_reset
++;
2260 if ((udccr
& UDCCR_UDA
) == 0) {
2261 dev_dbg(udc
->dev
, "USB reset start\n");
2262 stop_activity(udc
, udc
->driver
);
2264 udc
->gadget
.speed
= USB_SPEED_FULL
;
2265 memset(&udc
->stats
, 0, sizeof udc
->stats
);
2268 udc_ep_writel(ep
, UDCCSR
, UDCCSR0_FTF
| UDCCSR0_OPC
);
2273 * pxa_udc_irq - Main irq handler
2277 * Handles all udc interrupts
2279 static irqreturn_t
pxa_udc_irq(int irq
, void *_dev
)
2281 struct pxa_udc
*udc
= _dev
;
2282 u32 udcisr0
= udc_readl(udc
, UDCISR0
);
2283 u32 udcisr1
= udc_readl(udc
, UDCISR1
);
2284 u32 udccr
= udc_readl(udc
, UDCCR
);
2287 dev_vdbg(udc
->dev
, "Interrupt, UDCISR0:0x%08x, UDCISR1:0x%08x, "
2288 "UDCCR:0x%08x\n", udcisr0
, udcisr1
, udccr
);
2290 udcisr1_spec
= udcisr1
& 0xf8000000;
2291 if (unlikely(udcisr1_spec
& UDCISR1_IRSU
))
2292 irq_udc_suspend(udc
);
2293 if (unlikely(udcisr1_spec
& UDCISR1_IRRU
))
2294 irq_udc_resume(udc
);
2295 if (unlikely(udcisr1_spec
& UDCISR1_IRCC
))
2296 irq_udc_reconfig(udc
);
2297 if (unlikely(udcisr1_spec
& UDCISR1_IRRS
))
2300 if ((udcisr0
& UDCCISR0_EP_MASK
) | (udcisr1
& UDCCISR1_EP_MASK
))
2301 irq_handle_data(irq
, udc
);
2306 static struct pxa_udc memory
= {
2308 .ops
= &pxa_udc_ops
,
2309 .ep0
= &memory
.udc_usb_ep
[0].usb_ep
,
2310 .name
= driver_name
,
2312 .init_name
= "gadget",
2327 /* Endpoints for gadget zero */
2328 PXA_EP_OUT_BULK(1, 1, 3, 0, 0),
2329 PXA_EP_IN_BULK(2, 2, 3, 0, 0),
2330 /* Endpoints for ether gadget, file storage gadget */
2331 PXA_EP_OUT_BULK(3, 1, 1, 0, 0),
2332 PXA_EP_IN_BULK(4, 2, 1, 0, 0),
2333 PXA_EP_IN_ISO(5, 3, 1, 0, 0),
2334 PXA_EP_OUT_ISO(6, 4, 1, 0, 0),
2335 PXA_EP_IN_INT(7, 5, 1, 0, 0),
2336 /* Endpoints for RNDIS, serial */
2337 PXA_EP_OUT_BULK(8, 1, 2, 0, 0),
2338 PXA_EP_IN_BULK(9, 2, 2, 0, 0),
2339 PXA_EP_IN_INT(10, 5, 2, 0, 0),
2341 * All the following endpoints are only for completion. They
2342 * won't never work, as multiple interfaces are really broken on
2345 PXA_EP_OUT_BULK(11, 1, 2, 1, 0),
2346 PXA_EP_IN_BULK(12, 2, 2, 1, 0),
2347 /* Endpoint for CDC Ether */
2348 PXA_EP_OUT_BULK(13, 1, 1, 1, 1),
2349 PXA_EP_IN_BULK(14, 2, 1, 1, 1),
2354 * pxa_udc_probe - probes the udc device
2355 * @_dev: platform device
2357 * Perform basic init : allocates udc clock, creates sysfs files, requests
2360 static int __init
pxa_udc_probe(struct platform_device
*pdev
)
2362 struct resource
*regs
;
2363 struct pxa_udc
*udc
= &memory
;
2364 int retval
= 0, gpio
;
2366 regs
= platform_get_resource(pdev
, IORESOURCE_MEM
, 0);
2369 udc
->irq
= platform_get_irq(pdev
, 0);
2373 udc
->dev
= &pdev
->dev
;
2374 udc
->mach
= pdev
->dev
.platform_data
;
2375 udc
->transceiver
= otg_get_transceiver();
2377 gpio
= udc
->mach
->gpio_pullup
;
2378 if (gpio_is_valid(gpio
)) {
2379 retval
= gpio_request(gpio
, "USB D+ pullup");
2381 gpio_direction_output(gpio
,
2382 udc
->mach
->gpio_pullup_inverted
);
2385 dev_err(&pdev
->dev
, "Couldn't request gpio %d : %d\n",
2390 udc
->clk
= clk_get(&pdev
->dev
, NULL
);
2391 if (IS_ERR(udc
->clk
)) {
2392 retval
= PTR_ERR(udc
->clk
);
2397 udc
->regs
= ioremap(regs
->start
, regs
->end
- regs
->start
+ 1);
2399 dev_err(&pdev
->dev
, "Unable to map UDC I/O memory\n");
2403 device_initialize(&udc
->gadget
.dev
);
2404 udc
->gadget
.dev
.parent
= &pdev
->dev
;
2405 udc
->gadget
.dev
.dma_mask
= NULL
;
2406 udc
->vbus_sensed
= 0;
2408 the_controller
= udc
;
2409 platform_set_drvdata(pdev
, udc
);
2413 /* irq setup after old hardware state is cleaned up */
2414 retval
= request_irq(udc
->irq
, pxa_udc_irq
,
2415 IRQF_SHARED
, driver_name
, udc
);
2417 dev_err(udc
->dev
, "%s: can't get irq %i, err %d\n",
2418 driver_name
, IRQ_USB
, retval
);
2422 pxa_init_debugfs(udc
);
2434 * pxa_udc_remove - removes the udc device driver
2435 * @_dev: platform device
2437 static int __exit
pxa_udc_remove(struct platform_device
*_dev
)
2439 struct pxa_udc
*udc
= platform_get_drvdata(_dev
);
2440 int gpio
= udc
->mach
->gpio_pullup
;
2442 usb_gadget_unregister_driver(udc
->driver
);
2443 free_irq(udc
->irq
, udc
);
2444 pxa_cleanup_debugfs(udc
);
2445 if (gpio_is_valid(gpio
))
2448 otg_put_transceiver(udc
->transceiver
);
2450 udc
->transceiver
= NULL
;
2451 platform_set_drvdata(_dev
, NULL
);
2452 the_controller
= NULL
;
2458 static void pxa_udc_shutdown(struct platform_device
*_dev
)
2460 struct pxa_udc
*udc
= platform_get_drvdata(_dev
);
2462 if (udc_readl(udc
, UDCCR
) & UDCCR_UDE
)
2468 * pxa_udc_suspend - Suspend udc device
2469 * @_dev: platform device
2470 * @state: suspend state
2472 * Suspends udc : saves configuration registers (UDCCR*), then disables the udc
2475 static int pxa_udc_suspend(struct platform_device
*_dev
, pm_message_t state
)
2478 struct pxa_udc
*udc
= platform_get_drvdata(_dev
);
2481 ep
= &udc
->pxa_ep
[0];
2482 udc
->udccsr0
= udc_ep_readl(ep
, UDCCSR
);
2483 for (i
= 1; i
< NR_PXA_ENDPOINTS
; i
++) {
2484 ep
= &udc
->pxa_ep
[i
];
2485 ep
->udccsr_value
= udc_ep_readl(ep
, UDCCSR
);
2486 ep
->udccr_value
= udc_ep_readl(ep
, UDCCR
);
2487 ep_dbg(ep
, "udccsr:0x%03x, udccr:0x%x\n",
2488 ep
->udccsr_value
, ep
->udccr_value
);
2492 udc
->pullup_resume
= udc
->pullup_on
;
2493 dplus_pullup(udc
, 0);
2499 * pxa_udc_resume - Resume udc device
2500 * @_dev: platform device
2502 * Resumes udc : restores configuration registers (UDCCR*), then enables the udc
2505 static int pxa_udc_resume(struct platform_device
*_dev
)
2508 struct pxa_udc
*udc
= platform_get_drvdata(_dev
);
2511 ep
= &udc
->pxa_ep
[0];
2512 udc_ep_writel(ep
, UDCCSR
, udc
->udccsr0
& (UDCCSR0_FST
| UDCCSR0_DME
));
2513 for (i
= 1; i
< NR_PXA_ENDPOINTS
; i
++) {
2514 ep
= &udc
->pxa_ep
[i
];
2515 udc_ep_writel(ep
, UDCCSR
, ep
->udccsr_value
);
2516 udc_ep_writel(ep
, UDCCR
, ep
->udccr_value
);
2517 ep_dbg(ep
, "udccsr:0x%03x, udccr:0x%x\n",
2518 ep
->udccsr_value
, ep
->udccr_value
);
2521 dplus_pullup(udc
, udc
->pullup_resume
);
2522 if (should_enable_udc(udc
))
2525 * We do not handle OTG yet.
2527 * OTGPH bit is set when sleep mode is entered.
2528 * it indicates that OTG pad is retaining its state.
2529 * Upon exit from sleep mode and before clearing OTGPH,
2530 * Software must configure the USB OTG pad, UDC, and UHC
2531 * to the state they were in before entering sleep mode.
2533 if (cpu_is_pxa27x())
2540 /* work with hotplug and coldplug */
2541 MODULE_ALIAS("platform:pxa27x-udc");
2543 static struct platform_driver udc_driver
= {
2545 .name
= "pxa27x-udc",
2546 .owner
= THIS_MODULE
,
2548 .remove
= __exit_p(pxa_udc_remove
),
2549 .shutdown
= pxa_udc_shutdown
,
2551 .suspend
= pxa_udc_suspend
,
2552 .resume
= pxa_udc_resume
2556 static int __init
udc_init(void)
2558 if (!cpu_is_pxa27x())
2561 printk(KERN_INFO
"%s: version %s\n", driver_name
, DRIVER_VERSION
);
2562 return platform_driver_probe(&udc_driver
, pxa_udc_probe
);
2564 module_init(udc_init
);
2567 static void __exit
udc_exit(void)
2569 platform_driver_unregister(&udc_driver
);
2571 module_exit(udc_exit
);
2573 MODULE_DESCRIPTION(DRIVER_DESC
);
2574 MODULE_AUTHOR("Robert Jarzmik");
2575 MODULE_LICENSE("GPL");