2 * arch/xtensa/kernel/head.S
4 * Xtensa Processor startup code.
6 * This file is subject to the terms and conditions of the GNU General Public
7 * License. See the file "COPYING" in the main directory of this archive
10 * Copyright (C) 2001 - 2005 Tensilica Inc.
12 * Chris Zankel <chris@zankel.net>
13 * Marc Gauthier <marc@tensilica.com, marc@alumni.uwaterloo.ca>
14 * Joe Taylor <joe@tensilica.com, joetylr@yahoo.com>
18 #include <asm/processor.h>
20 #include <asm/cacheasm.h>
22 #include <linux/linkage.h>
25 * This module contains the entry code for kernel images. It performs the
26 * minimal setup needed to call the generic C routines.
30 * - The kernel image has been loaded to the actual address where it was
32 * - a2 contains either 0 or a pointer to a list of boot parameters.
33 * (see setup.c for more details)
40 * The bootloader passes a pointer to a list of boot parameters in a2.
43 /* The first bytes of the kernel image must be an instruction, so we
44 * manually allocate and define the literal constant we need for a jx
48 .section .head.text, "ax"
60 /* Disable interrupts and exceptions. */
65 /* Preserve the pointer to the boot parameter list in EXCSAVE_1 */
69 /* Start with a fresh windowbase and windowstart. */
77 /* Set a0 to 0 for the remaining initialization. */
81 /* Clear debugging registers. */
90 .rept XCHAL_NUM_DBREAK - 1
91 wsr a0, DBREAKC + _index
92 .set _index, _index + 1
96 /* Clear CCOUNT (not really necessary, but nice) */
98 wsr a0, CCOUNT # not really necessary, but nice
100 /* Disable zero-loops. */
106 /* Disable all timers. */
109 .rept XCHAL_NUM_TIMERS - 1
110 wsr a0, CCOMPARE + _index
111 .set _index, _index + 1
114 /* Interrupt initialization. */
116 movi a2, XCHAL_INTTYPE_MASK_SOFTWARE | XCHAL_INTTYPE_MASK_EXTERN_EDGE
120 /* Disable coprocessors. */
126 /* Set PS.INTLEVEL=1, PS.WOE=0, kernel stack, PS.EXCM=0
128 * Note: PS.EXCM must be cleared before using any loop
129 * instructions; otherwise, they are silently disabled, and
130 * at most one iteration of the loop is executed.
137 /* Initialize the caches.
138 * a2, a3 are just working registers (clobbered).
141 #if XCHAL_DCACHE_LINE_LOCKABLE
142 ___unlock_dcache_all a2 a3
145 #if XCHAL_ICACHE_LINE_LOCKABLE
146 ___unlock_icache_all a2 a3
149 ___invalidate_dcache_all a2 a3
150 ___invalidate_icache_all a2 a3
154 /* Unpack data sections
156 * The linker script used to build the Linux kernel image
157 * creates a table located at __boot_reloc_table_start
158 * that contans the information what data needs to be unpacked.
163 movi a2, __boot_reloc_table_start
164 movi a3, __boot_reloc_table_end
166 1: beq a2, a3, 3f # no more entries?
167 l32i a4, a2, 0 # start destination (in RAM)
168 l32i a5, a2, 4 # end desination (in RAM)
169 l32i a6, a2, 8 # start source (in ROM)
170 addi a2, a2, 12 # next entry
171 beq a4, a5, 1b # skip, empty entry
172 beq a4, a6, 1b # skip, source and dest. are the same
174 2: l32i a7, a6, 0 # load word
176 s32i a7, a4, 0 # store word
182 /* All code and initialized data segments have been copied.
183 * Now clear the BSS segment.
186 movi a2, _bss_start # start of BSS
187 movi a3, _bss_end # end of BSS
189 __loopt a2, a3, a4, 2
193 #if XCHAL_DCACHE_IS_WRITEBACK
195 /* After unpacking, flush the writeback cache to memory so the
196 * instructions/data are available.
199 ___flush_dcache_all a2 a3
202 /* Setup stack and enable window exceptions (keep irqs disabled) */
204 movi a1, init_thread_union
205 addi a1, a1, KERNEL_STACK_SIZE
207 movi a2, 0x00040001 # WOE=1, INTLEVEL=1, UM=0
208 wsr a2, PS # (enable reg-windows; progmode stack)
211 /* Set up EXCSAVE[DEBUGLEVEL] to point to the Debug Exception Handler.*/
213 movi a2, debug_exception
214 wsr a2, EXCSAVE + XCHAL_DEBUGLEVEL
216 /* Set up EXCSAVE[1] to point to the exc_table. */
221 /* init_arch kick-starts the linux kernel */
226 movi a4, start_kernel
230 j should_never_return
237 .section ".bss.page_aligned", "w"
238 ENTRY(swapper_pg_dir)
239 .fill PAGE_SIZE, 1, 0
240 ENTRY(empty_zero_page)
241 .fill PAGE_SIZE, 1, 0