2 * x86 SMP booting functions
4 * (c) 1995 Alan Cox, Building #3 <alan@lxorguk.ukuu.org.uk>
5 * (c) 1998, 1999, 2000 Ingo Molnar <mingo@redhat.com>
6 * Copyright 2001 Andi Kleen, SuSE Labs.
8 * Much of the core SMP work is based on previous work by Thomas Radke, to
9 * whom a great many thanks are extended.
11 * Thanks to Intel for making available several different Pentium,
12 * Pentium Pro and Pentium-II/Xeon MP machines.
13 * Original development of Linux SMP code supported by Caldera.
15 * This code is released under the GNU General Public License version 2 or
19 * Felix Koop : NR_CPUS used properly
20 * Jose Renau : Handle single CPU case.
21 * Alan Cox : By repeated request 8) - Total BogoMIPS report.
22 * Greg Wright : Fix for kernel stacks panic.
23 * Erich Boleyn : MP v1.4 and additional changes.
24 * Matthias Sattler : Changes for 2.1 kernel map.
25 * Michel Lespinasse : Changes for 2.1 kernel map.
26 * Michael Chastain : Change trampoline.S to gnu as.
27 * Alan Cox : Dumb bug: 'B' step PPro's are fine
28 * Ingo Molnar : Added APIC timers, based on code
30 * Ingo Molnar : various cleanups and rewrites
31 * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
32 * Maciej W. Rozycki : Bits for genuine 82489DX APICs
33 * Andi Kleen : Changed for SMP boot into long mode.
34 * Martin J. Bligh : Added support for multi-quad systems
35 * Dave Jones : Report invalid combinations of Athlon CPUs.
36 * Rusty Russell : Hacked into shape for new "hotplug" boot process.
37 * Andi Kleen : Converted to new state machine.
38 * Ashok Raj : CPU hotplug support
39 * Glauber Costa : i386 and x86_64 integration
42 #include <linux/init.h>
43 #include <linux/smp.h>
44 #include <linux/module.h>
45 #include <linux/sched.h>
46 #include <linux/percpu.h>
47 #include <linux/bootmem.h>
48 #include <linux/err.h>
49 #include <linux/nmi.h>
56 #include <asm/trampoline.h>
59 #include <asm/pgtable.h>
60 #include <asm/tlbflush.h>
63 #include <asm/genapic.h>
64 #include <asm/setup.h>
65 #include <asm/uv/uv.h>
66 #include <linux/mc146818rtc.h>
68 #include <mach_apic.h>
69 #include <mach_wakecpu.h>
70 #include <smpboot_hooks.h>
73 u8 apicid_2_node
[MAX_APICID
];
74 static int low_mappings
;
77 /* State of each CPU */
78 DEFINE_PER_CPU(int, cpu_state
) = { 0 };
80 /* Store all idle threads, this can be reused instead of creating
81 * a new thread. Also avoids complicated thread destroy functionality
84 #ifdef CONFIG_HOTPLUG_CPU
86 * Needed only for CONFIG_HOTPLUG_CPU because __cpuinitdata is
87 * removed after init for !CONFIG_HOTPLUG_CPU.
89 static DEFINE_PER_CPU(struct task_struct
*, idle_thread_array
);
90 #define get_idle_for_cpu(x) (per_cpu(idle_thread_array, x))
91 #define set_idle_for_cpu(x, p) (per_cpu(idle_thread_array, x) = (p))
93 static struct task_struct
*idle_thread_array
[NR_CPUS
] __cpuinitdata
;
94 #define get_idle_for_cpu(x) (idle_thread_array[(x)])
95 #define set_idle_for_cpu(x, p) (idle_thread_array[(x)] = (p))
98 /* Number of siblings per CPU package */
99 int smp_num_siblings
= 1;
100 EXPORT_SYMBOL(smp_num_siblings
);
102 /* Last level cache ID of each logical CPU */
103 DEFINE_PER_CPU(u16
, cpu_llc_id
) = BAD_APICID
;
105 /* representing HT siblings of each logical CPU */
106 DEFINE_PER_CPU(cpumask_t
, cpu_sibling_map
);
107 EXPORT_PER_CPU_SYMBOL(cpu_sibling_map
);
109 /* representing HT and core siblings of each logical CPU */
110 DEFINE_PER_CPU(cpumask_t
, cpu_core_map
);
111 EXPORT_PER_CPU_SYMBOL(cpu_core_map
);
113 /* Per CPU bogomips and other parameters */
114 DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86
, cpu_info
);
115 EXPORT_PER_CPU_SYMBOL(cpu_info
);
117 static atomic_t init_deasserted
;
120 /* Set if we find a B stepping CPU */
121 static int __cpuinitdata smp_b_stepping
;
123 #if defined(CONFIG_NUMA) && defined(CONFIG_X86_32)
125 /* which logical CPUs are on which nodes */
126 cpumask_t node_to_cpumask_map
[MAX_NUMNODES
] __read_mostly
=
127 { [0 ... MAX_NUMNODES
-1] = CPU_MASK_NONE
};
128 EXPORT_SYMBOL(node_to_cpumask_map
);
129 /* which node each logical CPU is on */
130 int cpu_to_node_map
[NR_CPUS
] __read_mostly
= { [0 ... NR_CPUS
-1] = 0 };
131 EXPORT_SYMBOL(cpu_to_node_map
);
133 /* set up a mapping between cpu and node. */
134 static void map_cpu_to_node(int cpu
, int node
)
136 printk(KERN_INFO
"Mapping cpu %d to node %d\n", cpu
, node
);
137 cpumask_set_cpu(cpu
, &node_to_cpumask_map
[node
]);
138 cpu_to_node_map
[cpu
] = node
;
141 /* undo a mapping between cpu and node. */
142 static void unmap_cpu_to_node(int cpu
)
146 printk(KERN_INFO
"Unmapping cpu %d from all nodes\n", cpu
);
147 for (node
= 0; node
< MAX_NUMNODES
; node
++)
148 cpumask_clear_cpu(cpu
, &node_to_cpumask_map
[node
]);
149 cpu_to_node_map
[cpu
] = 0;
151 #else /* !(CONFIG_NUMA && CONFIG_X86_32) */
152 #define map_cpu_to_node(cpu, node) ({})
153 #define unmap_cpu_to_node(cpu) ({})
157 static int boot_cpu_logical_apicid
;
159 u8 cpu_2_logical_apicid
[NR_CPUS
] __read_mostly
=
160 { [0 ... NR_CPUS
-1] = BAD_APICID
};
162 static void map_cpu_to_logical_apicid(void)
164 int cpu
= smp_processor_id();
165 int apicid
= logical_smp_processor_id();
166 int node
= apic
->apicid_to_node(apicid
);
168 if (!node_online(node
))
169 node
= first_online_node
;
171 cpu_2_logical_apicid
[cpu
] = apicid
;
172 map_cpu_to_node(cpu
, node
);
175 void numa_remove_cpu(int cpu
)
177 cpu_2_logical_apicid
[cpu
] = BAD_APICID
;
178 unmap_cpu_to_node(cpu
);
181 #define map_cpu_to_logical_apicid() do {} while (0)
185 * Report back to the Boot Processor.
188 static void __cpuinit
smp_callin(void)
191 unsigned long timeout
;
194 * If waken up by an INIT in an 82489DX configuration
195 * we may get here before an INIT-deassert IPI reaches
196 * our local APIC. We have to wait for the IPI or we'll
197 * lock up on an APIC access.
199 if (apic
->wait_for_init_deassert
)
200 apic
->wait_for_init_deassert(&init_deasserted
);
203 * (This works even if the APIC is not enabled.)
205 phys_id
= read_apic_id();
206 cpuid
= smp_processor_id();
207 if (cpumask_test_cpu(cpuid
, cpu_callin_mask
)) {
208 panic("%s: phys CPU#%d, CPU#%d already present??\n", __func__
,
211 pr_debug("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid
, phys_id
);
214 * STARTUP IPIs are fragile beasts as they might sometimes
215 * trigger some glue motherboard logic. Complete APIC bus
216 * silence for 1 second, this overestimates the time the
217 * boot CPU is spending to send the up to 2 STARTUP IPIs
218 * by a factor of two. This should be enough.
222 * Waiting 2s total for startup (udelay is not yet working)
224 timeout
= jiffies
+ 2*HZ
;
225 while (time_before(jiffies
, timeout
)) {
227 * Has the boot CPU finished it's STARTUP sequence?
229 if (cpumask_test_cpu(cpuid
, cpu_callout_mask
))
234 if (!time_before(jiffies
, timeout
)) {
235 panic("%s: CPU%d started up but did not get a callout!\n",
240 * the boot CPU has finished the init stage and is spinning
241 * on callin_map until we finish. We are free to set up this
242 * CPU, first the APIC. (this is probably redundant on most
246 pr_debug("CALLIN, before setup_local_APIC().\n");
247 if (apic
->smp_callin_clear_local_apic
)
248 apic
->smp_callin_clear_local_apic();
250 end_local_APIC_setup();
251 map_cpu_to_logical_apicid();
253 notify_cpu_starting(cpuid
);
257 * Need to enable IRQs because it can take longer and then
258 * the NMI watchdog might kill us.
263 pr_debug("Stack at about %p\n", &cpuid
);
266 * Save our processor parameters
268 smp_store_cpu_info(cpuid
);
271 * Allow the master to continue.
273 cpumask_set_cpu(cpuid
, cpu_callin_mask
);
276 static int __cpuinitdata unsafe_smp
;
279 * Activate a secondary processor.
281 notrace
static void __cpuinit
start_secondary(void *unused
)
284 * Don't put *anything* before cpu_init(), SMP booting is too
285 * fragile that we want to limit the things done here to the
286 * most necessary things.
293 /* otherwise gcc will move up smp_processor_id before the cpu_init */
296 * Check TSC synchronization with the BP:
298 check_tsc_sync_target();
300 if (nmi_watchdog
== NMI_IO_APIC
) {
301 disable_8259A_irq(0);
302 enable_NMI_through_LVT0();
312 /* This must be done before setting cpu_online_map */
313 set_cpu_sibling_map(raw_smp_processor_id());
317 * We need to hold call_lock, so there is no inconsistency
318 * between the time smp_call_function() determines number of
319 * IPI recipients, and the time when the determination is made
320 * for which cpus receive the IPI. Holding this
321 * lock helps us to not include this cpu in a currently in progress
322 * smp_call_function().
324 * We need to hold vector_lock so there the set of online cpus
325 * does not change while we are assigning vectors to cpus. Holding
326 * this lock ensures we don't half assign or remove an irq from a cpu.
330 __setup_vector_irq(smp_processor_id());
331 set_cpu_online(smp_processor_id(), true);
332 unlock_vector_lock();
334 per_cpu(cpu_state
, smp_processor_id()) = CPU_ONLINE
;
336 /* enable local interrupts */
339 setup_secondary_clock();
345 static void __cpuinit
smp_apply_quirks(struct cpuinfo_x86
*c
)
348 * Mask B, Pentium, but not Pentium MMX
350 if (c
->x86_vendor
== X86_VENDOR_INTEL
&&
352 c
->x86_mask
>= 1 && c
->x86_mask
<= 4 &&
355 * Remember we have B step Pentia with bugs
360 * Certain Athlons might work (for various values of 'work') in SMP
361 * but they are not certified as MP capable.
363 if ((c
->x86_vendor
== X86_VENDOR_AMD
) && (c
->x86
== 6)) {
365 if (num_possible_cpus() == 1)
368 /* Athlon 660/661 is valid. */
369 if ((c
->x86_model
== 6) && ((c
->x86_mask
== 0) ||
373 /* Duron 670 is valid */
374 if ((c
->x86_model
== 7) && (c
->x86_mask
== 0))
378 * Athlon 662, Duron 671, and Athlon >model 7 have capability
379 * bit. It's worth noting that the A5 stepping (662) of some
380 * Athlon XP's have the MP bit set.
381 * See http://www.heise.de/newsticker/data/jow-18.10.01-000 for
384 if (((c
->x86_model
== 6) && (c
->x86_mask
>= 2)) ||
385 ((c
->x86_model
== 7) && (c
->x86_mask
>= 1)) ||
390 /* If we get here, not a certified SMP capable AMD system. */
398 static void __cpuinit
smp_checks(void)
401 printk(KERN_WARNING
"WARNING: SMP operation may be unreliable"
402 "with B stepping processors.\n");
405 * Don't taint if we are running SMP kernel on a single non-MP
408 if (unsafe_smp
&& num_online_cpus() > 1) {
409 printk(KERN_INFO
"WARNING: This combination of AMD"
410 "processors is not suitable for SMP.\n");
411 add_taint(TAINT_UNSAFE_SMP
);
416 * The bootstrap kernel entry code has set these up. Save them for
420 void __cpuinit
smp_store_cpu_info(int id
)
422 struct cpuinfo_x86
*c
= &cpu_data(id
);
427 identify_secondary_cpu(c
);
432 void __cpuinit
set_cpu_sibling_map(int cpu
)
435 struct cpuinfo_x86
*c
= &cpu_data(cpu
);
437 cpumask_set_cpu(cpu
, cpu_sibling_setup_mask
);
439 if (smp_num_siblings
> 1) {
440 for_each_cpu(i
, cpu_sibling_setup_mask
) {
441 struct cpuinfo_x86
*o
= &cpu_data(i
);
443 if (c
->phys_proc_id
== o
->phys_proc_id
&&
444 c
->cpu_core_id
== o
->cpu_core_id
) {
445 cpumask_set_cpu(i
, cpu_sibling_mask(cpu
));
446 cpumask_set_cpu(cpu
, cpu_sibling_mask(i
));
447 cpumask_set_cpu(i
, cpu_core_mask(cpu
));
448 cpumask_set_cpu(cpu
, cpu_core_mask(i
));
449 cpumask_set_cpu(i
, &c
->llc_shared_map
);
450 cpumask_set_cpu(cpu
, &o
->llc_shared_map
);
454 cpumask_set_cpu(cpu
, cpu_sibling_mask(cpu
));
457 cpumask_set_cpu(cpu
, &c
->llc_shared_map
);
459 if (current_cpu_data
.x86_max_cores
== 1) {
460 cpumask_copy(cpu_core_mask(cpu
), cpu_sibling_mask(cpu
));
465 for_each_cpu(i
, cpu_sibling_setup_mask
) {
466 if (per_cpu(cpu_llc_id
, cpu
) != BAD_APICID
&&
467 per_cpu(cpu_llc_id
, cpu
) == per_cpu(cpu_llc_id
, i
)) {
468 cpumask_set_cpu(i
, &c
->llc_shared_map
);
469 cpumask_set_cpu(cpu
, &cpu_data(i
).llc_shared_map
);
471 if (c
->phys_proc_id
== cpu_data(i
).phys_proc_id
) {
472 cpumask_set_cpu(i
, cpu_core_mask(cpu
));
473 cpumask_set_cpu(cpu
, cpu_core_mask(i
));
475 * Does this new cpu bringup a new core?
477 if (cpumask_weight(cpu_sibling_mask(cpu
)) == 1) {
479 * for each core in package, increment
480 * the booted_cores for this new cpu
482 if (cpumask_first(cpu_sibling_mask(i
)) == i
)
485 * increment the core count for all
486 * the other cpus in this package
489 cpu_data(i
).booted_cores
++;
490 } else if (i
!= cpu
&& !c
->booted_cores
)
491 c
->booted_cores
= cpu_data(i
).booted_cores
;
496 /* maps the cpu to the sched domain representing multi-core */
497 const struct cpumask
*cpu_coregroup_mask(int cpu
)
499 struct cpuinfo_x86
*c
= &cpu_data(cpu
);
501 * For perf, we return last level cache shared map.
502 * And for power savings, we return cpu_core_map
504 if (sched_mc_power_savings
|| sched_smt_power_savings
)
505 return cpu_core_mask(cpu
);
507 return &c
->llc_shared_map
;
510 cpumask_t
cpu_coregroup_map(int cpu
)
512 return *cpu_coregroup_mask(cpu
);
515 static void impress_friends(void)
518 unsigned long bogosum
= 0;
520 * Allow the user to impress friends.
522 pr_debug("Before bogomips.\n");
523 for_each_possible_cpu(cpu
)
524 if (cpumask_test_cpu(cpu
, cpu_callout_mask
))
525 bogosum
+= cpu_data(cpu
).loops_per_jiffy
;
527 "Total of %d processors activated (%lu.%02lu BogoMIPS).\n",
530 (bogosum
/(5000/HZ
))%100);
532 pr_debug("Before bogocount - setting activated=1.\n");
535 void __inquire_remote_apic(int apicid
)
537 unsigned i
, regs
[] = { APIC_ID
>> 4, APIC_LVR
>> 4, APIC_SPIV
>> 4 };
538 char *names
[] = { "ID", "VERSION", "SPIV" };
542 printk(KERN_INFO
"Inquiring remote APIC 0x%x...\n", apicid
);
544 for (i
= 0; i
< ARRAY_SIZE(regs
); i
++) {
545 printk(KERN_INFO
"... APIC 0x%x %s: ", apicid
, names
[i
]);
550 status
= safe_apic_wait_icr_idle();
553 "a previous APIC delivery may have failed\n");
555 apic_icr_write(APIC_DM_REMRD
| regs
[i
], apicid
);
560 status
= apic_read(APIC_ICR
) & APIC_ICR_RR_MASK
;
561 } while (status
== APIC_ICR_RR_INPROG
&& timeout
++ < 1000);
564 case APIC_ICR_RR_VALID
:
565 status
= apic_read(APIC_RRR
);
566 printk(KERN_CONT
"%08x\n", status
);
569 printk(KERN_CONT
"failed\n");
575 * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
576 * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
577 * won't ... remember to clear down the APIC, etc later.
580 wakeup_secondary_cpu_via_nmi(int logical_apicid
, unsigned long start_eip
)
582 unsigned long send_status
, accept_status
= 0;
586 /* Boot on the stack */
587 /* Kick the second */
588 apic_icr_write(APIC_DM_NMI
| apic
->dest_logical
, logical_apicid
);
590 pr_debug("Waiting for send to finish...\n");
591 send_status
= safe_apic_wait_icr_idle();
594 * Give the other CPU some time to accept the IPI.
597 if (APIC_INTEGRATED(apic_version
[boot_cpu_physical_apicid
])) {
598 maxlvt
= lapic_get_maxlvt();
599 if (maxlvt
> 3) /* Due to the Pentium erratum 3AP. */
600 apic_write(APIC_ESR
, 0);
601 accept_status
= (apic_read(APIC_ESR
) & 0xEF);
603 pr_debug("NMI sent.\n");
606 printk(KERN_ERR
"APIC never delivered???\n");
608 printk(KERN_ERR
"APIC delivery error (%lx).\n", accept_status
);
610 return (send_status
| accept_status
);
614 wakeup_secondary_cpu_via_init(int phys_apicid
, unsigned long start_eip
)
616 unsigned long send_status
, accept_status
= 0;
617 int maxlvt
, num_starts
, j
;
619 if (get_uv_system_type() == UV_NON_UNIQUE_APIC
) {
620 send_status
= uv_wakeup_secondary(phys_apicid
, start_eip
);
621 atomic_set(&init_deasserted
, 1);
625 maxlvt
= lapic_get_maxlvt();
628 * Be paranoid about clearing APIC errors.
630 if (APIC_INTEGRATED(apic_version
[phys_apicid
])) {
631 if (maxlvt
> 3) /* Due to the Pentium erratum 3AP. */
632 apic_write(APIC_ESR
, 0);
636 pr_debug("Asserting INIT.\n");
639 * Turn INIT on target chip
644 apic_icr_write(APIC_INT_LEVELTRIG
| APIC_INT_ASSERT
| APIC_DM_INIT
,
647 pr_debug("Waiting for send to finish...\n");
648 send_status
= safe_apic_wait_icr_idle();
652 pr_debug("Deasserting INIT.\n");
656 apic_icr_write(APIC_INT_LEVELTRIG
| APIC_DM_INIT
, phys_apicid
);
658 pr_debug("Waiting for send to finish...\n");
659 send_status
= safe_apic_wait_icr_idle();
662 atomic_set(&init_deasserted
, 1);
665 * Should we send STARTUP IPIs ?
667 * Determine this based on the APIC version.
668 * If we don't have an integrated APIC, don't send the STARTUP IPIs.
670 if (APIC_INTEGRATED(apic_version
[phys_apicid
]))
676 * Paravirt / VMI wants a startup IPI hook here to set up the
677 * target processor state.
679 startup_ipi_hook(phys_apicid
, (unsigned long) start_secondary
,
680 (unsigned long)stack_start
.sp
);
683 * Run STARTUP IPI loop.
685 pr_debug("#startup loops: %d.\n", num_starts
);
687 for (j
= 1; j
<= num_starts
; j
++) {
688 pr_debug("Sending STARTUP #%d.\n", j
);
689 if (maxlvt
> 3) /* Due to the Pentium erratum 3AP. */
690 apic_write(APIC_ESR
, 0);
692 pr_debug("After apic_write.\n");
699 /* Boot on the stack */
700 /* Kick the second */
701 apic_icr_write(APIC_DM_STARTUP
| (start_eip
>> 12),
705 * Give the other CPU some time to accept the IPI.
709 pr_debug("Startup point 1.\n");
711 pr_debug("Waiting for send to finish...\n");
712 send_status
= safe_apic_wait_icr_idle();
715 * Give the other CPU some time to accept the IPI.
718 if (maxlvt
> 3) /* Due to the Pentium erratum 3AP. */
719 apic_write(APIC_ESR
, 0);
720 accept_status
= (apic_read(APIC_ESR
) & 0xEF);
721 if (send_status
|| accept_status
)
724 pr_debug("After Startup.\n");
727 printk(KERN_ERR
"APIC never delivered???\n");
729 printk(KERN_ERR
"APIC delivery error (%lx).\n", accept_status
);
731 return (send_status
| accept_status
);
735 struct work_struct work
;
736 struct task_struct
*idle
;
737 struct completion done
;
741 static void __cpuinit
do_fork_idle(struct work_struct
*work
)
743 struct create_idle
*c_idle
=
744 container_of(work
, struct create_idle
, work
);
746 c_idle
->idle
= fork_idle(c_idle
->cpu
);
747 complete(&c_idle
->done
);
750 static int __cpuinit
do_boot_cpu(int apicid
, int cpu
)
752 * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
753 * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
754 * Returns zero if CPU booted OK, else error code from wakeup_secondary_cpu.
757 unsigned long boot_error
= 0;
759 unsigned long start_ip
;
760 unsigned short nmi_high
= 0, nmi_low
= 0;
761 struct create_idle c_idle
= {
763 .done
= COMPLETION_INITIALIZER_ONSTACK(c_idle
.done
),
765 INIT_WORK(&c_idle
.work
, do_fork_idle
);
767 alternatives_smp_switch(1);
769 c_idle
.idle
= get_idle_for_cpu(cpu
);
772 * We can't use kernel_thread since we must avoid to
773 * reschedule the child.
776 c_idle
.idle
->thread
.sp
= (unsigned long) (((struct pt_regs
*)
777 (THREAD_SIZE
+ task_stack_page(c_idle
.idle
))) - 1);
778 init_idle(c_idle
.idle
, cpu
);
782 if (!keventd_up() || current_is_keventd())
783 c_idle
.work
.func(&c_idle
.work
);
785 schedule_work(&c_idle
.work
);
786 wait_for_completion(&c_idle
.done
);
789 if (IS_ERR(c_idle
.idle
)) {
790 printk("failed fork for CPU %d\n", cpu
);
791 return PTR_ERR(c_idle
.idle
);
794 set_idle_for_cpu(cpu
, c_idle
.idle
);
796 per_cpu(current_task
, cpu
) = c_idle
.idle
;
798 /* Stack for startup_32 can be just as for start_secondary onwards */
801 clear_tsk_thread_flag(c_idle
.idle
, TIF_FORK
);
802 initial_gs
= per_cpu_offset(cpu
);
803 per_cpu(kernel_stack
, cpu
) =
804 (unsigned long)task_stack_page(c_idle
.idle
) -
805 KERNEL_STACK_OFFSET
+ THREAD_SIZE
;
807 early_gdt_descr
.address
= (unsigned long)get_cpu_gdt_table(cpu
);
808 initial_code
= (unsigned long)start_secondary
;
809 stack_start
.sp
= (void *) c_idle
.idle
->thread
.sp
;
811 /* start_ip had better be page-aligned! */
812 start_ip
= setup_trampoline();
814 /* So we see what's up */
815 printk(KERN_INFO
"Booting processor %d APIC 0x%x ip 0x%lx\n",
816 cpu
, apicid
, start_ip
);
819 * This grunge runs the startup process for
820 * the targeted processor.
823 atomic_set(&init_deasserted
, 0);
825 if (get_uv_system_type() != UV_NON_UNIQUE_APIC
) {
827 pr_debug("Setting warm reset code and vector.\n");
829 if (apic
->store_NMI_vector
)
830 apic
->store_NMI_vector(&nmi_high
, &nmi_low
);
832 smpboot_setup_warm_reset_vector(start_ip
);
834 * Be paranoid about clearing APIC errors.
836 if (APIC_INTEGRATED(apic_version
[boot_cpu_physical_apicid
])) {
837 apic_write(APIC_ESR
, 0);
843 * Starting actual IPI sequence...
845 boot_error
= wakeup_secondary_cpu(apicid
, start_ip
);
849 * allow APs to start initializing.
851 pr_debug("Before Callout %d.\n", cpu
);
852 cpumask_set_cpu(cpu
, cpu_callout_mask
);
853 pr_debug("After Callout %d.\n", cpu
);
856 * Wait 5s total for a response
858 for (timeout
= 0; timeout
< 50000; timeout
++) {
859 if (cpumask_test_cpu(cpu
, cpu_callin_mask
))
860 break; /* It has booted */
864 if (cpumask_test_cpu(cpu
, cpu_callin_mask
)) {
865 /* number CPUs logically, starting from 1 (BSP is 0) */
867 printk(KERN_INFO
"CPU%d: ", cpu
);
868 print_cpu_info(&cpu_data(cpu
));
869 pr_debug("CPU has booted.\n");
872 if (*((volatile unsigned char *)trampoline_base
)
874 /* trampoline started but...? */
875 printk(KERN_ERR
"Stuck ??\n");
877 /* trampoline code not run */
878 printk(KERN_ERR
"Not responding.\n");
879 if (get_uv_system_type() != UV_NON_UNIQUE_APIC
)
880 inquire_remote_apic(apicid
);
885 /* Try to put things back the way they were before ... */
886 numa_remove_cpu(cpu
); /* was set by numa_add_cpu */
888 /* was set by do_boot_cpu() */
889 cpumask_clear_cpu(cpu
, cpu_callout_mask
);
891 /* was set by cpu_init() */
892 cpumask_clear_cpu(cpu
, cpu_initialized_mask
);
894 set_cpu_present(cpu
, false);
895 per_cpu(x86_cpu_to_apicid
, cpu
) = BAD_APICID
;
898 /* mark "stuck" area as not stuck */
899 *((volatile unsigned long *)trampoline_base
) = 0;
902 * Cleanup possible dangling ends...
904 smpboot_restore_warm_reset_vector();
910 int default_cpu_present_to_apicid(int mps_cpu
)
912 return __default_cpu_present_to_apicid(mps_cpu
);
915 int default_check_phys_apicid_present(int boot_cpu_physical_apicid
)
917 return __default_check_phys_apicid_present(boot_cpu_physical_apicid
);
921 int __cpuinit
native_cpu_up(unsigned int cpu
)
923 int apicid
= apic
->cpu_present_to_apicid(cpu
);
927 WARN_ON(irqs_disabled());
929 pr_debug("++++++++++++++++++++=_---CPU UP %u\n", cpu
);
931 if (apicid
== BAD_APICID
|| apicid
== boot_cpu_physical_apicid
||
932 !physid_isset(apicid
, phys_cpu_present_map
)) {
933 printk(KERN_ERR
"%s: bad cpu %d\n", __func__
, cpu
);
938 * Already booted CPU?
940 if (cpumask_test_cpu(cpu
, cpu_callin_mask
)) {
941 pr_debug("do_boot_cpu %d Already started\n", cpu
);
946 * Save current MTRR state in case it was changed since early boot
947 * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
951 per_cpu(cpu_state
, cpu
) = CPU_UP_PREPARE
;
954 /* init low mem mapping */
955 clone_pgd_range(swapper_pg_dir
, swapper_pg_dir
+ KERNEL_PGD_BOUNDARY
,
956 min_t(unsigned long, KERNEL_PGD_PTRS
, KERNEL_PGD_BOUNDARY
));
960 err
= do_boot_cpu(apicid
, cpu
);
965 err
= do_boot_cpu(apicid
, cpu
);
968 pr_debug("do_boot_cpu failed %d\n", err
);
973 * Check TSC synchronization with the AP (keep irqs disabled
976 local_irq_save(flags
);
977 check_tsc_sync_source(cpu
);
978 local_irq_restore(flags
);
980 while (!cpu_online(cpu
)) {
982 touch_nmi_watchdog();
989 * Fall back to non SMP mode after errors.
991 * RED-PEN audit/test this more. I bet there is more state messed up here.
993 static __init
void disable_smp(void)
995 /* use the read/write pointers to the present and possible maps */
996 cpumask_copy(&cpu_present_map
, cpumask_of(0));
997 cpumask_copy(&cpu_possible_map
, cpumask_of(0));
998 smpboot_clear_io_apic_irqs();
1000 if (smp_found_config
)
1001 physid_set_mask_of_physid(boot_cpu_physical_apicid
, &phys_cpu_present_map
);
1003 physid_set_mask_of_physid(0, &phys_cpu_present_map
);
1004 map_cpu_to_logical_apicid();
1005 cpumask_set_cpu(0, cpu_sibling_mask(0));
1006 cpumask_set_cpu(0, cpu_core_mask(0));
1010 * Various sanity checks.
1012 static int __init
smp_sanity_check(unsigned max_cpus
)
1016 #if defined(CONFIG_X86_PC) && defined(CONFIG_X86_32)
1017 if (def_to_bigsmp
&& nr_cpu_ids
> 8) {
1022 "More than 8 CPUs detected - skipping them.\n"
1023 "Use CONFIG_X86_GENERICARCH and CONFIG_X86_BIGSMP.\n");
1026 for_each_present_cpu(cpu
) {
1028 set_cpu_present(cpu
, false);
1033 for_each_possible_cpu(cpu
) {
1035 set_cpu_possible(cpu
, false);
1043 if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map
)) {
1045 "weird, boot CPU (#%d) not listed by the BIOS.\n",
1046 hard_smp_processor_id());
1048 physid_set(hard_smp_processor_id(), phys_cpu_present_map
);
1052 * If we couldn't find an SMP configuration at boot time,
1053 * get out of here now!
1055 if (!smp_found_config
&& !acpi_lapic
) {
1057 printk(KERN_NOTICE
"SMP motherboard not detected.\n");
1059 if (APIC_init_uniprocessor())
1060 printk(KERN_NOTICE
"Local APIC not detected."
1061 " Using dummy APIC emulation.\n");
1066 * Should not be necessary because the MP table should list the boot
1067 * CPU too, but we do it for the sake of robustness anyway.
1069 if (!apic
->check_phys_apicid_present(boot_cpu_physical_apicid
)) {
1071 "weird, boot CPU (#%d) not listed by the BIOS.\n",
1072 boot_cpu_physical_apicid
);
1073 physid_set(hard_smp_processor_id(), phys_cpu_present_map
);
1078 * If we couldn't find a local APIC, then get out of here now!
1080 if (APIC_INTEGRATED(apic_version
[boot_cpu_physical_apicid
]) &&
1082 printk(KERN_ERR
"BIOS bug, local APIC #%d not detected!...\n",
1083 boot_cpu_physical_apicid
);
1084 printk(KERN_ERR
"... forcing use of dummy APIC emulation."
1085 "(tell your hw vendor)\n");
1086 smpboot_clear_io_apic();
1087 disable_ioapic_setup();
1091 verify_local_APIC();
1094 * If SMP should be disabled, then really disable it!
1097 printk(KERN_INFO
"SMP mode deactivated.\n");
1098 smpboot_clear_io_apic();
1100 localise_nmi_watchdog();
1104 end_local_APIC_setup();
1111 static void __init
smp_cpu_index_default(void)
1114 struct cpuinfo_x86
*c
;
1116 for_each_possible_cpu(i
) {
1118 /* mark all to hotplug */
1119 c
->cpu_index
= nr_cpu_ids
;
1124 * Prepare for SMP bootup. The MP table or ACPI has been read
1125 * earlier. Just do some sanity checking here and enable APIC mode.
1127 void __init
native_smp_prepare_cpus(unsigned int max_cpus
)
1130 smp_cpu_index_default();
1131 current_cpu_data
= boot_cpu_data
;
1132 cpumask_copy(cpu_callin_mask
, cpumask_of(0));
1135 * Setup boot CPU information
1137 smp_store_cpu_info(0); /* Final full version of the data */
1138 #ifdef CONFIG_X86_32
1139 boot_cpu_logical_apicid
= logical_smp_processor_id();
1141 current_thread_info()->cpu
= 0; /* needed? */
1142 set_cpu_sibling_map(0);
1144 #ifdef CONFIG_X86_64
1146 default_setup_apic_routing();
1149 if (smp_sanity_check(max_cpus
) < 0) {
1150 printk(KERN_INFO
"SMP disabled\n");
1156 if (read_apic_id() != boot_cpu_physical_apicid
) {
1157 panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
1158 read_apic_id(), boot_cpu_physical_apicid
);
1159 /* Or can we switch back to PIC here? */
1166 * Switch from PIC to APIC mode.
1170 #ifdef CONFIG_X86_64
1172 * Enable IO APIC before setting up error vector
1174 if (!skip_ioapic_setup
&& nr_ioapics
)
1177 end_local_APIC_setup();
1179 map_cpu_to_logical_apicid();
1181 if (apic
->setup_portio_remap
)
1182 apic
->setup_portio_remap();
1184 smpboot_setup_io_apic();
1186 * Set up local APIC timer on boot CPU.
1189 printk(KERN_INFO
"CPU%d: ", 0);
1190 print_cpu_info(&cpu_data(0));
1199 * Early setup to make printk work.
1201 void __init
native_smp_prepare_boot_cpu(void)
1203 int me
= smp_processor_id();
1204 switch_to_new_gdt();
1205 /* already set me in cpu_online_mask in boot_cpu_init() */
1206 cpumask_set_cpu(me
, cpu_callout_mask
);
1207 per_cpu(cpu_state
, me
) = CPU_ONLINE
;
1210 void __init
native_smp_cpus_done(unsigned int max_cpus
)
1212 pr_debug("Boot done.\n");
1216 #ifdef CONFIG_X86_IO_APIC
1217 setup_ioapic_dest();
1219 check_nmi_watchdog();
1222 static int __initdata setup_possible_cpus
= -1;
1223 static int __init
_setup_possible_cpus(char *str
)
1225 get_option(&str
, &setup_possible_cpus
);
1228 early_param("possible_cpus", _setup_possible_cpus
);
1232 * cpu_possible_map should be static, it cannot change as cpu's
1233 * are onlined, or offlined. The reason is per-cpu data-structures
1234 * are allocated by some modules at init time, and dont expect to
1235 * do this dynamically on cpu arrival/departure.
1236 * cpu_present_map on the other hand can change dynamically.
1237 * In case when cpu_hotplug is not compiled, then we resort to current
1238 * behaviour, which is cpu_possible == cpu_present.
1241 * Three ways to find out the number of additional hotplug CPUs:
1242 * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
1243 * - The user can overwrite it with possible_cpus=NUM
1244 * - Otherwise don't reserve additional CPUs.
1245 * We do this because additional CPUs waste a lot of memory.
1248 __init
void prefill_possible_map(void)
1252 /* no processor from mptable or madt */
1253 if (!num_processors
)
1256 if (setup_possible_cpus
== -1)
1257 possible
= num_processors
+ disabled_cpus
;
1259 possible
= setup_possible_cpus
;
1261 total_cpus
= max_t(int, possible
, num_processors
+ disabled_cpus
);
1263 if (possible
> CONFIG_NR_CPUS
) {
1265 "%d Processors exceeds NR_CPUS limit of %d\n",
1266 possible
, CONFIG_NR_CPUS
);
1267 possible
= CONFIG_NR_CPUS
;
1270 printk(KERN_INFO
"SMP: Allowing %d CPUs, %d hotplug CPUs\n",
1271 possible
, max_t(int, possible
- num_processors
, 0));
1273 for (i
= 0; i
< possible
; i
++)
1274 set_cpu_possible(i
, true);
1276 nr_cpu_ids
= possible
;
1279 #ifdef CONFIG_HOTPLUG_CPU
1281 static void remove_siblinginfo(int cpu
)
1284 struct cpuinfo_x86
*c
= &cpu_data(cpu
);
1286 for_each_cpu(sibling
, cpu_core_mask(cpu
)) {
1287 cpumask_clear_cpu(cpu
, cpu_core_mask(sibling
));
1289 * last thread sibling in this cpu core going down
1291 if (cpumask_weight(cpu_sibling_mask(cpu
)) == 1)
1292 cpu_data(sibling
).booted_cores
--;
1295 for_each_cpu(sibling
, cpu_sibling_mask(cpu
))
1296 cpumask_clear_cpu(cpu
, cpu_sibling_mask(sibling
));
1297 cpumask_clear(cpu_sibling_mask(cpu
));
1298 cpumask_clear(cpu_core_mask(cpu
));
1299 c
->phys_proc_id
= 0;
1301 cpumask_clear_cpu(cpu
, cpu_sibling_setup_mask
);
1304 static void __ref
remove_cpu_from_maps(int cpu
)
1306 set_cpu_online(cpu
, false);
1307 cpumask_clear_cpu(cpu
, cpu_callout_mask
);
1308 cpumask_clear_cpu(cpu
, cpu_callin_mask
);
1309 /* was set by cpu_init() */
1310 cpumask_clear_cpu(cpu
, cpu_initialized_mask
);
1311 numa_remove_cpu(cpu
);
1314 void cpu_disable_common(void)
1316 int cpu
= smp_processor_id();
1319 * Allow any queued timer interrupts to get serviced
1320 * This is only a temporary solution until we cleanup
1321 * fixup_irqs as we do for IA64.
1326 local_irq_disable();
1327 remove_siblinginfo(cpu
);
1329 /* It's now safe to remove this processor from the online map */
1331 remove_cpu_from_maps(cpu
);
1332 unlock_vector_lock();
1336 int native_cpu_disable(void)
1338 int cpu
= smp_processor_id();
1341 * Perhaps use cpufreq to drop frequency, but that could go
1342 * into generic code.
1344 * We won't take down the boot processor on i386 due to some
1345 * interrupts only being able to be serviced by the BSP.
1346 * Especially so if we're not using an IOAPIC -zwane
1351 if (nmi_watchdog
== NMI_LOCAL_APIC
)
1352 stop_apic_nmi_watchdog(NULL
);
1355 cpu_disable_common();
1359 void native_cpu_die(unsigned int cpu
)
1361 /* We don't do anything here: idle task is faking death itself. */
1364 for (i
= 0; i
< 10; i
++) {
1365 /* They ack this in play_dead by setting CPU_DEAD */
1366 if (per_cpu(cpu_state
, cpu
) == CPU_DEAD
) {
1367 printk(KERN_INFO
"CPU %d is now offline\n", cpu
);
1368 if (1 == num_online_cpus())
1369 alternatives_smp_switch(0);
1374 printk(KERN_ERR
"CPU %u didn't die...\n", cpu
);
1377 void play_dead_common(void)
1380 reset_lazy_tlbstate();
1381 irq_ctx_exit(raw_smp_processor_id());
1382 c1e_remove_cpu(raw_smp_processor_id());
1386 __get_cpu_var(cpu_state
) = CPU_DEAD
;
1389 * With physical CPU hotplug, we should halt the cpu
1391 local_irq_disable();
1394 void native_play_dead(void)
1400 #else /* ... !CONFIG_HOTPLUG_CPU */
1401 int native_cpu_disable(void)
1406 void native_cpu_die(unsigned int cpu
)
1408 /* We said "no" in __cpu_disable */
1412 void native_play_dead(void)