2 * IOMMU implementation for Cell Broadband Processor Architecture
4 * (C) Copyright IBM Corporation 2006-2008
6 * Author: Jeremy Kerr <jk@ozlabs.org>
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2, or (at your option)
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
25 #include <linux/kernel.h>
26 #include <linux/init.h>
27 #include <linux/interrupt.h>
28 #include <linux/notifier.h>
30 #include <linux/of_platform.h>
31 #include <linux/lmb.h>
34 #include <asm/iommu.h>
35 #include <asm/machdep.h>
36 #include <asm/pci-bridge.h>
38 #include <asm/firmware.h>
39 #include <asm/cell-regs.h>
41 #include "interrupt.h"
43 /* Define CELL_IOMMU_REAL_UNMAP to actually unmap non-used pages
44 * instead of leaving them mapped to some dummy page. This can be
45 * enabled once the appropriate workarounds for spider bugs have
48 #define CELL_IOMMU_REAL_UNMAP
50 /* Define CELL_IOMMU_STRICT_PROTECTION to enforce protection of
51 * IO PTEs based on the transfer direction. That can be enabled
52 * once spider-net has been fixed to pass the correct direction
53 * to the DMA mapping functions
55 #define CELL_IOMMU_STRICT_PROTECTION
60 /* IOC mmap registers */
61 #define IOC_Reg_Size 0x2000
63 #define IOC_IOPT_CacheInvd 0x908
64 #define IOC_IOPT_CacheInvd_NE_Mask 0xffe0000000000000ul
65 #define IOC_IOPT_CacheInvd_IOPTE_Mask 0x000003fffffffff8ul
66 #define IOC_IOPT_CacheInvd_Busy 0x0000000000000001ul
68 #define IOC_IOST_Origin 0x918
69 #define IOC_IOST_Origin_E 0x8000000000000000ul
70 #define IOC_IOST_Origin_HW 0x0000000000000800ul
71 #define IOC_IOST_Origin_HL 0x0000000000000400ul
73 #define IOC_IO_ExcpStat 0x920
74 #define IOC_IO_ExcpStat_V 0x8000000000000000ul
75 #define IOC_IO_ExcpStat_SPF_Mask 0x6000000000000000ul
76 #define IOC_IO_ExcpStat_SPF_S 0x6000000000000000ul
77 #define IOC_IO_ExcpStat_SPF_P 0x4000000000000000ul
78 #define IOC_IO_ExcpStat_ADDR_Mask 0x00000007fffff000ul
79 #define IOC_IO_ExcpStat_RW_Mask 0x0000000000000800ul
80 #define IOC_IO_ExcpStat_IOID_Mask 0x00000000000007fful
82 #define IOC_IO_ExcpMask 0x928
83 #define IOC_IO_ExcpMask_SFE 0x4000000000000000ul
84 #define IOC_IO_ExcpMask_PFE 0x2000000000000000ul
86 #define IOC_IOCmd_Offset 0x1000
88 #define IOC_IOCmd_Cfg 0xc00
89 #define IOC_IOCmd_Cfg_TE 0x0000800000000000ul
92 /* Segment table entries */
93 #define IOSTE_V 0x8000000000000000ul /* valid */
94 #define IOSTE_H 0x4000000000000000ul /* cache hint */
95 #define IOSTE_PT_Base_RPN_Mask 0x3ffffffffffff000ul /* base RPN of IOPT */
96 #define IOSTE_NPPT_Mask 0x0000000000000fe0ul /* no. pages in IOPT */
97 #define IOSTE_PS_Mask 0x0000000000000007ul /* page size */
98 #define IOSTE_PS_4K 0x0000000000000001ul /* - 4kB */
99 #define IOSTE_PS_64K 0x0000000000000003ul /* - 64kB */
100 #define IOSTE_PS_1M 0x0000000000000005ul /* - 1MB */
101 #define IOSTE_PS_16M 0x0000000000000007ul /* - 16MB */
103 /* Page table entries */
104 #define IOPTE_PP_W 0x8000000000000000ul /* protection: write */
105 #define IOPTE_PP_R 0x4000000000000000ul /* protection: read */
106 #define IOPTE_M 0x2000000000000000ul /* coherency required */
107 #define IOPTE_SO_R 0x1000000000000000ul /* ordering: writes */
108 #define IOPTE_SO_RW 0x1800000000000000ul /* ordering: r & w */
109 #define IOPTE_RPN_Mask 0x07fffffffffff000ul /* RPN */
110 #define IOPTE_H 0x0000000000000800ul /* cache hint */
111 #define IOPTE_IOID_Mask 0x00000000000007fful /* ioid */
115 #define IO_SEGMENT_SHIFT 28
116 #define IO_PAGENO_BITS(shift) (IO_SEGMENT_SHIFT - (shift))
118 /* The high bit needs to be set on every DMA address */
119 #define SPIDER_DMA_OFFSET 0x80000000ul
121 struct iommu_window
{
122 struct list_head list
;
123 struct cbe_iommu
*iommu
;
124 unsigned long offset
;
127 struct iommu_table table
;
134 void __iomem
*xlate_regs
;
135 void __iomem
*cmd_regs
;
139 struct list_head windows
;
142 /* Static array of iommus, one per node
143 * each contains a list of windows, keyed from dma_window property
144 * - on bus setup, look for a matching window, or create one
145 * - on dev setup, assign iommu_table ptr
147 static struct cbe_iommu iommus
[NR_IOMMUS
];
148 static int cbe_nr_iommus
;
150 static void invalidate_tce_cache(struct cbe_iommu
*iommu
, unsigned long *pte
,
153 unsigned long __iomem
*reg
;
157 reg
= iommu
->xlate_regs
+ IOC_IOPT_CacheInvd
;
160 /* we can invalidate up to 1 << 11 PTEs at once */
161 n
= min(n_ptes
, 1l << 11);
162 val
= (((n
/*- 1*/) << 53) & IOC_IOPT_CacheInvd_NE_Mask
)
163 | (__pa(pte
) & IOC_IOPT_CacheInvd_IOPTE_Mask
)
164 | IOC_IOPT_CacheInvd_Busy
;
167 while (in_be64(reg
) & IOC_IOPT_CacheInvd_Busy
)
175 static void tce_build_cell(struct iommu_table
*tbl
, long index
, long npages
,
176 unsigned long uaddr
, enum dma_data_direction direction
,
177 struct dma_attrs
*attrs
)
180 unsigned long *io_pte
, base_pte
;
181 struct iommu_window
*window
=
182 container_of(tbl
, struct iommu_window
, table
);
184 /* implementing proper protection causes problems with the spidernet
185 * driver - check mapping directions later, but allow read & write by
187 #ifdef CELL_IOMMU_STRICT_PROTECTION
188 /* to avoid referencing a global, we use a trick here to setup the
189 * protection bit. "prot" is setup to be 3 fields of 4 bits apprended
190 * together for each of the 3 supported direction values. It is then
191 * shifted left so that the fields matching the desired direction
192 * lands on the appropriate bits, and other bits are masked out.
194 const unsigned long prot
= 0xc48;
196 ((prot
<< (52 + 4 * direction
)) & (IOPTE_PP_W
| IOPTE_PP_R
))
197 | IOPTE_M
| IOPTE_SO_RW
| (window
->ioid
& IOPTE_IOID_Mask
);
199 base_pte
= IOPTE_PP_W
| IOPTE_PP_R
| IOPTE_M
| IOPTE_SO_RW
|
200 (window
->ioid
& IOPTE_IOID_Mask
);
202 if (unlikely(dma_get_attr(DMA_ATTR_WEAK_ORDERING
, attrs
)))
203 base_pte
&= ~IOPTE_SO_RW
;
205 io_pte
= (unsigned long *)tbl
->it_base
+ (index
- tbl
->it_offset
);
207 for (i
= 0; i
< npages
; i
++, uaddr
+= IOMMU_PAGE_SIZE
)
208 io_pte
[i
] = base_pte
| (__pa(uaddr
) & IOPTE_RPN_Mask
);
212 invalidate_tce_cache(window
->iommu
, io_pte
, npages
);
214 pr_debug("tce_build_cell(index=%lx,n=%lx,dir=%d,base_pte=%lx)\n",
215 index
, npages
, direction
, base_pte
);
218 static void tce_free_cell(struct iommu_table
*tbl
, long index
, long npages
)
222 unsigned long *io_pte
, pte
;
223 struct iommu_window
*window
=
224 container_of(tbl
, struct iommu_window
, table
);
226 pr_debug("tce_free_cell(index=%lx,n=%lx)\n", index
, npages
);
228 #ifdef CELL_IOMMU_REAL_UNMAP
231 /* spider bridge does PCI reads after freeing - insert a mapping
232 * to a scratch page instead of an invalid entry */
233 pte
= IOPTE_PP_R
| IOPTE_M
| IOPTE_SO_RW
| __pa(window
->iommu
->pad_page
)
234 | (window
->ioid
& IOPTE_IOID_Mask
);
237 io_pte
= (unsigned long *)tbl
->it_base
+ (index
- tbl
->it_offset
);
239 for (i
= 0; i
< npages
; i
++)
244 invalidate_tce_cache(window
->iommu
, io_pte
, npages
);
247 static irqreturn_t
ioc_interrupt(int irq
, void *data
)
250 struct cbe_iommu
*iommu
= data
;
252 stat
= in_be64(iommu
->xlate_regs
+ IOC_IO_ExcpStat
);
254 /* Might want to rate limit it */
255 printk(KERN_ERR
"iommu: DMA exception 0x%016lx\n", stat
);
256 printk(KERN_ERR
" V=%d, SPF=[%c%c], RW=%s, IOID=0x%04x\n",
257 !!(stat
& IOC_IO_ExcpStat_V
),
258 (stat
& IOC_IO_ExcpStat_SPF_S
) ? 'S' : ' ',
259 (stat
& IOC_IO_ExcpStat_SPF_P
) ? 'P' : ' ',
260 (stat
& IOC_IO_ExcpStat_RW_Mask
) ? "Read" : "Write",
261 (unsigned int)(stat
& IOC_IO_ExcpStat_IOID_Mask
));
262 printk(KERN_ERR
" page=0x%016lx\n",
263 stat
& IOC_IO_ExcpStat_ADDR_Mask
);
265 /* clear interrupt */
266 stat
&= ~IOC_IO_ExcpStat_V
;
267 out_be64(iommu
->xlate_regs
+ IOC_IO_ExcpStat
, stat
);
272 static int cell_iommu_find_ioc(int nid
, unsigned long *base
)
274 struct device_node
*np
;
279 /* First look for new style /be nodes */
280 for_each_node_by_name(np
, "ioc") {
281 if (of_node_to_nid(np
) != nid
)
283 if (of_address_to_resource(np
, 0, &r
)) {
284 printk(KERN_ERR
"iommu: can't get address for %s\n",
293 /* Ok, let's try the old way */
294 for_each_node_by_type(np
, "cpu") {
295 const unsigned int *nidp
;
296 const unsigned long *tmp
;
298 nidp
= of_get_property(np
, "node-id", NULL
);
299 if (nidp
&& *nidp
== nid
) {
300 tmp
= of_get_property(np
, "ioc-translation", NULL
);
312 static void cell_iommu_setup_stab(struct cbe_iommu
*iommu
,
313 unsigned long dbase
, unsigned long dsize
,
314 unsigned long fbase
, unsigned long fsize
)
317 unsigned long segments
, stab_size
;
319 segments
= max(dbase
+ dsize
, fbase
+ fsize
) >> IO_SEGMENT_SHIFT
;
321 pr_debug("%s: iommu[%d]: segments: %lu\n",
322 __func__
, iommu
->nid
, segments
);
324 /* set up the segment table */
325 stab_size
= segments
* sizeof(unsigned long);
326 page
= alloc_pages_node(iommu
->nid
, GFP_KERNEL
, get_order(stab_size
));
328 iommu
->stab
= page_address(page
);
329 memset(iommu
->stab
, 0, stab_size
);
332 static unsigned long *cell_iommu_alloc_ptab(struct cbe_iommu
*iommu
,
333 unsigned long base
, unsigned long size
, unsigned long gap_base
,
334 unsigned long gap_size
, unsigned long page_shift
)
338 unsigned long reg
, segments
, pages_per_segment
, ptab_size
,
339 n_pte_pages
, start_seg
, *ptab
;
341 start_seg
= base
>> IO_SEGMENT_SHIFT
;
342 segments
= size
>> IO_SEGMENT_SHIFT
;
343 pages_per_segment
= 1ull << IO_PAGENO_BITS(page_shift
);
344 /* PTEs for each segment must start on a 4K bounday */
345 pages_per_segment
= max(pages_per_segment
,
346 (1 << 12) / sizeof(unsigned long));
348 ptab_size
= segments
* pages_per_segment
* sizeof(unsigned long);
349 pr_debug("%s: iommu[%d]: ptab_size: %lu, order: %d\n", __func__
,
350 iommu
->nid
, ptab_size
, get_order(ptab_size
));
351 page
= alloc_pages_node(iommu
->nid
, GFP_KERNEL
, get_order(ptab_size
));
354 ptab
= page_address(page
);
355 memset(ptab
, 0, ptab_size
);
357 /* number of 4K pages needed for a page table */
358 n_pte_pages
= (pages_per_segment
* sizeof(unsigned long)) >> 12;
360 pr_debug("%s: iommu[%d]: stab at %p, ptab at %p, n_pte_pages: %lu\n",
361 __func__
, iommu
->nid
, iommu
->stab
, ptab
,
364 /* initialise the STEs */
365 reg
= IOSTE_V
| ((n_pte_pages
- 1) << 5);
367 switch (page_shift
) {
368 case 12: reg
|= IOSTE_PS_4K
; break;
369 case 16: reg
|= IOSTE_PS_64K
; break;
370 case 20: reg
|= IOSTE_PS_1M
; break;
371 case 24: reg
|= IOSTE_PS_16M
; break;
375 gap_base
= gap_base
>> IO_SEGMENT_SHIFT
;
376 gap_size
= gap_size
>> IO_SEGMENT_SHIFT
;
378 pr_debug("Setting up IOMMU stab:\n");
379 for (i
= start_seg
; i
< (start_seg
+ segments
); i
++) {
380 if (i
>= gap_base
&& i
< (gap_base
+ gap_size
)) {
381 pr_debug("\toverlap at %d, skipping\n", i
);
384 iommu
->stab
[i
] = reg
| (__pa(ptab
) + (n_pte_pages
<< 12) *
386 pr_debug("\t[%d] 0x%016lx\n", i
, iommu
->stab
[i
]);
392 static void cell_iommu_enable_hardware(struct cbe_iommu
*iommu
)
395 unsigned long reg
, xlate_base
;
398 if (cell_iommu_find_ioc(iommu
->nid
, &xlate_base
))
399 panic("%s: missing IOC register mappings for node %d\n",
400 __func__
, iommu
->nid
);
402 iommu
->xlate_regs
= ioremap(xlate_base
, IOC_Reg_Size
);
403 iommu
->cmd_regs
= iommu
->xlate_regs
+ IOC_IOCmd_Offset
;
405 /* ensure that the STEs have updated */
408 /* setup interrupts for the iommu. */
409 reg
= in_be64(iommu
->xlate_regs
+ IOC_IO_ExcpStat
);
410 out_be64(iommu
->xlate_regs
+ IOC_IO_ExcpStat
,
411 reg
& ~IOC_IO_ExcpStat_V
);
412 out_be64(iommu
->xlate_regs
+ IOC_IO_ExcpMask
,
413 IOC_IO_ExcpMask_PFE
| IOC_IO_ExcpMask_SFE
);
415 virq
= irq_create_mapping(NULL
,
416 IIC_IRQ_IOEX_ATI
| (iommu
->nid
<< IIC_IRQ_NODE_SHIFT
));
417 BUG_ON(virq
== NO_IRQ
);
419 ret
= request_irq(virq
, ioc_interrupt
, IRQF_DISABLED
,
423 /* set the IOC segment table origin register (and turn on the iommu) */
424 reg
= IOC_IOST_Origin_E
| __pa(iommu
->stab
) | IOC_IOST_Origin_HW
;
425 out_be64(iommu
->xlate_regs
+ IOC_IOST_Origin
, reg
);
426 in_be64(iommu
->xlate_regs
+ IOC_IOST_Origin
);
428 /* turn on IO translation */
429 reg
= in_be64(iommu
->cmd_regs
+ IOC_IOCmd_Cfg
) | IOC_IOCmd_Cfg_TE
;
430 out_be64(iommu
->cmd_regs
+ IOC_IOCmd_Cfg
, reg
);
433 static void cell_iommu_setup_hardware(struct cbe_iommu
*iommu
,
434 unsigned long base
, unsigned long size
)
436 cell_iommu_setup_stab(iommu
, base
, size
, 0, 0);
437 iommu
->ptab
= cell_iommu_alloc_ptab(iommu
, base
, size
, 0, 0,
439 cell_iommu_enable_hardware(iommu
);
442 #if 0/* Unused for now */
443 static struct iommu_window
*find_window(struct cbe_iommu
*iommu
,
444 unsigned long offset
, unsigned long size
)
446 struct iommu_window
*window
;
448 /* todo: check for overlapping (but not equal) windows) */
450 list_for_each_entry(window
, &(iommu
->windows
), list
) {
451 if (window
->offset
== offset
&& window
->size
== size
)
459 static inline u32
cell_iommu_get_ioid(struct device_node
*np
)
463 ioid
= of_get_property(np
, "ioid", NULL
);
465 printk(KERN_WARNING
"iommu: missing ioid for %s using 0\n",
473 static struct iommu_window
* __init
474 cell_iommu_setup_window(struct cbe_iommu
*iommu
, struct device_node
*np
,
475 unsigned long offset
, unsigned long size
,
476 unsigned long pte_offset
)
478 struct iommu_window
*window
;
482 ioid
= cell_iommu_get_ioid(np
);
484 window
= kmalloc_node(sizeof(*window
), GFP_KERNEL
, iommu
->nid
);
485 BUG_ON(window
== NULL
);
487 window
->offset
= offset
;
490 window
->iommu
= iommu
;
492 window
->table
.it_blocksize
= 16;
493 window
->table
.it_base
= (unsigned long)iommu
->ptab
;
494 window
->table
.it_index
= iommu
->nid
;
495 window
->table
.it_offset
= (offset
>> IOMMU_PAGE_SHIFT
) + pte_offset
;
496 window
->table
.it_size
= size
>> IOMMU_PAGE_SHIFT
;
498 iommu_init_table(&window
->table
, iommu
->nid
);
500 pr_debug("\tioid %d\n", window
->ioid
);
501 pr_debug("\tblocksize %ld\n", window
->table
.it_blocksize
);
502 pr_debug("\tbase 0x%016lx\n", window
->table
.it_base
);
503 pr_debug("\toffset 0x%lx\n", window
->table
.it_offset
);
504 pr_debug("\tsize %ld\n", window
->table
.it_size
);
506 list_add(&window
->list
, &iommu
->windows
);
511 /* We need to map and reserve the first IOMMU page since it's used
512 * by the spider workaround. In theory, we only need to do that when
513 * running on spider but it doesn't really matter.
515 * This code also assumes that we have a window that starts at 0,
516 * which is the case on all spider based blades.
518 page
= alloc_pages_node(iommu
->nid
, GFP_KERNEL
, 0);
520 iommu
->pad_page
= page_address(page
);
521 clear_page(iommu
->pad_page
);
523 __set_bit(0, window
->table
.it_map
);
524 tce_build_cell(&window
->table
, window
->table
.it_offset
, 1,
525 (unsigned long)iommu
->pad_page
, DMA_TO_DEVICE
, NULL
);
526 window
->table
.it_hint
= window
->table
.it_blocksize
;
531 static struct cbe_iommu
*cell_iommu_for_node(int nid
)
535 for (i
= 0; i
< cbe_nr_iommus
; i
++)
536 if (iommus
[i
].nid
== nid
)
541 static unsigned long cell_dma_direct_offset
;
543 static unsigned long dma_iommu_fixed_base
;
545 /* iommu_fixed_is_weak is set if booted with iommu_fixed=weak */
546 static int iommu_fixed_is_weak
;
548 static struct iommu_table
*cell_get_iommu_table(struct device
*dev
)
550 struct iommu_window
*window
;
551 struct cbe_iommu
*iommu
;
552 struct dev_archdata
*archdata
= &dev
->archdata
;
554 /* Current implementation uses the first window available in that
555 * node's iommu. We -might- do something smarter later though it may
558 iommu
= cell_iommu_for_node(archdata
->numa_node
);
559 if (iommu
== NULL
|| list_empty(&iommu
->windows
)) {
560 printk(KERN_ERR
"iommu: missing iommu for %s (node %d)\n",
561 archdata
->of_node
? archdata
->of_node
->full_name
: "?",
562 archdata
->numa_node
);
565 window
= list_entry(iommu
->windows
.next
, struct iommu_window
, list
);
567 return &window
->table
;
570 /* A coherent allocation implies strong ordering */
572 static void *dma_fixed_alloc_coherent(struct device
*dev
, size_t size
,
573 dma_addr_t
*dma_handle
, gfp_t flag
)
575 if (iommu_fixed_is_weak
)
576 return iommu_alloc_coherent(dev
, cell_get_iommu_table(dev
),
578 device_to_mask(dev
), flag
,
579 dev
->archdata
.numa_node
);
581 return dma_direct_ops
.alloc_coherent(dev
, size
, dma_handle
,
585 static void dma_fixed_free_coherent(struct device
*dev
, size_t size
,
586 void *vaddr
, dma_addr_t dma_handle
)
588 if (iommu_fixed_is_weak
)
589 iommu_free_coherent(cell_get_iommu_table(dev
), size
, vaddr
,
592 dma_direct_ops
.free_coherent(dev
, size
, vaddr
, dma_handle
);
595 static dma_addr_t
dma_fixed_map_single(struct device
*dev
, void *ptr
,
597 enum dma_data_direction direction
,
598 struct dma_attrs
*attrs
)
600 if (iommu_fixed_is_weak
== dma_get_attr(DMA_ATTR_WEAK_ORDERING
, attrs
))
601 return dma_direct_ops
.map_single(dev
, ptr
, size
, direction
,
604 return iommu_map_single(dev
, cell_get_iommu_table(dev
), ptr
,
605 size
, device_to_mask(dev
), direction
,
609 static void dma_fixed_unmap_single(struct device
*dev
, dma_addr_t dma_addr
,
611 enum dma_data_direction direction
,
612 struct dma_attrs
*attrs
)
614 if (iommu_fixed_is_weak
== dma_get_attr(DMA_ATTR_WEAK_ORDERING
, attrs
))
615 dma_direct_ops
.unmap_single(dev
, dma_addr
, size
, direction
,
618 iommu_unmap_single(cell_get_iommu_table(dev
), dma_addr
, size
,
622 static int dma_fixed_map_sg(struct device
*dev
, struct scatterlist
*sg
,
623 int nents
, enum dma_data_direction direction
,
624 struct dma_attrs
*attrs
)
626 if (iommu_fixed_is_weak
== dma_get_attr(DMA_ATTR_WEAK_ORDERING
, attrs
))
627 return dma_direct_ops
.map_sg(dev
, sg
, nents
, direction
, attrs
);
629 return iommu_map_sg(dev
, cell_get_iommu_table(dev
), sg
, nents
,
630 device_to_mask(dev
), direction
, attrs
);
633 static void dma_fixed_unmap_sg(struct device
*dev
, struct scatterlist
*sg
,
634 int nents
, enum dma_data_direction direction
,
635 struct dma_attrs
*attrs
)
637 if (iommu_fixed_is_weak
== dma_get_attr(DMA_ATTR_WEAK_ORDERING
, attrs
))
638 dma_direct_ops
.unmap_sg(dev
, sg
, nents
, direction
, attrs
);
640 iommu_unmap_sg(cell_get_iommu_table(dev
), sg
, nents
, direction
,
644 static int dma_fixed_dma_supported(struct device
*dev
, u64 mask
)
646 return mask
== DMA_64BIT_MASK
;
649 static int dma_set_mask_and_switch(struct device
*dev
, u64 dma_mask
);
651 struct dma_mapping_ops dma_iommu_fixed_ops
= {
652 .alloc_coherent
= dma_fixed_alloc_coherent
,
653 .free_coherent
= dma_fixed_free_coherent
,
654 .map_single
= dma_fixed_map_single
,
655 .unmap_single
= dma_fixed_unmap_single
,
656 .map_sg
= dma_fixed_map_sg
,
657 .unmap_sg
= dma_fixed_unmap_sg
,
658 .dma_supported
= dma_fixed_dma_supported
,
659 .set_dma_mask
= dma_set_mask_and_switch
,
662 static void cell_dma_dev_setup_fixed(struct device
*dev
);
664 static void cell_dma_dev_setup(struct device
*dev
)
666 struct dev_archdata
*archdata
= &dev
->archdata
;
668 /* Order is important here, these are not mutually exclusive */
669 if (get_dma_ops(dev
) == &dma_iommu_fixed_ops
)
670 cell_dma_dev_setup_fixed(dev
);
671 else if (get_pci_dma_ops() == &dma_iommu_ops
)
672 archdata
->dma_data
= cell_get_iommu_table(dev
);
673 else if (get_pci_dma_ops() == &dma_direct_ops
)
674 archdata
->dma_data
= (void *)cell_dma_direct_offset
;
679 static void cell_pci_dma_dev_setup(struct pci_dev
*dev
)
681 cell_dma_dev_setup(&dev
->dev
);
684 static int cell_of_bus_notify(struct notifier_block
*nb
, unsigned long action
,
687 struct device
*dev
= data
;
689 /* We are only intereted in device addition */
690 if (action
!= BUS_NOTIFY_ADD_DEVICE
)
693 /* We use the PCI DMA ops */
694 dev
->archdata
.dma_ops
= get_pci_dma_ops();
696 cell_dma_dev_setup(dev
);
701 static struct notifier_block cell_of_bus_notifier
= {
702 .notifier_call
= cell_of_bus_notify
705 static int __init
cell_iommu_get_window(struct device_node
*np
,
709 const void *dma_window
;
712 /* Use ibm,dma-window if available, else, hard code ! */
713 dma_window
= of_get_property(np
, "ibm,dma-window", NULL
);
714 if (dma_window
== NULL
) {
720 of_parse_dma_window(np
, dma_window
, &index
, base
, size
);
724 static struct cbe_iommu
* __init
cell_iommu_alloc(struct device_node
*np
)
726 struct cbe_iommu
*iommu
;
730 nid
= of_node_to_nid(np
);
732 printk(KERN_ERR
"iommu: failed to get node for %s\n",
736 pr_debug("iommu: setting up iommu for node %d (%s)\n",
739 /* XXX todo: If we can have multiple windows on the same IOMMU, which
740 * isn't the case today, we probably want here to check wether the
741 * iommu for that node is already setup.
742 * However, there might be issue with getting the size right so let's
743 * ignore that for now. We might want to completely get rid of the
744 * multiple window support since the cell iommu supports per-page ioids
747 if (cbe_nr_iommus
>= NR_IOMMUS
) {
748 printk(KERN_ERR
"iommu: too many IOMMUs detected ! (%s)\n",
753 /* Init base fields */
758 snprintf(iommu
->name
, sizeof(iommu
->name
), "iommu%d", i
);
759 INIT_LIST_HEAD(&iommu
->windows
);
764 static void __init
cell_iommu_init_one(struct device_node
*np
,
765 unsigned long offset
)
767 struct cbe_iommu
*iommu
;
768 unsigned long base
, size
;
770 iommu
= cell_iommu_alloc(np
);
774 /* Obtain a window for it */
775 cell_iommu_get_window(np
, &base
, &size
);
777 pr_debug("\ttranslating window 0x%lx...0x%lx\n",
778 base
, base
+ size
- 1);
780 /* Initialize the hardware */
781 cell_iommu_setup_hardware(iommu
, base
, size
);
783 /* Setup the iommu_table */
784 cell_iommu_setup_window(iommu
, np
, base
, size
,
785 offset
>> IOMMU_PAGE_SHIFT
);
788 static void __init
cell_disable_iommus(void)
791 unsigned long base
, val
;
792 void __iomem
*xregs
, *cregs
;
794 /* Make sure IOC translation is disabled on all nodes */
795 for_each_online_node(node
) {
796 if (cell_iommu_find_ioc(node
, &base
))
798 xregs
= ioremap(base
, IOC_Reg_Size
);
801 cregs
= xregs
+ IOC_IOCmd_Offset
;
803 pr_debug("iommu: cleaning up iommu on node %d\n", node
);
805 out_be64(xregs
+ IOC_IOST_Origin
, 0);
806 (void)in_be64(xregs
+ IOC_IOST_Origin
);
807 val
= in_be64(cregs
+ IOC_IOCmd_Cfg
);
808 val
&= ~IOC_IOCmd_Cfg_TE
;
809 out_be64(cregs
+ IOC_IOCmd_Cfg
, val
);
810 (void)in_be64(cregs
+ IOC_IOCmd_Cfg
);
816 static int __init
cell_iommu_init_disabled(void)
818 struct device_node
*np
= NULL
;
819 unsigned long base
= 0, size
;
821 /* When no iommu is present, we use direct DMA ops */
822 set_pci_dma_ops(&dma_direct_ops
);
824 /* First make sure all IOC translation is turned off */
825 cell_disable_iommus();
827 /* If we have no Axon, we set up the spider DMA magic offset */
828 if (of_find_node_by_name(NULL
, "axon") == NULL
)
829 cell_dma_direct_offset
= SPIDER_DMA_OFFSET
;
831 /* Now we need to check to see where the memory is mapped
832 * in PCI space. We assume that all busses use the same dma
833 * window which is always the case so far on Cell, thus we
834 * pick up the first pci-internal node we can find and check
835 * the DMA window from there.
837 for_each_node_by_name(np
, "axon") {
838 if (np
->parent
== NULL
|| np
->parent
->parent
!= NULL
)
840 if (cell_iommu_get_window(np
, &base
, &size
) == 0)
844 for_each_node_by_name(np
, "pci-internal") {
845 if (np
->parent
== NULL
|| np
->parent
->parent
!= NULL
)
847 if (cell_iommu_get_window(np
, &base
, &size
) == 0)
853 /* If we found a DMA window, we check if it's big enough to enclose
854 * all of physical memory. If not, we force enable IOMMU
856 if (np
&& size
< lmb_end_of_DRAM()) {
857 printk(KERN_WARNING
"iommu: force-enabled, dma window"
858 " (%ldMB) smaller than total memory (%ldMB)\n",
859 size
>> 20, lmb_end_of_DRAM() >> 20);
863 cell_dma_direct_offset
+= base
;
865 if (cell_dma_direct_offset
!= 0)
866 ppc_md
.pci_dma_dev_setup
= cell_pci_dma_dev_setup
;
868 printk("iommu: disabled, direct DMA offset is 0x%lx\n",
869 cell_dma_direct_offset
);
875 * Fixed IOMMU mapping support
877 * This code adds support for setting up a fixed IOMMU mapping on certain
878 * cell machines. For 64-bit devices this avoids the performance overhead of
879 * mapping and unmapping pages at runtime. 32-bit devices are unable to use
882 * The fixed mapping is established at boot, and maps all of physical memory
883 * 1:1 into device space at some offset. On machines with < 30 GB of memory
884 * we setup the fixed mapping immediately above the normal IOMMU window.
886 * For example a machine with 4GB of memory would end up with the normal
887 * IOMMU window from 0-2GB and the fixed mapping window from 2GB to 6GB. In
888 * this case a 64-bit device wishing to DMA to 1GB would be told to DMA to
889 * 3GB, plus any offset required by firmware. The firmware offset is encoded
890 * in the "dma-ranges" property.
892 * On machines with 30GB or more of memory, we are unable to place the fixed
893 * mapping above the normal IOMMU window as we would run out of address space.
894 * Instead we move the normal IOMMU window to coincide with the hash page
895 * table, this region does not need to be part of the fixed mapping as no
896 * device should ever be DMA'ing to it. We then setup the fixed mapping
900 static u64
cell_iommu_get_fixed_address(struct device
*dev
)
902 u64 cpu_addr
, size
, best_size
, dev_addr
= OF_BAD_ADDR
;
903 struct device_node
*np
;
904 const u32
*ranges
= NULL
;
905 int i
, len
, best
, naddr
, nsize
, pna
, range_size
;
907 np
= of_node_get(dev
->archdata
.of_node
);
909 naddr
= of_n_addr_cells(np
);
910 nsize
= of_n_size_cells(np
);
911 np
= of_get_next_parent(np
);
915 ranges
= of_get_property(np
, "dma-ranges", &len
);
917 /* Ignore empty ranges, they imply no translation required */
918 if (ranges
&& len
> 0)
923 dev_dbg(dev
, "iommu: no dma-ranges found\n");
929 pna
= of_n_addr_cells(np
);
930 range_size
= naddr
+ nsize
+ pna
;
932 /* dma-ranges format:
933 * child addr : naddr cells
934 * parent addr : pna cells
937 for (i
= 0, best
= -1, best_size
= 0; i
< len
; i
+= range_size
) {
938 cpu_addr
= of_translate_dma_address(np
, ranges
+ i
+ naddr
);
939 size
= of_read_number(ranges
+ i
+ naddr
+ pna
, nsize
);
941 if (cpu_addr
== 0 && size
> best_size
) {
948 dev_addr
= of_read_number(ranges
+ best
, naddr
);
950 dev_dbg(dev
, "iommu: no suitable range found!\n");
958 static int dma_set_mask_and_switch(struct device
*dev
, u64 dma_mask
)
960 if (!dev
->dma_mask
|| !dma_supported(dev
, dma_mask
))
963 if (dma_mask
== DMA_BIT_MASK(64) &&
964 cell_iommu_get_fixed_address(dev
) != OF_BAD_ADDR
)
966 dev_dbg(dev
, "iommu: 64-bit OK, using fixed ops\n");
967 set_dma_ops(dev
, &dma_iommu_fixed_ops
);
969 dev_dbg(dev
, "iommu: not 64-bit, using default ops\n");
970 set_dma_ops(dev
, get_pci_dma_ops());
973 cell_dma_dev_setup(dev
);
975 *dev
->dma_mask
= dma_mask
;
980 static void cell_dma_dev_setup_fixed(struct device
*dev
)
982 struct dev_archdata
*archdata
= &dev
->archdata
;
985 addr
= cell_iommu_get_fixed_address(dev
) + dma_iommu_fixed_base
;
986 archdata
->dma_data
= (void *)addr
;
988 dev_dbg(dev
, "iommu: fixed addr = %lx\n", addr
);
991 static void insert_16M_pte(unsigned long addr
, unsigned long *ptab
,
992 unsigned long base_pte
)
994 unsigned long segment
, offset
;
996 segment
= addr
>> IO_SEGMENT_SHIFT
;
997 offset
= (addr
>> 24) - (segment
<< IO_PAGENO_BITS(24));
998 ptab
= ptab
+ (segment
* (1 << 12) / sizeof(unsigned long));
1000 pr_debug("iommu: addr %lx ptab %p segment %lx offset %lx\n",
1001 addr
, ptab
, segment
, offset
);
1003 ptab
[offset
] = base_pte
| (__pa(addr
) & IOPTE_RPN_Mask
);
1006 static void cell_iommu_setup_fixed_ptab(struct cbe_iommu
*iommu
,
1007 struct device_node
*np
, unsigned long dbase
, unsigned long dsize
,
1008 unsigned long fbase
, unsigned long fsize
)
1010 unsigned long base_pte
, uaddr
, ioaddr
, *ptab
;
1012 ptab
= cell_iommu_alloc_ptab(iommu
, fbase
, fsize
, dbase
, dsize
, 24);
1014 dma_iommu_fixed_base
= fbase
;
1016 pr_debug("iommu: mapping 0x%lx pages from 0x%lx\n", fsize
, fbase
);
1018 base_pte
= IOPTE_PP_W
| IOPTE_PP_R
| IOPTE_M
1019 | (cell_iommu_get_ioid(np
) & IOPTE_IOID_Mask
);
1021 if (iommu_fixed_is_weak
)
1022 pr_info("IOMMU: Using weak ordering for fixed mapping\n");
1024 pr_info("IOMMU: Using strong ordering for fixed mapping\n");
1025 base_pte
|= IOPTE_SO_RW
;
1028 for (uaddr
= 0; uaddr
< fsize
; uaddr
+= (1 << 24)) {
1029 /* Don't touch the dynamic region */
1030 ioaddr
= uaddr
+ fbase
;
1031 if (ioaddr
>= dbase
&& ioaddr
< (dbase
+ dsize
)) {
1032 pr_debug("iommu: fixed/dynamic overlap, skipping\n");
1036 insert_16M_pte(uaddr
, ptab
, base_pte
);
1042 static int __init
cell_iommu_fixed_mapping_init(void)
1044 unsigned long dbase
, dsize
, fbase
, fsize
, hbase
, hend
;
1045 struct cbe_iommu
*iommu
;
1046 struct device_node
*np
;
1048 /* The fixed mapping is only supported on axon machines */
1049 np
= of_find_node_by_name(NULL
, "axon");
1051 pr_debug("iommu: fixed mapping disabled, no axons found\n");
1055 /* We must have dma-ranges properties for fixed mapping to work */
1056 for (np
= NULL
; (np
= of_find_all_nodes(np
));) {
1057 if (of_find_property(np
, "dma-ranges", NULL
))
1063 pr_debug("iommu: no dma-ranges found, no fixed mapping\n");
1067 /* The default setup is to have the fixed mapping sit after the
1068 * dynamic region, so find the top of the largest IOMMU window
1069 * on any axon, then add the size of RAM and that's our max value.
1070 * If that is > 32GB we have to do other shennanigans.
1073 for_each_node_by_name(np
, "axon") {
1074 cell_iommu_get_window(np
, &dbase
, &dsize
);
1075 fbase
= max(fbase
, dbase
+ dsize
);
1078 fbase
= _ALIGN_UP(fbase
, 1 << IO_SEGMENT_SHIFT
);
1079 fsize
= lmb_phys_mem_size();
1081 if ((fbase
+ fsize
) <= 0x800000000)
1082 hbase
= 0; /* use the device tree window */
1084 /* If we're over 32 GB we need to cheat. We can't map all of
1085 * RAM with the fixed mapping, and also fit the dynamic
1086 * region. So try to place the dynamic region where the hash
1087 * table sits, drivers never need to DMA to it, we don't
1088 * need a fixed mapping for that area.
1090 if (!htab_address
) {
1091 pr_debug("iommu: htab is NULL, on LPAR? Huh?\n");
1094 hbase
= __pa(htab_address
);
1095 hend
= hbase
+ htab_size_bytes
;
1097 /* The window must start and end on a segment boundary */
1098 if ((hbase
!= _ALIGN_UP(hbase
, 1 << IO_SEGMENT_SHIFT
)) ||
1099 (hend
!= _ALIGN_UP(hend
, 1 << IO_SEGMENT_SHIFT
))) {
1100 pr_debug("iommu: hash window not segment aligned\n");
1104 /* Check the hash window fits inside the real DMA window */
1105 for_each_node_by_name(np
, "axon") {
1106 cell_iommu_get_window(np
, &dbase
, &dsize
);
1108 if (hbase
< dbase
|| (hend
> (dbase
+ dsize
))) {
1109 pr_debug("iommu: hash window doesn't fit in"
1110 "real DMA window\n");
1118 /* Setup the dynamic regions */
1119 for_each_node_by_name(np
, "axon") {
1120 iommu
= cell_iommu_alloc(np
);
1124 cell_iommu_get_window(np
, &dbase
, &dsize
);
1127 dsize
= htab_size_bytes
;
1130 printk(KERN_DEBUG
"iommu: node %d, dynamic window 0x%lx-0x%lx "
1131 "fixed window 0x%lx-0x%lx\n", iommu
->nid
, dbase
,
1132 dbase
+ dsize
, fbase
, fbase
+ fsize
);
1134 cell_iommu_setup_stab(iommu
, dbase
, dsize
, fbase
, fsize
);
1135 iommu
->ptab
= cell_iommu_alloc_ptab(iommu
, dbase
, dsize
, 0, 0,
1137 cell_iommu_setup_fixed_ptab(iommu
, np
, dbase
, dsize
,
1139 cell_iommu_enable_hardware(iommu
);
1140 cell_iommu_setup_window(iommu
, np
, dbase
, dsize
, 0);
1143 dma_iommu_ops
.set_dma_mask
= dma_set_mask_and_switch
;
1144 set_pci_dma_ops(&dma_iommu_ops
);
1149 static int iommu_fixed_disabled
;
1151 static int __init
setup_iommu_fixed(char *str
)
1153 struct device_node
*pciep
;
1155 if (strcmp(str
, "off") == 0)
1156 iommu_fixed_disabled
= 1;
1158 /* If we can find a pcie-endpoint in the device tree assume that
1159 * we're on a triblade or a CAB so by default the fixed mapping
1160 * should be set to be weakly ordered; but only if the boot
1161 * option WASN'T set for strong ordering
1163 pciep
= of_find_node_by_type(NULL
, "pcie-endpoint");
1165 if (strcmp(str
, "weak") == 0 || (pciep
&& strcmp(str
, "strong") != 0))
1166 iommu_fixed_is_weak
= 1;
1172 __setup("iommu_fixed=", setup_iommu_fixed
);
1174 static int __init
cell_iommu_init(void)
1176 struct device_node
*np
;
1178 /* If IOMMU is disabled or we have little enough RAM to not need
1179 * to enable it, we setup a direct mapping.
1181 * Note: should we make sure we have the IOMMU actually disabled ?
1184 (!iommu_force_on
&& lmb_end_of_DRAM() <= 0x80000000ull
))
1185 if (cell_iommu_init_disabled() == 0)
1188 /* Setup various ppc_md. callbacks */
1189 ppc_md
.pci_dma_dev_setup
= cell_pci_dma_dev_setup
;
1190 ppc_md
.tce_build
= tce_build_cell
;
1191 ppc_md
.tce_free
= tce_free_cell
;
1193 if (!iommu_fixed_disabled
&& cell_iommu_fixed_mapping_init() == 0)
1196 /* Create an iommu for each /axon node. */
1197 for_each_node_by_name(np
, "axon") {
1198 if (np
->parent
== NULL
|| np
->parent
->parent
!= NULL
)
1200 cell_iommu_init_one(np
, 0);
1203 /* Create an iommu for each toplevel /pci-internal node for
1204 * old hardware/firmware
1206 for_each_node_by_name(np
, "pci-internal") {
1207 if (np
->parent
== NULL
|| np
->parent
->parent
!= NULL
)
1209 cell_iommu_init_one(np
, SPIDER_DMA_OFFSET
);
1212 /* Setup default PCI iommu ops */
1213 set_pci_dma_ops(&dma_iommu_ops
);
1216 /* Register callbacks on OF platform device addition/removal
1217 * to handle linking them to the right DMA operations
1219 bus_register_notifier(&of_platform_bus_type
, &cell_of_bus_notifier
);
1223 machine_arch_initcall(cell
, cell_iommu_init
);
1224 machine_arch_initcall(celleb_native
, cell_iommu_init
);