2 * This program is free software; you can distribute it and/or modify it
3 * under the terms of the GNU General Public License (Version 2) as
4 * published by the Free Software Foundation.
6 * This program is distributed in the hope it will be useful, but WITHOUT
7 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
8 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
11 * You should have received a copy of the GNU General Public License along
12 * with this program; if not, write to the Free Software Foundation, Inc.,
13 * 59 Temple Place - Suite 330, Boston MA 02111-1307, USA.
15 * Copyright (C) 2007 MIPS Technologies, Inc.
16 * Chris Dearman (chris@mips.com)
21 #include <linux/kernel.h>
22 #include <linux/sched.h>
23 #include <linux/cpumask.h>
24 #include <linux/interrupt.h>
25 #include <linux/compiler.h>
27 #include <asm/atomic.h>
28 #include <asm/cacheflush.h>
30 #include <asm/processor.h>
31 #include <asm/system.h>
32 #include <asm/hardirq.h>
33 #include <asm/mmu_context.h>
36 #include <asm/mipsregs.h>
37 #include <asm/mipsmtregs.h>
38 #include <asm/mips_mt.h>
41 * Crude manipulation of the CPU masks to control which
42 * which CPU's are brought online during initialisation
44 * Beware... this needs to be called after CPU discovery
45 * but before CPU bringup
47 static int __init
allowcpus(char *str
)
49 cpumask_t cpu_allow_map
;
53 cpus_clear(cpu_allow_map
);
54 if (cpulist_parse(str
, cpu_allow_map
) == 0) {
55 cpu_set(0, cpu_allow_map
);
56 cpus_and(cpu_possible_map
, cpu_possible_map
, cpu_allow_map
);
57 len
= cpulist_scnprintf(buf
, sizeof(buf
)-1, cpu_possible_map
);
59 pr_debug("Allowable CPUs: %s\n", buf
);
64 __setup("allowcpus=", allowcpus
);
66 static void ipi_call_function(unsigned int cpu
)
68 unsigned int action
= 0;
70 pr_debug("CPU%d: %s cpu %d status %08x\n",
71 smp_processor_id(), __func__
, cpu
, read_c0_status());
75 action
= GIC_IPI_EXT_INTR_CALLFNC_VPE0
;
78 action
= GIC_IPI_EXT_INTR_CALLFNC_VPE1
;
81 action
= GIC_IPI_EXT_INTR_CALLFNC_VPE2
;
84 action
= GIC_IPI_EXT_INTR_CALLFNC_VPE3
;
91 static void ipi_resched(unsigned int cpu
)
93 unsigned int action
= 0;
95 pr_debug("CPU%d: %s cpu %d status %08x\n",
96 smp_processor_id(), __func__
, cpu
, read_c0_status());
100 action
= GIC_IPI_EXT_INTR_RESCHED_VPE0
;
103 action
= GIC_IPI_EXT_INTR_RESCHED_VPE1
;
106 action
= GIC_IPI_EXT_INTR_RESCHED_VPE2
;
109 action
= GIC_IPI_EXT_INTR_RESCHED_VPE3
;
112 gic_send_ipi(action
);
116 * FIXME: This isn't restricted to CMP
117 * The SMVP kernel could use GIC interrupts if available
119 void cmp_send_ipi_single(int cpu
, unsigned int action
)
123 local_irq_save(flags
);
126 case SMP_CALL_FUNCTION
:
127 ipi_call_function(cpu
);
130 case SMP_RESCHEDULE_YOURSELF
:
135 local_irq_restore(flags
);
138 static void cmp_send_ipi_mask(cpumask_t mask
, unsigned int action
)
142 for_each_cpu_mask(i
, mask
)
143 cmp_send_ipi_single(i
, action
);
146 static void cmp_init_secondary(void)
148 struct cpuinfo_mips
*c
= ¤t_cpu_data
;
150 /* Assume GIC is present */
151 change_c0_status(ST0_IM
, STATUSF_IP3
| STATUSF_IP4
| STATUSF_IP6
|
154 /* Enable per-cpu interrupts: platform specific */
156 c
->core
= (read_c0_ebase() >> 1) & 0xff;
157 #if defined(CONFIG_MIPS_MT_SMP) || defined(CONFIG_MIPS_MT_SMTC)
158 c
->vpe_id
= (read_c0_tcbind() >> TCBIND_CURVPE_SHIFT
) & TCBIND_CURVPE
;
160 #ifdef CONFIG_MIPS_MT_SMTC
161 c
->tc_id
= (read_c0_tcbind() >> TCBIND_CURTC_SHIFT
) & TCBIND_CURTC
;
165 static void cmp_smp_finish(void)
167 pr_debug("SMPCMP: CPU%d: %s\n", smp_processor_id(), __func__
);
169 /* CDFIXME: remove this? */
170 write_c0_compare(read_c0_count() + (8 * mips_hpt_frequency
/ HZ
));
172 #ifdef CONFIG_MIPS_MT_FPAFF
173 /* If we have an FPU, enroll ourselves in the FPU-full mask */
175 cpu_set(smp_processor_id(), mt_fpu_cpumask
);
176 #endif /* CONFIG_MIPS_MT_FPAFF */
181 static void cmp_cpus_done(void)
183 pr_debug("SMPCMP: CPU%d: %s\n", smp_processor_id(), __func__
);
187 * Setup the PC, SP, and GP of a secondary processor and start it running
188 * smp_bootstrap is the place to resume from
189 * __KSTK_TOS(idle) is apparently the stack pointer
190 * (unsigned long)idle->thread_info the gp
192 static void cmp_boot_secondary(int cpu
, struct task_struct
*idle
)
194 struct thread_info
*gp
= task_thread_info(idle
);
195 unsigned long sp
= __KSTK_TOS(idle
);
196 unsigned long pc
= (unsigned long)&smp_bootstrap
;
197 unsigned long a0
= 0;
199 pr_debug("SMPCMP: CPU%d: %s cpu %d\n", smp_processor_id(),
204 flush_icache_range((unsigned long)gp
,
205 (unsigned long)(gp
+ sizeof(struct thread_info
)));
208 amon_cpu_start(cpu
, pc
, sp
, gp
, a0
);
212 * Common setup before any secondaries are started
214 void __init
cmp_smp_setup(void)
219 pr_debug("SMPCMP: CPU%d: %s\n", smp_processor_id(), __func__
);
221 #ifdef CONFIG_MIPS_MT_FPAFF
222 /* If we have an FPU, enroll ourselves in the FPU-full mask */
224 cpu_set(0, mt_fpu_cpumask
);
225 #endif /* CONFIG_MIPS_MT_FPAFF */
227 for (i
= 1; i
< NR_CPUS
; i
++) {
228 if (amon_cpu_avail(i
)) {
229 cpu_set(i
, phys_cpu_present_map
);
230 __cpu_number_map
[i
] = ++ncpu
;
231 __cpu_logical_map
[ncpu
] = i
;
235 if (cpu_has_mipsmt
) {
236 unsigned int nvpe
, mvpconf0
= read_c0_mvpconf0();
238 nvpe
= ((mvpconf0
& MVPCONF0_PTC
) >> MVPCONF0_PTC_SHIFT
) + 1;
239 smp_num_siblings
= nvpe
;
241 pr_info("Detected %i available secondary CPU(s)\n", ncpu
);
244 void __init
cmp_prepare_cpus(unsigned int max_cpus
)
246 pr_debug("SMPCMP: CPU%d: %s max_cpus=%d\n",
247 smp_processor_id(), __func__
, max_cpus
);
250 * FIXME: some of these options are per-system, some per-core and
253 mips_mt_set_cpuoptions();
256 struct plat_smp_ops cmp_smp_ops
= {
257 .send_ipi_single
= cmp_send_ipi_single
,
258 .send_ipi_mask
= cmp_send_ipi_mask
,
259 .init_secondary
= cmp_init_secondary
,
260 .smp_finish
= cmp_smp_finish
,
261 .cpus_done
= cmp_cpus_done
,
262 .boot_secondary
= cmp_boot_secondary
,
263 .smp_setup
= cmp_smp_setup
,
264 .prepare_cpus
= cmp_prepare_cpus
,