rtc: Add R2025S/D comment to rs5c372 Kconfig entry.
[linux-2.6/mini2440.git] / drivers / dma / ioat_dma.c
blob1ef68b3156570487094e704eaceb9ffdb03db4e6
1 /*
2 * Intel I/OAT DMA Linux driver
3 * Copyright(c) 2004 - 2007 Intel Corporation.
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms and conditions of the GNU General Public License,
7 * version 2, as published by the Free Software Foundation.
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc.,
16 * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18 * The full GNU General Public License is included in this distribution in
19 * the file called "COPYING".
24 * This driver supports an Intel I/OAT DMA engine, which does asynchronous
25 * copy operations.
28 #include <linux/init.h>
29 #include <linux/module.h>
30 #include <linux/pci.h>
31 #include <linux/interrupt.h>
32 #include <linux/dmaengine.h>
33 #include <linux/delay.h>
34 #include <linux/dma-mapping.h>
35 #include <linux/workqueue.h>
36 #include "ioatdma.h"
37 #include "ioatdma_registers.h"
38 #include "ioatdma_hw.h"
40 #define to_ioat_chan(chan) container_of(chan, struct ioat_dma_chan, common)
41 #define to_ioatdma_device(dev) container_of(dev, struct ioatdma_device, common)
42 #define to_ioat_desc(lh) container_of(lh, struct ioat_desc_sw, node)
43 #define tx_to_ioat_desc(tx) container_of(tx, struct ioat_desc_sw, async_tx)
45 #define chan_num(ch) ((int)((ch)->reg_base - (ch)->device->reg_base) / 0x80)
46 static int ioat_pending_level = 4;
47 module_param(ioat_pending_level, int, 0644);
48 MODULE_PARM_DESC(ioat_pending_level,
49 "high-water mark for pushing ioat descriptors (default: 4)");
51 #define RESET_DELAY msecs_to_jiffies(100)
52 #define WATCHDOG_DELAY round_jiffies(msecs_to_jiffies(2000))
53 static void ioat_dma_chan_reset_part2(struct work_struct *work);
54 static void ioat_dma_chan_watchdog(struct work_struct *work);
57 * workaround for IOAT ver.3.0 null descriptor issue
58 * (channel returns error when size is 0)
60 #define NULL_DESC_BUFFER_SIZE 1
62 /* internal functions */
63 static void ioat_dma_start_null_desc(struct ioat_dma_chan *ioat_chan);
64 static void ioat_dma_memcpy_cleanup(struct ioat_dma_chan *ioat_chan);
66 static struct ioat_desc_sw *
67 ioat1_dma_get_next_descriptor(struct ioat_dma_chan *ioat_chan);
68 static struct ioat_desc_sw *
69 ioat2_dma_get_next_descriptor(struct ioat_dma_chan *ioat_chan);
71 static inline struct ioat_dma_chan *ioat_lookup_chan_by_index(
72 struct ioatdma_device *device,
73 int index)
75 return device->idx[index];
78 /**
79 * ioat_dma_do_interrupt - handler used for single vector interrupt mode
80 * @irq: interrupt id
81 * @data: interrupt data
83 static irqreturn_t ioat_dma_do_interrupt(int irq, void *data)
85 struct ioatdma_device *instance = data;
86 struct ioat_dma_chan *ioat_chan;
87 unsigned long attnstatus;
88 int bit;
89 u8 intrctrl;
91 intrctrl = readb(instance->reg_base + IOAT_INTRCTRL_OFFSET);
93 if (!(intrctrl & IOAT_INTRCTRL_MASTER_INT_EN))
94 return IRQ_NONE;
96 if (!(intrctrl & IOAT_INTRCTRL_INT_STATUS)) {
97 writeb(intrctrl, instance->reg_base + IOAT_INTRCTRL_OFFSET);
98 return IRQ_NONE;
101 attnstatus = readl(instance->reg_base + IOAT_ATTNSTATUS_OFFSET);
102 for_each_bit(bit, &attnstatus, BITS_PER_LONG) {
103 ioat_chan = ioat_lookup_chan_by_index(instance, bit);
104 tasklet_schedule(&ioat_chan->cleanup_task);
107 writeb(intrctrl, instance->reg_base + IOAT_INTRCTRL_OFFSET);
108 return IRQ_HANDLED;
112 * ioat_dma_do_interrupt_msix - handler used for vector-per-channel interrupt mode
113 * @irq: interrupt id
114 * @data: interrupt data
116 static irqreturn_t ioat_dma_do_interrupt_msix(int irq, void *data)
118 struct ioat_dma_chan *ioat_chan = data;
120 tasklet_schedule(&ioat_chan->cleanup_task);
122 return IRQ_HANDLED;
125 static void ioat_dma_cleanup_tasklet(unsigned long data);
128 * ioat_dma_enumerate_channels - find and initialize the device's channels
129 * @device: the device to be enumerated
131 static int ioat_dma_enumerate_channels(struct ioatdma_device *device)
133 u8 xfercap_scale;
134 u32 xfercap;
135 int i;
136 struct ioat_dma_chan *ioat_chan;
139 * IOAT ver.3 workarounds
141 if (device->version == IOAT_VER_3_0) {
142 u32 chan_err_mask;
143 u16 dev_id;
144 u32 dmauncerrsts;
147 * Write CHANERRMSK_INT with 3E07h to mask out the errors
148 * that can cause stability issues for IOAT ver.3
150 chan_err_mask = 0x3E07;
151 pci_write_config_dword(device->pdev,
152 IOAT_PCI_CHANERRMASK_INT_OFFSET,
153 chan_err_mask);
156 * Clear DMAUNCERRSTS Cfg-Reg Parity Error status bit
157 * (workaround for spurious config parity error after restart)
159 pci_read_config_word(device->pdev,
160 IOAT_PCI_DEVICE_ID_OFFSET,
161 &dev_id);
162 if (dev_id == PCI_DEVICE_ID_INTEL_IOAT_TBG0) {
163 dmauncerrsts = 0x10;
164 pci_write_config_dword(device->pdev,
165 IOAT_PCI_DMAUNCERRSTS_OFFSET,
166 dmauncerrsts);
170 device->common.chancnt = readb(device->reg_base + IOAT_CHANCNT_OFFSET);
171 xfercap_scale = readb(device->reg_base + IOAT_XFERCAP_OFFSET);
172 xfercap = (xfercap_scale == 0 ? -1 : (1UL << xfercap_scale));
174 for (i = 0; i < device->common.chancnt; i++) {
175 ioat_chan = kzalloc(sizeof(*ioat_chan), GFP_KERNEL);
176 if (!ioat_chan) {
177 device->common.chancnt = i;
178 break;
181 ioat_chan->device = device;
182 ioat_chan->reg_base = device->reg_base + (0x80 * (i + 1));
183 ioat_chan->xfercap = xfercap;
184 ioat_chan->desccount = 0;
185 INIT_DELAYED_WORK(&ioat_chan->work, ioat_dma_chan_reset_part2);
186 if (ioat_chan->device->version != IOAT_VER_1_2) {
187 writel(IOAT_DCACTRL_CMPL_WRITE_ENABLE
188 | IOAT_DMA_DCA_ANY_CPU,
189 ioat_chan->reg_base + IOAT_DCACTRL_OFFSET);
191 spin_lock_init(&ioat_chan->cleanup_lock);
192 spin_lock_init(&ioat_chan->desc_lock);
193 INIT_LIST_HEAD(&ioat_chan->free_desc);
194 INIT_LIST_HEAD(&ioat_chan->used_desc);
195 /* This should be made common somewhere in dmaengine.c */
196 ioat_chan->common.device = &device->common;
197 list_add_tail(&ioat_chan->common.device_node,
198 &device->common.channels);
199 device->idx[i] = ioat_chan;
200 tasklet_init(&ioat_chan->cleanup_task,
201 ioat_dma_cleanup_tasklet,
202 (unsigned long) ioat_chan);
203 tasklet_disable(&ioat_chan->cleanup_task);
205 return device->common.chancnt;
209 * ioat_dma_memcpy_issue_pending - push potentially unrecognized appended
210 * descriptors to hw
211 * @chan: DMA channel handle
213 static inline void __ioat1_dma_memcpy_issue_pending(
214 struct ioat_dma_chan *ioat_chan)
216 ioat_chan->pending = 0;
217 writeb(IOAT_CHANCMD_APPEND, ioat_chan->reg_base + IOAT1_CHANCMD_OFFSET);
220 static void ioat1_dma_memcpy_issue_pending(struct dma_chan *chan)
222 struct ioat_dma_chan *ioat_chan = to_ioat_chan(chan);
224 if (ioat_chan->pending > 0) {
225 spin_lock_bh(&ioat_chan->desc_lock);
226 __ioat1_dma_memcpy_issue_pending(ioat_chan);
227 spin_unlock_bh(&ioat_chan->desc_lock);
231 static inline void __ioat2_dma_memcpy_issue_pending(
232 struct ioat_dma_chan *ioat_chan)
234 ioat_chan->pending = 0;
235 writew(ioat_chan->dmacount,
236 ioat_chan->reg_base + IOAT_CHAN_DMACOUNT_OFFSET);
239 static void ioat2_dma_memcpy_issue_pending(struct dma_chan *chan)
241 struct ioat_dma_chan *ioat_chan = to_ioat_chan(chan);
243 if (ioat_chan->pending > 0) {
244 spin_lock_bh(&ioat_chan->desc_lock);
245 __ioat2_dma_memcpy_issue_pending(ioat_chan);
246 spin_unlock_bh(&ioat_chan->desc_lock);
252 * ioat_dma_chan_reset_part2 - reinit the channel after a reset
254 static void ioat_dma_chan_reset_part2(struct work_struct *work)
256 struct ioat_dma_chan *ioat_chan =
257 container_of(work, struct ioat_dma_chan, work.work);
258 struct ioat_desc_sw *desc;
260 spin_lock_bh(&ioat_chan->cleanup_lock);
261 spin_lock_bh(&ioat_chan->desc_lock);
263 ioat_chan->completion_virt->low = 0;
264 ioat_chan->completion_virt->high = 0;
265 ioat_chan->pending = 0;
268 * count the descriptors waiting, and be sure to do it
269 * right for both the CB1 line and the CB2 ring
271 ioat_chan->dmacount = 0;
272 if (ioat_chan->used_desc.prev) {
273 desc = to_ioat_desc(ioat_chan->used_desc.prev);
274 do {
275 ioat_chan->dmacount++;
276 desc = to_ioat_desc(desc->node.next);
277 } while (&desc->node != ioat_chan->used_desc.next);
281 * write the new starting descriptor address
282 * this puts channel engine into ARMED state
284 desc = to_ioat_desc(ioat_chan->used_desc.prev);
285 switch (ioat_chan->device->version) {
286 case IOAT_VER_1_2:
287 writel(((u64) desc->async_tx.phys) & 0x00000000FFFFFFFF,
288 ioat_chan->reg_base + IOAT1_CHAINADDR_OFFSET_LOW);
289 writel(((u64) desc->async_tx.phys) >> 32,
290 ioat_chan->reg_base + IOAT1_CHAINADDR_OFFSET_HIGH);
292 writeb(IOAT_CHANCMD_START, ioat_chan->reg_base
293 + IOAT_CHANCMD_OFFSET(ioat_chan->device->version));
294 break;
295 case IOAT_VER_2_0:
296 writel(((u64) desc->async_tx.phys) & 0x00000000FFFFFFFF,
297 ioat_chan->reg_base + IOAT2_CHAINADDR_OFFSET_LOW);
298 writel(((u64) desc->async_tx.phys) >> 32,
299 ioat_chan->reg_base + IOAT2_CHAINADDR_OFFSET_HIGH);
301 /* tell the engine to go with what's left to be done */
302 writew(ioat_chan->dmacount,
303 ioat_chan->reg_base + IOAT_CHAN_DMACOUNT_OFFSET);
305 break;
307 dev_err(&ioat_chan->device->pdev->dev,
308 "chan%d reset - %d descs waiting, %d total desc\n",
309 chan_num(ioat_chan), ioat_chan->dmacount, ioat_chan->desccount);
311 spin_unlock_bh(&ioat_chan->desc_lock);
312 spin_unlock_bh(&ioat_chan->cleanup_lock);
316 * ioat_dma_reset_channel - restart a channel
317 * @ioat_chan: IOAT DMA channel handle
319 static void ioat_dma_reset_channel(struct ioat_dma_chan *ioat_chan)
321 u32 chansts, chanerr;
323 if (!ioat_chan->used_desc.prev)
324 return;
326 chanerr = readl(ioat_chan->reg_base + IOAT_CHANERR_OFFSET);
327 chansts = (ioat_chan->completion_virt->low
328 & IOAT_CHANSTS_DMA_TRANSFER_STATUS);
329 if (chanerr) {
330 dev_err(&ioat_chan->device->pdev->dev,
331 "chan%d, CHANSTS = 0x%08x CHANERR = 0x%04x, clearing\n",
332 chan_num(ioat_chan), chansts, chanerr);
333 writel(chanerr, ioat_chan->reg_base + IOAT_CHANERR_OFFSET);
337 * whack it upside the head with a reset
338 * and wait for things to settle out.
339 * force the pending count to a really big negative
340 * to make sure no one forces an issue_pending
341 * while we're waiting.
344 spin_lock_bh(&ioat_chan->desc_lock);
345 ioat_chan->pending = INT_MIN;
346 writeb(IOAT_CHANCMD_RESET,
347 ioat_chan->reg_base
348 + IOAT_CHANCMD_OFFSET(ioat_chan->device->version));
349 spin_unlock_bh(&ioat_chan->desc_lock);
351 /* schedule the 2nd half instead of sleeping a long time */
352 schedule_delayed_work(&ioat_chan->work, RESET_DELAY);
356 * ioat_dma_chan_watchdog - watch for stuck channels
358 static void ioat_dma_chan_watchdog(struct work_struct *work)
360 struct ioatdma_device *device =
361 container_of(work, struct ioatdma_device, work.work);
362 struct ioat_dma_chan *ioat_chan;
363 int i;
365 union {
366 u64 full;
367 struct {
368 u32 low;
369 u32 high;
371 } completion_hw;
372 unsigned long compl_desc_addr_hw;
374 for (i = 0; i < device->common.chancnt; i++) {
375 ioat_chan = ioat_lookup_chan_by_index(device, i);
377 if (ioat_chan->device->version == IOAT_VER_1_2
378 /* have we started processing anything yet */
379 && ioat_chan->last_completion
380 /* have we completed any since last watchdog cycle? */
381 && (ioat_chan->last_completion ==
382 ioat_chan->watchdog_completion)
383 /* has TCP stuck on one cookie since last watchdog? */
384 && (ioat_chan->watchdog_tcp_cookie ==
385 ioat_chan->watchdog_last_tcp_cookie)
386 && (ioat_chan->watchdog_tcp_cookie !=
387 ioat_chan->completed_cookie)
388 /* is there something in the chain to be processed? */
389 /* CB1 chain always has at least the last one processed */
390 && (ioat_chan->used_desc.prev != ioat_chan->used_desc.next)
391 && ioat_chan->pending == 0) {
394 * check CHANSTS register for completed
395 * descriptor address.
396 * if it is different than completion writeback,
397 * it is not zero
398 * and it has changed since the last watchdog
399 * we can assume that channel
400 * is still working correctly
401 * and the problem is in completion writeback.
402 * update completion writeback
403 * with actual CHANSTS value
404 * else
405 * try resetting the channel
408 completion_hw.low = readl(ioat_chan->reg_base +
409 IOAT_CHANSTS_OFFSET_LOW(ioat_chan->device->version));
410 completion_hw.high = readl(ioat_chan->reg_base +
411 IOAT_CHANSTS_OFFSET_HIGH(ioat_chan->device->version));
412 #if (BITS_PER_LONG == 64)
413 compl_desc_addr_hw =
414 completion_hw.full
415 & IOAT_CHANSTS_COMPLETED_DESCRIPTOR_ADDR;
416 #else
417 compl_desc_addr_hw =
418 completion_hw.low & IOAT_LOW_COMPLETION_MASK;
419 #endif
421 if ((compl_desc_addr_hw != 0)
422 && (compl_desc_addr_hw != ioat_chan->watchdog_completion)
423 && (compl_desc_addr_hw != ioat_chan->last_compl_desc_addr_hw)) {
424 ioat_chan->last_compl_desc_addr_hw = compl_desc_addr_hw;
425 ioat_chan->completion_virt->low = completion_hw.low;
426 ioat_chan->completion_virt->high = completion_hw.high;
427 } else {
428 ioat_dma_reset_channel(ioat_chan);
429 ioat_chan->watchdog_completion = 0;
430 ioat_chan->last_compl_desc_addr_hw = 0;
434 * for version 2.0 if there are descriptors yet to be processed
435 * and the last completed hasn't changed since the last watchdog
436 * if they haven't hit the pending level
437 * issue the pending to push them through
438 * else
439 * try resetting the channel
441 } else if (ioat_chan->device->version == IOAT_VER_2_0
442 && ioat_chan->used_desc.prev
443 && ioat_chan->last_completion
444 && ioat_chan->last_completion == ioat_chan->watchdog_completion) {
446 if (ioat_chan->pending < ioat_pending_level)
447 ioat2_dma_memcpy_issue_pending(&ioat_chan->common);
448 else {
449 ioat_dma_reset_channel(ioat_chan);
450 ioat_chan->watchdog_completion = 0;
452 } else {
453 ioat_chan->last_compl_desc_addr_hw = 0;
454 ioat_chan->watchdog_completion
455 = ioat_chan->last_completion;
458 ioat_chan->watchdog_last_tcp_cookie =
459 ioat_chan->watchdog_tcp_cookie;
462 schedule_delayed_work(&device->work, WATCHDOG_DELAY);
465 static dma_cookie_t ioat1_tx_submit(struct dma_async_tx_descriptor *tx)
467 struct ioat_dma_chan *ioat_chan = to_ioat_chan(tx->chan);
468 struct ioat_desc_sw *first = tx_to_ioat_desc(tx);
469 struct ioat_desc_sw *prev, *new;
470 struct ioat_dma_descriptor *hw;
471 dma_cookie_t cookie;
472 LIST_HEAD(new_chain);
473 u32 copy;
474 size_t len;
475 dma_addr_t src, dst;
476 unsigned long orig_flags;
477 unsigned int desc_count = 0;
479 /* src and dest and len are stored in the initial descriptor */
480 len = first->len;
481 src = first->src;
482 dst = first->dst;
483 orig_flags = first->async_tx.flags;
484 new = first;
486 spin_lock_bh(&ioat_chan->desc_lock);
487 prev = to_ioat_desc(ioat_chan->used_desc.prev);
488 prefetch(prev->hw);
489 do {
490 copy = min_t(size_t, len, ioat_chan->xfercap);
492 async_tx_ack(&new->async_tx);
494 hw = new->hw;
495 hw->size = copy;
496 hw->ctl = 0;
497 hw->src_addr = src;
498 hw->dst_addr = dst;
499 hw->next = 0;
501 /* chain together the physical address list for the HW */
502 wmb();
503 prev->hw->next = (u64) new->async_tx.phys;
505 len -= copy;
506 dst += copy;
507 src += copy;
509 list_add_tail(&new->node, &new_chain);
510 desc_count++;
511 prev = new;
512 } while (len && (new = ioat1_dma_get_next_descriptor(ioat_chan)));
514 if (!new) {
515 dev_err(&ioat_chan->device->pdev->dev,
516 "tx submit failed\n");
517 spin_unlock_bh(&ioat_chan->desc_lock);
518 return -ENOMEM;
521 hw->ctl = IOAT_DMA_DESCRIPTOR_CTL_CP_STS;
522 if (new->async_tx.callback) {
523 hw->ctl |= IOAT_DMA_DESCRIPTOR_CTL_INT_GN;
524 if (first != new) {
525 /* move callback into to last desc */
526 new->async_tx.callback = first->async_tx.callback;
527 new->async_tx.callback_param
528 = first->async_tx.callback_param;
529 first->async_tx.callback = NULL;
530 first->async_tx.callback_param = NULL;
534 new->tx_cnt = desc_count;
535 new->async_tx.flags = orig_flags; /* client is in control of this ack */
537 /* store the original values for use in later cleanup */
538 if (new != first) {
539 new->src = first->src;
540 new->dst = first->dst;
541 new->len = first->len;
544 /* cookie incr and addition to used_list must be atomic */
545 cookie = ioat_chan->common.cookie;
546 cookie++;
547 if (cookie < 0)
548 cookie = 1;
549 ioat_chan->common.cookie = new->async_tx.cookie = cookie;
551 /* write address into NextDescriptor field of last desc in chain */
552 to_ioat_desc(ioat_chan->used_desc.prev)->hw->next =
553 first->async_tx.phys;
554 list_splice_tail(&new_chain, &ioat_chan->used_desc);
556 ioat_chan->dmacount += desc_count;
557 ioat_chan->pending += desc_count;
558 if (ioat_chan->pending >= ioat_pending_level)
559 __ioat1_dma_memcpy_issue_pending(ioat_chan);
560 spin_unlock_bh(&ioat_chan->desc_lock);
562 return cookie;
565 static dma_cookie_t ioat2_tx_submit(struct dma_async_tx_descriptor *tx)
567 struct ioat_dma_chan *ioat_chan = to_ioat_chan(tx->chan);
568 struct ioat_desc_sw *first = tx_to_ioat_desc(tx);
569 struct ioat_desc_sw *new;
570 struct ioat_dma_descriptor *hw;
571 dma_cookie_t cookie;
572 u32 copy;
573 size_t len;
574 dma_addr_t src, dst;
575 unsigned long orig_flags;
576 unsigned int desc_count = 0;
578 /* src and dest and len are stored in the initial descriptor */
579 len = first->len;
580 src = first->src;
581 dst = first->dst;
582 orig_flags = first->async_tx.flags;
583 new = first;
586 * ioat_chan->desc_lock is still in force in version 2 path
587 * it gets unlocked at end of this function
589 do {
590 copy = min_t(size_t, len, ioat_chan->xfercap);
592 async_tx_ack(&new->async_tx);
594 hw = new->hw;
595 hw->size = copy;
596 hw->ctl = 0;
597 hw->src_addr = src;
598 hw->dst_addr = dst;
600 len -= copy;
601 dst += copy;
602 src += copy;
603 desc_count++;
604 } while (len && (new = ioat2_dma_get_next_descriptor(ioat_chan)));
606 if (!new) {
607 dev_err(&ioat_chan->device->pdev->dev,
608 "tx submit failed\n");
609 spin_unlock_bh(&ioat_chan->desc_lock);
610 return -ENOMEM;
613 hw->ctl |= IOAT_DMA_DESCRIPTOR_CTL_CP_STS;
614 if (new->async_tx.callback) {
615 hw->ctl |= IOAT_DMA_DESCRIPTOR_CTL_INT_GN;
616 if (first != new) {
617 /* move callback into to last desc */
618 new->async_tx.callback = first->async_tx.callback;
619 new->async_tx.callback_param
620 = first->async_tx.callback_param;
621 first->async_tx.callback = NULL;
622 first->async_tx.callback_param = NULL;
626 new->tx_cnt = desc_count;
627 new->async_tx.flags = orig_flags; /* client is in control of this ack */
629 /* store the original values for use in later cleanup */
630 if (new != first) {
631 new->src = first->src;
632 new->dst = first->dst;
633 new->len = first->len;
636 /* cookie incr and addition to used_list must be atomic */
637 cookie = ioat_chan->common.cookie;
638 cookie++;
639 if (cookie < 0)
640 cookie = 1;
641 ioat_chan->common.cookie = new->async_tx.cookie = cookie;
643 ioat_chan->dmacount += desc_count;
644 ioat_chan->pending += desc_count;
645 if (ioat_chan->pending >= ioat_pending_level)
646 __ioat2_dma_memcpy_issue_pending(ioat_chan);
647 spin_unlock_bh(&ioat_chan->desc_lock);
649 return cookie;
653 * ioat_dma_alloc_descriptor - allocate and return a sw and hw descriptor pair
654 * @ioat_chan: the channel supplying the memory pool for the descriptors
655 * @flags: allocation flags
657 static struct ioat_desc_sw *ioat_dma_alloc_descriptor(
658 struct ioat_dma_chan *ioat_chan,
659 gfp_t flags)
661 struct ioat_dma_descriptor *desc;
662 struct ioat_desc_sw *desc_sw;
663 struct ioatdma_device *ioatdma_device;
664 dma_addr_t phys;
666 ioatdma_device = to_ioatdma_device(ioat_chan->common.device);
667 desc = pci_pool_alloc(ioatdma_device->dma_pool, flags, &phys);
668 if (unlikely(!desc))
669 return NULL;
671 desc_sw = kzalloc(sizeof(*desc_sw), flags);
672 if (unlikely(!desc_sw)) {
673 pci_pool_free(ioatdma_device->dma_pool, desc, phys);
674 return NULL;
677 memset(desc, 0, sizeof(*desc));
678 dma_async_tx_descriptor_init(&desc_sw->async_tx, &ioat_chan->common);
679 switch (ioat_chan->device->version) {
680 case IOAT_VER_1_2:
681 desc_sw->async_tx.tx_submit = ioat1_tx_submit;
682 break;
683 case IOAT_VER_2_0:
684 case IOAT_VER_3_0:
685 desc_sw->async_tx.tx_submit = ioat2_tx_submit;
686 break;
688 INIT_LIST_HEAD(&desc_sw->async_tx.tx_list);
690 desc_sw->hw = desc;
691 desc_sw->async_tx.phys = phys;
693 return desc_sw;
696 static int ioat_initial_desc_count = 256;
697 module_param(ioat_initial_desc_count, int, 0644);
698 MODULE_PARM_DESC(ioat_initial_desc_count,
699 "initial descriptors per channel (default: 256)");
702 * ioat2_dma_massage_chan_desc - link the descriptors into a circle
703 * @ioat_chan: the channel to be massaged
705 static void ioat2_dma_massage_chan_desc(struct ioat_dma_chan *ioat_chan)
707 struct ioat_desc_sw *desc, *_desc;
709 /* setup used_desc */
710 ioat_chan->used_desc.next = ioat_chan->free_desc.next;
711 ioat_chan->used_desc.prev = NULL;
713 /* pull free_desc out of the circle so that every node is a hw
714 * descriptor, but leave it pointing to the list
716 ioat_chan->free_desc.prev->next = ioat_chan->free_desc.next;
717 ioat_chan->free_desc.next->prev = ioat_chan->free_desc.prev;
719 /* circle link the hw descriptors */
720 desc = to_ioat_desc(ioat_chan->free_desc.next);
721 desc->hw->next = to_ioat_desc(desc->node.next)->async_tx.phys;
722 list_for_each_entry_safe(desc, _desc, ioat_chan->free_desc.next, node) {
723 desc->hw->next = to_ioat_desc(desc->node.next)->async_tx.phys;
728 * ioat_dma_alloc_chan_resources - returns the number of allocated descriptors
729 * @chan: the channel to be filled out
731 static int ioat_dma_alloc_chan_resources(struct dma_chan *chan,
732 struct dma_client *client)
734 struct ioat_dma_chan *ioat_chan = to_ioat_chan(chan);
735 struct ioat_desc_sw *desc;
736 u16 chanctrl;
737 u32 chanerr;
738 int i;
739 LIST_HEAD(tmp_list);
741 /* have we already been set up? */
742 if (!list_empty(&ioat_chan->free_desc))
743 return ioat_chan->desccount;
745 /* Setup register to interrupt and write completion status on error */
746 chanctrl = IOAT_CHANCTRL_ERR_INT_EN |
747 IOAT_CHANCTRL_ANY_ERR_ABORT_EN |
748 IOAT_CHANCTRL_ERR_COMPLETION_EN;
749 writew(chanctrl, ioat_chan->reg_base + IOAT_CHANCTRL_OFFSET);
751 chanerr = readl(ioat_chan->reg_base + IOAT_CHANERR_OFFSET);
752 if (chanerr) {
753 dev_err(&ioat_chan->device->pdev->dev,
754 "CHANERR = %x, clearing\n", chanerr);
755 writel(chanerr, ioat_chan->reg_base + IOAT_CHANERR_OFFSET);
758 /* Allocate descriptors */
759 for (i = 0; i < ioat_initial_desc_count; i++) {
760 desc = ioat_dma_alloc_descriptor(ioat_chan, GFP_KERNEL);
761 if (!desc) {
762 dev_err(&ioat_chan->device->pdev->dev,
763 "Only %d initial descriptors\n", i);
764 break;
766 list_add_tail(&desc->node, &tmp_list);
768 spin_lock_bh(&ioat_chan->desc_lock);
769 ioat_chan->desccount = i;
770 list_splice(&tmp_list, &ioat_chan->free_desc);
771 if (ioat_chan->device->version != IOAT_VER_1_2)
772 ioat2_dma_massage_chan_desc(ioat_chan);
773 spin_unlock_bh(&ioat_chan->desc_lock);
775 /* allocate a completion writeback area */
776 /* doing 2 32bit writes to mmio since 1 64b write doesn't work */
777 ioat_chan->completion_virt =
778 pci_pool_alloc(ioat_chan->device->completion_pool,
779 GFP_KERNEL,
780 &ioat_chan->completion_addr);
781 memset(ioat_chan->completion_virt, 0,
782 sizeof(*ioat_chan->completion_virt));
783 writel(((u64) ioat_chan->completion_addr) & 0x00000000FFFFFFFF,
784 ioat_chan->reg_base + IOAT_CHANCMP_OFFSET_LOW);
785 writel(((u64) ioat_chan->completion_addr) >> 32,
786 ioat_chan->reg_base + IOAT_CHANCMP_OFFSET_HIGH);
788 tasklet_enable(&ioat_chan->cleanup_task);
789 ioat_dma_start_null_desc(ioat_chan); /* give chain to dma device */
790 return ioat_chan->desccount;
794 * ioat_dma_free_chan_resources - release all the descriptors
795 * @chan: the channel to be cleaned
797 static void ioat_dma_free_chan_resources(struct dma_chan *chan)
799 struct ioat_dma_chan *ioat_chan = to_ioat_chan(chan);
800 struct ioatdma_device *ioatdma_device = to_ioatdma_device(chan->device);
801 struct ioat_desc_sw *desc, *_desc;
802 int in_use_descs = 0;
804 tasklet_disable(&ioat_chan->cleanup_task);
805 ioat_dma_memcpy_cleanup(ioat_chan);
807 /* Delay 100ms after reset to allow internal DMA logic to quiesce
808 * before removing DMA descriptor resources.
810 writeb(IOAT_CHANCMD_RESET,
811 ioat_chan->reg_base
812 + IOAT_CHANCMD_OFFSET(ioat_chan->device->version));
813 mdelay(100);
815 spin_lock_bh(&ioat_chan->desc_lock);
816 switch (ioat_chan->device->version) {
817 case IOAT_VER_1_2:
818 list_for_each_entry_safe(desc, _desc,
819 &ioat_chan->used_desc, node) {
820 in_use_descs++;
821 list_del(&desc->node);
822 pci_pool_free(ioatdma_device->dma_pool, desc->hw,
823 desc->async_tx.phys);
824 kfree(desc);
826 list_for_each_entry_safe(desc, _desc,
827 &ioat_chan->free_desc, node) {
828 list_del(&desc->node);
829 pci_pool_free(ioatdma_device->dma_pool, desc->hw,
830 desc->async_tx.phys);
831 kfree(desc);
833 break;
834 case IOAT_VER_2_0:
835 case IOAT_VER_3_0:
836 list_for_each_entry_safe(desc, _desc,
837 ioat_chan->free_desc.next, node) {
838 list_del(&desc->node);
839 pci_pool_free(ioatdma_device->dma_pool, desc->hw,
840 desc->async_tx.phys);
841 kfree(desc);
843 desc = to_ioat_desc(ioat_chan->free_desc.next);
844 pci_pool_free(ioatdma_device->dma_pool, desc->hw,
845 desc->async_tx.phys);
846 kfree(desc);
847 INIT_LIST_HEAD(&ioat_chan->free_desc);
848 INIT_LIST_HEAD(&ioat_chan->used_desc);
849 break;
851 spin_unlock_bh(&ioat_chan->desc_lock);
853 pci_pool_free(ioatdma_device->completion_pool,
854 ioat_chan->completion_virt,
855 ioat_chan->completion_addr);
857 /* one is ok since we left it on there on purpose */
858 if (in_use_descs > 1)
859 dev_err(&ioat_chan->device->pdev->dev,
860 "Freeing %d in use descriptors!\n",
861 in_use_descs - 1);
863 ioat_chan->last_completion = ioat_chan->completion_addr = 0;
864 ioat_chan->pending = 0;
865 ioat_chan->dmacount = 0;
866 ioat_chan->watchdog_completion = 0;
867 ioat_chan->last_compl_desc_addr_hw = 0;
868 ioat_chan->watchdog_tcp_cookie =
869 ioat_chan->watchdog_last_tcp_cookie = 0;
873 * ioat_dma_get_next_descriptor - return the next available descriptor
874 * @ioat_chan: IOAT DMA channel handle
876 * Gets the next descriptor from the chain, and must be called with the
877 * channel's desc_lock held. Allocates more descriptors if the channel
878 * has run out.
880 static struct ioat_desc_sw *
881 ioat1_dma_get_next_descriptor(struct ioat_dma_chan *ioat_chan)
883 struct ioat_desc_sw *new;
885 if (!list_empty(&ioat_chan->free_desc)) {
886 new = to_ioat_desc(ioat_chan->free_desc.next);
887 list_del(&new->node);
888 } else {
889 /* try to get another desc */
890 new = ioat_dma_alloc_descriptor(ioat_chan, GFP_ATOMIC);
891 if (!new) {
892 dev_err(&ioat_chan->device->pdev->dev,
893 "alloc failed\n");
894 return NULL;
898 prefetch(new->hw);
899 return new;
902 static struct ioat_desc_sw *
903 ioat2_dma_get_next_descriptor(struct ioat_dma_chan *ioat_chan)
905 struct ioat_desc_sw *new;
908 * used.prev points to where to start processing
909 * used.next points to next free descriptor
910 * if used.prev == NULL, there are none waiting to be processed
911 * if used.next == used.prev.prev, there is only one free descriptor,
912 * and we need to use it to as a noop descriptor before
913 * linking in a new set of descriptors, since the device
914 * has probably already read the pointer to it
916 if (ioat_chan->used_desc.prev &&
917 ioat_chan->used_desc.next == ioat_chan->used_desc.prev->prev) {
919 struct ioat_desc_sw *desc;
920 struct ioat_desc_sw *noop_desc;
921 int i;
923 /* set up the noop descriptor */
924 noop_desc = to_ioat_desc(ioat_chan->used_desc.next);
925 /* set size to non-zero value (channel returns error when size is 0) */
926 noop_desc->hw->size = NULL_DESC_BUFFER_SIZE;
927 noop_desc->hw->ctl = IOAT_DMA_DESCRIPTOR_NUL;
928 noop_desc->hw->src_addr = 0;
929 noop_desc->hw->dst_addr = 0;
931 ioat_chan->used_desc.next = ioat_chan->used_desc.next->next;
932 ioat_chan->pending++;
933 ioat_chan->dmacount++;
935 /* try to get a few more descriptors */
936 for (i = 16; i; i--) {
937 desc = ioat_dma_alloc_descriptor(ioat_chan, GFP_ATOMIC);
938 if (!desc) {
939 dev_err(&ioat_chan->device->pdev->dev,
940 "alloc failed\n");
941 break;
943 list_add_tail(&desc->node, ioat_chan->used_desc.next);
945 desc->hw->next
946 = to_ioat_desc(desc->node.next)->async_tx.phys;
947 to_ioat_desc(desc->node.prev)->hw->next
948 = desc->async_tx.phys;
949 ioat_chan->desccount++;
952 ioat_chan->used_desc.next = noop_desc->node.next;
954 new = to_ioat_desc(ioat_chan->used_desc.next);
955 prefetch(new);
956 ioat_chan->used_desc.next = new->node.next;
958 if (ioat_chan->used_desc.prev == NULL)
959 ioat_chan->used_desc.prev = &new->node;
961 prefetch(new->hw);
962 return new;
965 static struct ioat_desc_sw *ioat_dma_get_next_descriptor(
966 struct ioat_dma_chan *ioat_chan)
968 if (!ioat_chan)
969 return NULL;
971 switch (ioat_chan->device->version) {
972 case IOAT_VER_1_2:
973 return ioat1_dma_get_next_descriptor(ioat_chan);
974 case IOAT_VER_2_0:
975 case IOAT_VER_3_0:
976 return ioat2_dma_get_next_descriptor(ioat_chan);
978 return NULL;
981 static struct dma_async_tx_descriptor *ioat1_dma_prep_memcpy(
982 struct dma_chan *chan,
983 dma_addr_t dma_dest,
984 dma_addr_t dma_src,
985 size_t len,
986 unsigned long flags)
988 struct ioat_dma_chan *ioat_chan = to_ioat_chan(chan);
989 struct ioat_desc_sw *new;
991 spin_lock_bh(&ioat_chan->desc_lock);
992 new = ioat_dma_get_next_descriptor(ioat_chan);
993 spin_unlock_bh(&ioat_chan->desc_lock);
995 if (new) {
996 new->len = len;
997 new->dst = dma_dest;
998 new->src = dma_src;
999 new->async_tx.flags = flags;
1000 return &new->async_tx;
1001 } else {
1002 dev_err(&ioat_chan->device->pdev->dev,
1003 "chan%d - get_next_desc failed: %d descs waiting, %d total desc\n",
1004 chan_num(ioat_chan), ioat_chan->dmacount, ioat_chan->desccount);
1005 return NULL;
1009 static struct dma_async_tx_descriptor *ioat2_dma_prep_memcpy(
1010 struct dma_chan *chan,
1011 dma_addr_t dma_dest,
1012 dma_addr_t dma_src,
1013 size_t len,
1014 unsigned long flags)
1016 struct ioat_dma_chan *ioat_chan = to_ioat_chan(chan);
1017 struct ioat_desc_sw *new;
1019 spin_lock_bh(&ioat_chan->desc_lock);
1020 new = ioat2_dma_get_next_descriptor(ioat_chan);
1023 * leave ioat_chan->desc_lock set in ioat 2 path
1024 * it will get unlocked at end of tx_submit
1027 if (new) {
1028 new->len = len;
1029 new->dst = dma_dest;
1030 new->src = dma_src;
1031 new->async_tx.flags = flags;
1032 return &new->async_tx;
1033 } else {
1034 spin_unlock_bh(&ioat_chan->desc_lock);
1035 dev_err(&ioat_chan->device->pdev->dev,
1036 "chan%d - get_next_desc failed: %d descs waiting, %d total desc\n",
1037 chan_num(ioat_chan), ioat_chan->dmacount, ioat_chan->desccount);
1038 return NULL;
1042 static void ioat_dma_cleanup_tasklet(unsigned long data)
1044 struct ioat_dma_chan *chan = (void *)data;
1045 ioat_dma_memcpy_cleanup(chan);
1046 writew(IOAT_CHANCTRL_INT_DISABLE,
1047 chan->reg_base + IOAT_CHANCTRL_OFFSET);
1050 static void
1051 ioat_dma_unmap(struct ioat_dma_chan *ioat_chan, struct ioat_desc_sw *desc)
1054 * yes we are unmapping both _page and _single
1055 * alloc'd regions with unmap_page. Is this
1056 * *really* that bad?
1058 if (!(desc->async_tx.flags & DMA_COMPL_SKIP_DEST_UNMAP))
1059 pci_unmap_page(ioat_chan->device->pdev,
1060 pci_unmap_addr(desc, dst),
1061 pci_unmap_len(desc, len),
1062 PCI_DMA_FROMDEVICE);
1064 if (!(desc->async_tx.flags & DMA_COMPL_SKIP_SRC_UNMAP))
1065 pci_unmap_page(ioat_chan->device->pdev,
1066 pci_unmap_addr(desc, src),
1067 pci_unmap_len(desc, len),
1068 PCI_DMA_TODEVICE);
1072 * ioat_dma_memcpy_cleanup - cleanup up finished descriptors
1073 * @chan: ioat channel to be cleaned up
1075 static void ioat_dma_memcpy_cleanup(struct ioat_dma_chan *ioat_chan)
1077 unsigned long phys_complete;
1078 struct ioat_desc_sw *desc, *_desc;
1079 dma_cookie_t cookie = 0;
1080 unsigned long desc_phys;
1081 struct ioat_desc_sw *latest_desc;
1083 prefetch(ioat_chan->completion_virt);
1085 if (!spin_trylock_bh(&ioat_chan->cleanup_lock))
1086 return;
1088 /* The completion writeback can happen at any time,
1089 so reads by the driver need to be atomic operations
1090 The descriptor physical addresses are limited to 32-bits
1091 when the CPU can only do a 32-bit mov */
1093 #if (BITS_PER_LONG == 64)
1094 phys_complete =
1095 ioat_chan->completion_virt->full
1096 & IOAT_CHANSTS_COMPLETED_DESCRIPTOR_ADDR;
1097 #else
1098 phys_complete =
1099 ioat_chan->completion_virt->low & IOAT_LOW_COMPLETION_MASK;
1100 #endif
1102 if ((ioat_chan->completion_virt->full
1103 & IOAT_CHANSTS_DMA_TRANSFER_STATUS) ==
1104 IOAT_CHANSTS_DMA_TRANSFER_STATUS_HALTED) {
1105 dev_err(&ioat_chan->device->pdev->dev,
1106 "Channel halted, chanerr = %x\n",
1107 readl(ioat_chan->reg_base + IOAT_CHANERR_OFFSET));
1109 /* TODO do something to salvage the situation */
1112 if (phys_complete == ioat_chan->last_completion) {
1113 spin_unlock_bh(&ioat_chan->cleanup_lock);
1115 * perhaps we're stuck so hard that the watchdog can't go off?
1116 * try to catch it after 2 seconds
1118 if (ioat_chan->device->version != IOAT_VER_3_0) {
1119 if (time_after(jiffies,
1120 ioat_chan->last_completion_time + HZ*WATCHDOG_DELAY)) {
1121 ioat_dma_chan_watchdog(&(ioat_chan->device->work.work));
1122 ioat_chan->last_completion_time = jiffies;
1125 return;
1127 ioat_chan->last_completion_time = jiffies;
1129 cookie = 0;
1130 if (!spin_trylock_bh(&ioat_chan->desc_lock)) {
1131 spin_unlock_bh(&ioat_chan->cleanup_lock);
1132 return;
1135 switch (ioat_chan->device->version) {
1136 case IOAT_VER_1_2:
1137 list_for_each_entry_safe(desc, _desc,
1138 &ioat_chan->used_desc, node) {
1141 * Incoming DMA requests may use multiple descriptors,
1142 * due to exceeding xfercap, perhaps. If so, only the
1143 * last one will have a cookie, and require unmapping.
1145 if (desc->async_tx.cookie) {
1146 cookie = desc->async_tx.cookie;
1147 ioat_dma_unmap(ioat_chan, desc);
1148 if (desc->async_tx.callback) {
1149 desc->async_tx.callback(desc->async_tx.callback_param);
1150 desc->async_tx.callback = NULL;
1154 if (desc->async_tx.phys != phys_complete) {
1156 * a completed entry, but not the last, so clean
1157 * up if the client is done with the descriptor
1159 if (async_tx_test_ack(&desc->async_tx)) {
1160 list_del(&desc->node);
1161 list_add_tail(&desc->node,
1162 &ioat_chan->free_desc);
1163 } else
1164 desc->async_tx.cookie = 0;
1165 } else {
1167 * last used desc. Do not remove, so we can
1168 * append from it, but don't look at it next
1169 * time, either
1171 desc->async_tx.cookie = 0;
1173 /* TODO check status bits? */
1174 break;
1177 break;
1178 case IOAT_VER_2_0:
1179 case IOAT_VER_3_0:
1180 /* has some other thread has already cleaned up? */
1181 if (ioat_chan->used_desc.prev == NULL)
1182 break;
1184 /* work backwards to find latest finished desc */
1185 desc = to_ioat_desc(ioat_chan->used_desc.next);
1186 latest_desc = NULL;
1187 do {
1188 desc = to_ioat_desc(desc->node.prev);
1189 desc_phys = (unsigned long)desc->async_tx.phys
1190 & IOAT_CHANSTS_COMPLETED_DESCRIPTOR_ADDR;
1191 if (desc_phys == phys_complete) {
1192 latest_desc = desc;
1193 break;
1195 } while (&desc->node != ioat_chan->used_desc.prev);
1197 if (latest_desc != NULL) {
1199 /* work forwards to clear finished descriptors */
1200 for (desc = to_ioat_desc(ioat_chan->used_desc.prev);
1201 &desc->node != latest_desc->node.next &&
1202 &desc->node != ioat_chan->used_desc.next;
1203 desc = to_ioat_desc(desc->node.next)) {
1204 if (desc->async_tx.cookie) {
1205 cookie = desc->async_tx.cookie;
1206 desc->async_tx.cookie = 0;
1207 ioat_dma_unmap(ioat_chan, desc);
1208 if (desc->async_tx.callback) {
1209 desc->async_tx.callback(desc->async_tx.callback_param);
1210 desc->async_tx.callback = NULL;
1215 /* move used.prev up beyond those that are finished */
1216 if (&desc->node == ioat_chan->used_desc.next)
1217 ioat_chan->used_desc.prev = NULL;
1218 else
1219 ioat_chan->used_desc.prev = &desc->node;
1221 break;
1224 spin_unlock_bh(&ioat_chan->desc_lock);
1226 ioat_chan->last_completion = phys_complete;
1227 if (cookie != 0)
1228 ioat_chan->completed_cookie = cookie;
1230 spin_unlock_bh(&ioat_chan->cleanup_lock);
1234 * ioat_dma_is_complete - poll the status of a IOAT DMA transaction
1235 * @chan: IOAT DMA channel handle
1236 * @cookie: DMA transaction identifier
1237 * @done: if not %NULL, updated with last completed transaction
1238 * @used: if not %NULL, updated with last used transaction
1240 static enum dma_status ioat_dma_is_complete(struct dma_chan *chan,
1241 dma_cookie_t cookie,
1242 dma_cookie_t *done,
1243 dma_cookie_t *used)
1245 struct ioat_dma_chan *ioat_chan = to_ioat_chan(chan);
1246 dma_cookie_t last_used;
1247 dma_cookie_t last_complete;
1248 enum dma_status ret;
1250 last_used = chan->cookie;
1251 last_complete = ioat_chan->completed_cookie;
1252 ioat_chan->watchdog_tcp_cookie = cookie;
1254 if (done)
1255 *done = last_complete;
1256 if (used)
1257 *used = last_used;
1259 ret = dma_async_is_complete(cookie, last_complete, last_used);
1260 if (ret == DMA_SUCCESS)
1261 return ret;
1263 ioat_dma_memcpy_cleanup(ioat_chan);
1265 last_used = chan->cookie;
1266 last_complete = ioat_chan->completed_cookie;
1268 if (done)
1269 *done = last_complete;
1270 if (used)
1271 *used = last_used;
1273 return dma_async_is_complete(cookie, last_complete, last_used);
1276 static void ioat_dma_start_null_desc(struct ioat_dma_chan *ioat_chan)
1278 struct ioat_desc_sw *desc;
1280 spin_lock_bh(&ioat_chan->desc_lock);
1282 desc = ioat_dma_get_next_descriptor(ioat_chan);
1284 if (!desc) {
1285 dev_err(&ioat_chan->device->pdev->dev,
1286 "Unable to start null desc - get next desc failed\n");
1287 spin_unlock_bh(&ioat_chan->desc_lock);
1288 return;
1291 desc->hw->ctl = IOAT_DMA_DESCRIPTOR_NUL
1292 | IOAT_DMA_DESCRIPTOR_CTL_INT_GN
1293 | IOAT_DMA_DESCRIPTOR_CTL_CP_STS;
1294 /* set size to non-zero value (channel returns error when size is 0) */
1295 desc->hw->size = NULL_DESC_BUFFER_SIZE;
1296 desc->hw->src_addr = 0;
1297 desc->hw->dst_addr = 0;
1298 async_tx_ack(&desc->async_tx);
1299 switch (ioat_chan->device->version) {
1300 case IOAT_VER_1_2:
1301 desc->hw->next = 0;
1302 list_add_tail(&desc->node, &ioat_chan->used_desc);
1304 writel(((u64) desc->async_tx.phys) & 0x00000000FFFFFFFF,
1305 ioat_chan->reg_base + IOAT1_CHAINADDR_OFFSET_LOW);
1306 writel(((u64) desc->async_tx.phys) >> 32,
1307 ioat_chan->reg_base + IOAT1_CHAINADDR_OFFSET_HIGH);
1309 writeb(IOAT_CHANCMD_START, ioat_chan->reg_base
1310 + IOAT_CHANCMD_OFFSET(ioat_chan->device->version));
1311 break;
1312 case IOAT_VER_2_0:
1313 case IOAT_VER_3_0:
1314 writel(((u64) desc->async_tx.phys) & 0x00000000FFFFFFFF,
1315 ioat_chan->reg_base + IOAT2_CHAINADDR_OFFSET_LOW);
1316 writel(((u64) desc->async_tx.phys) >> 32,
1317 ioat_chan->reg_base + IOAT2_CHAINADDR_OFFSET_HIGH);
1319 ioat_chan->dmacount++;
1320 __ioat2_dma_memcpy_issue_pending(ioat_chan);
1321 break;
1323 spin_unlock_bh(&ioat_chan->desc_lock);
1327 * Perform a IOAT transaction to verify the HW works.
1329 #define IOAT_TEST_SIZE 2000
1331 static void ioat_dma_test_callback(void *dma_async_param)
1333 printk(KERN_ERR "ioatdma: ioat_dma_test_callback(%p)\n",
1334 dma_async_param);
1338 * ioat_dma_self_test - Perform a IOAT transaction to verify the HW works.
1339 * @device: device to be tested
1341 static int ioat_dma_self_test(struct ioatdma_device *device)
1343 int i;
1344 u8 *src;
1345 u8 *dest;
1346 struct dma_chan *dma_chan;
1347 struct dma_async_tx_descriptor *tx;
1348 dma_addr_t dma_dest, dma_src;
1349 dma_cookie_t cookie;
1350 int err = 0;
1352 src = kzalloc(sizeof(u8) * IOAT_TEST_SIZE, GFP_KERNEL);
1353 if (!src)
1354 return -ENOMEM;
1355 dest = kzalloc(sizeof(u8) * IOAT_TEST_SIZE, GFP_KERNEL);
1356 if (!dest) {
1357 kfree(src);
1358 return -ENOMEM;
1361 /* Fill in src buffer */
1362 for (i = 0; i < IOAT_TEST_SIZE; i++)
1363 src[i] = (u8)i;
1365 /* Start copy, using first DMA channel */
1366 dma_chan = container_of(device->common.channels.next,
1367 struct dma_chan,
1368 device_node);
1369 if (device->common.device_alloc_chan_resources(dma_chan, NULL) < 1) {
1370 dev_err(&device->pdev->dev,
1371 "selftest cannot allocate chan resource\n");
1372 err = -ENODEV;
1373 goto out;
1376 dma_src = dma_map_single(dma_chan->device->dev, src, IOAT_TEST_SIZE,
1377 DMA_TO_DEVICE);
1378 dma_dest = dma_map_single(dma_chan->device->dev, dest, IOAT_TEST_SIZE,
1379 DMA_FROM_DEVICE);
1380 tx = device->common.device_prep_dma_memcpy(dma_chan, dma_dest, dma_src,
1381 IOAT_TEST_SIZE, 0);
1382 if (!tx) {
1383 dev_err(&device->pdev->dev,
1384 "Self-test prep failed, disabling\n");
1385 err = -ENODEV;
1386 goto free_resources;
1389 async_tx_ack(tx);
1390 tx->callback = ioat_dma_test_callback;
1391 tx->callback_param = (void *)0x8086;
1392 cookie = tx->tx_submit(tx);
1393 if (cookie < 0) {
1394 dev_err(&device->pdev->dev,
1395 "Self-test setup failed, disabling\n");
1396 err = -ENODEV;
1397 goto free_resources;
1399 device->common.device_issue_pending(dma_chan);
1400 msleep(1);
1402 if (device->common.device_is_tx_complete(dma_chan, cookie, NULL, NULL)
1403 != DMA_SUCCESS) {
1404 dev_err(&device->pdev->dev,
1405 "Self-test copy timed out, disabling\n");
1406 err = -ENODEV;
1407 goto free_resources;
1409 if (memcmp(src, dest, IOAT_TEST_SIZE)) {
1410 dev_err(&device->pdev->dev,
1411 "Self-test copy failed compare, disabling\n");
1412 err = -ENODEV;
1413 goto free_resources;
1416 free_resources:
1417 device->common.device_free_chan_resources(dma_chan);
1418 out:
1419 kfree(src);
1420 kfree(dest);
1421 return err;
1424 static char ioat_interrupt_style[32] = "msix";
1425 module_param_string(ioat_interrupt_style, ioat_interrupt_style,
1426 sizeof(ioat_interrupt_style), 0644);
1427 MODULE_PARM_DESC(ioat_interrupt_style,
1428 "set ioat interrupt style: msix (default), "
1429 "msix-single-vector, msi, intx)");
1432 * ioat_dma_setup_interrupts - setup interrupt handler
1433 * @device: ioat device
1435 static int ioat_dma_setup_interrupts(struct ioatdma_device *device)
1437 struct ioat_dma_chan *ioat_chan;
1438 int err, i, j, msixcnt;
1439 u8 intrctrl = 0;
1441 if (!strcmp(ioat_interrupt_style, "msix"))
1442 goto msix;
1443 if (!strcmp(ioat_interrupt_style, "msix-single-vector"))
1444 goto msix_single_vector;
1445 if (!strcmp(ioat_interrupt_style, "msi"))
1446 goto msi;
1447 if (!strcmp(ioat_interrupt_style, "intx"))
1448 goto intx;
1449 dev_err(&device->pdev->dev, "invalid ioat_interrupt_style %s\n",
1450 ioat_interrupt_style);
1451 goto err_no_irq;
1453 msix:
1454 /* The number of MSI-X vectors should equal the number of channels */
1455 msixcnt = device->common.chancnt;
1456 for (i = 0; i < msixcnt; i++)
1457 device->msix_entries[i].entry = i;
1459 err = pci_enable_msix(device->pdev, device->msix_entries, msixcnt);
1460 if (err < 0)
1461 goto msi;
1462 if (err > 0)
1463 goto msix_single_vector;
1465 for (i = 0; i < msixcnt; i++) {
1466 ioat_chan = ioat_lookup_chan_by_index(device, i);
1467 err = request_irq(device->msix_entries[i].vector,
1468 ioat_dma_do_interrupt_msix,
1469 0, "ioat-msix", ioat_chan);
1470 if (err) {
1471 for (j = 0; j < i; j++) {
1472 ioat_chan =
1473 ioat_lookup_chan_by_index(device, j);
1474 free_irq(device->msix_entries[j].vector,
1475 ioat_chan);
1477 goto msix_single_vector;
1480 intrctrl |= IOAT_INTRCTRL_MSIX_VECTOR_CONTROL;
1481 device->irq_mode = msix_multi_vector;
1482 goto done;
1484 msix_single_vector:
1485 device->msix_entries[0].entry = 0;
1486 err = pci_enable_msix(device->pdev, device->msix_entries, 1);
1487 if (err)
1488 goto msi;
1490 err = request_irq(device->msix_entries[0].vector, ioat_dma_do_interrupt,
1491 0, "ioat-msix", device);
1492 if (err) {
1493 pci_disable_msix(device->pdev);
1494 goto msi;
1496 device->irq_mode = msix_single_vector;
1497 goto done;
1499 msi:
1500 err = pci_enable_msi(device->pdev);
1501 if (err)
1502 goto intx;
1504 err = request_irq(device->pdev->irq, ioat_dma_do_interrupt,
1505 0, "ioat-msi", device);
1506 if (err) {
1507 pci_disable_msi(device->pdev);
1508 goto intx;
1511 * CB 1.2 devices need a bit set in configuration space to enable MSI
1513 if (device->version == IOAT_VER_1_2) {
1514 u32 dmactrl;
1515 pci_read_config_dword(device->pdev,
1516 IOAT_PCI_DMACTRL_OFFSET, &dmactrl);
1517 dmactrl |= IOAT_PCI_DMACTRL_MSI_EN;
1518 pci_write_config_dword(device->pdev,
1519 IOAT_PCI_DMACTRL_OFFSET, dmactrl);
1521 device->irq_mode = msi;
1522 goto done;
1524 intx:
1525 err = request_irq(device->pdev->irq, ioat_dma_do_interrupt,
1526 IRQF_SHARED, "ioat-intx", device);
1527 if (err)
1528 goto err_no_irq;
1529 device->irq_mode = intx;
1531 done:
1532 intrctrl |= IOAT_INTRCTRL_MASTER_INT_EN;
1533 writeb(intrctrl, device->reg_base + IOAT_INTRCTRL_OFFSET);
1534 return 0;
1536 err_no_irq:
1537 /* Disable all interrupt generation */
1538 writeb(0, device->reg_base + IOAT_INTRCTRL_OFFSET);
1539 dev_err(&device->pdev->dev, "no usable interrupts\n");
1540 device->irq_mode = none;
1541 return -1;
1545 * ioat_dma_remove_interrupts - remove whatever interrupts were set
1546 * @device: ioat device
1548 static void ioat_dma_remove_interrupts(struct ioatdma_device *device)
1550 struct ioat_dma_chan *ioat_chan;
1551 int i;
1553 /* Disable all interrupt generation */
1554 writeb(0, device->reg_base + IOAT_INTRCTRL_OFFSET);
1556 switch (device->irq_mode) {
1557 case msix_multi_vector:
1558 for (i = 0; i < device->common.chancnt; i++) {
1559 ioat_chan = ioat_lookup_chan_by_index(device, i);
1560 free_irq(device->msix_entries[i].vector, ioat_chan);
1562 pci_disable_msix(device->pdev);
1563 break;
1564 case msix_single_vector:
1565 free_irq(device->msix_entries[0].vector, device);
1566 pci_disable_msix(device->pdev);
1567 break;
1568 case msi:
1569 free_irq(device->pdev->irq, device);
1570 pci_disable_msi(device->pdev);
1571 break;
1572 case intx:
1573 free_irq(device->pdev->irq, device);
1574 break;
1575 case none:
1576 dev_warn(&device->pdev->dev,
1577 "call to %s without interrupts setup\n", __func__);
1579 device->irq_mode = none;
1582 struct ioatdma_device *ioat_dma_probe(struct pci_dev *pdev,
1583 void __iomem *iobase)
1585 int err;
1586 struct ioatdma_device *device;
1588 device = kzalloc(sizeof(*device), GFP_KERNEL);
1589 if (!device) {
1590 err = -ENOMEM;
1591 goto err_kzalloc;
1593 device->pdev = pdev;
1594 device->reg_base = iobase;
1595 device->version = readb(device->reg_base + IOAT_VER_OFFSET);
1597 /* DMA coherent memory pool for DMA descriptor allocations */
1598 device->dma_pool = pci_pool_create("dma_desc_pool", pdev,
1599 sizeof(struct ioat_dma_descriptor),
1600 64, 0);
1601 if (!device->dma_pool) {
1602 err = -ENOMEM;
1603 goto err_dma_pool;
1606 device->completion_pool = pci_pool_create("completion_pool", pdev,
1607 sizeof(u64), SMP_CACHE_BYTES,
1608 SMP_CACHE_BYTES);
1609 if (!device->completion_pool) {
1610 err = -ENOMEM;
1611 goto err_completion_pool;
1614 INIT_LIST_HEAD(&device->common.channels);
1615 ioat_dma_enumerate_channels(device);
1617 device->common.device_alloc_chan_resources =
1618 ioat_dma_alloc_chan_resources;
1619 device->common.device_free_chan_resources =
1620 ioat_dma_free_chan_resources;
1621 device->common.dev = &pdev->dev;
1623 dma_cap_set(DMA_MEMCPY, device->common.cap_mask);
1624 device->common.device_is_tx_complete = ioat_dma_is_complete;
1625 switch (device->version) {
1626 case IOAT_VER_1_2:
1627 device->common.device_prep_dma_memcpy = ioat1_dma_prep_memcpy;
1628 device->common.device_issue_pending =
1629 ioat1_dma_memcpy_issue_pending;
1630 break;
1631 case IOAT_VER_2_0:
1632 case IOAT_VER_3_0:
1633 device->common.device_prep_dma_memcpy = ioat2_dma_prep_memcpy;
1634 device->common.device_issue_pending =
1635 ioat2_dma_memcpy_issue_pending;
1636 break;
1639 dev_err(&device->pdev->dev,
1640 "Intel(R) I/OAT DMA Engine found,"
1641 " %d channels, device version 0x%02x, driver version %s\n",
1642 device->common.chancnt, device->version, IOAT_DMA_VERSION);
1644 err = ioat_dma_setup_interrupts(device);
1645 if (err)
1646 goto err_setup_interrupts;
1648 err = ioat_dma_self_test(device);
1649 if (err)
1650 goto err_self_test;
1652 ioat_set_tcp_copy_break(device);
1654 dma_async_device_register(&device->common);
1656 if (device->version != IOAT_VER_3_0) {
1657 INIT_DELAYED_WORK(&device->work, ioat_dma_chan_watchdog);
1658 schedule_delayed_work(&device->work,
1659 WATCHDOG_DELAY);
1662 return device;
1664 err_self_test:
1665 ioat_dma_remove_interrupts(device);
1666 err_setup_interrupts:
1667 pci_pool_destroy(device->completion_pool);
1668 err_completion_pool:
1669 pci_pool_destroy(device->dma_pool);
1670 err_dma_pool:
1671 kfree(device);
1672 err_kzalloc:
1673 dev_err(&pdev->dev,
1674 "Intel(R) I/OAT DMA Engine initialization failed\n");
1675 return NULL;
1678 void ioat_dma_remove(struct ioatdma_device *device)
1680 struct dma_chan *chan, *_chan;
1681 struct ioat_dma_chan *ioat_chan;
1683 ioat_dma_remove_interrupts(device);
1685 dma_async_device_unregister(&device->common);
1687 pci_pool_destroy(device->dma_pool);
1688 pci_pool_destroy(device->completion_pool);
1690 iounmap(device->reg_base);
1691 pci_release_regions(device->pdev);
1692 pci_disable_device(device->pdev);
1694 if (device->version != IOAT_VER_3_0) {
1695 cancel_delayed_work(&device->work);
1698 list_for_each_entry_safe(chan, _chan,
1699 &device->common.channels, device_node) {
1700 ioat_chan = to_ioat_chan(chan);
1701 list_del(&chan->device_node);
1702 kfree(ioat_chan);
1704 kfree(device);