1 /*****************************************************************************
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License as published by the
7 * Free Software Foundation; either version 2 of the License, or (at your
8 * option) any later version.
10 * XILINX IS PROVIDING THIS DESIGN, CODE, OR INFORMATION "AS IS"
11 * AS A COURTESY TO YOU, SOLELY FOR USE IN DEVELOPING PROGRAMS AND
12 * SOLUTIONS FOR XILINX DEVICES. BY PROVIDING THIS DESIGN, CODE,
13 * OR INFORMATION AS ONE POSSIBLE IMPLEMENTATION OF THIS FEATURE,
14 * APPLICATION OR STANDARD, XILINX IS MAKING NO REPRESENTATION
15 * THAT THIS IMPLEMENTATION IS FREE FROM ANY CLAIMS OF INFRINGEMENT,
16 * AND YOU ARE RESPONSIBLE FOR OBTAINING ANY RIGHTS YOU MAY REQUIRE
17 * FOR YOUR IMPLEMENTATION. XILINX EXPRESSLY DISCLAIMS ANY
18 * WARRANTY WHATSOEVER WITH RESPECT TO THE ADEQUACY OF THE
19 * IMPLEMENTATION, INCLUDING BUT NOT LIMITED TO ANY WARRANTIES OR
20 * REPRESENTATIONS THAT THIS IMPLEMENTATION IS FREE FROM CLAIMS OF
21 * INFRINGEMENT, IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS
22 * FOR A PARTICULAR PURPOSE.
24 * Xilinx products are not intended for use in life support appliances,
25 * devices, or systems. Use in such applications is expressly prohibited.
27 * (c) Copyright 2003-2007 Xilinx Inc.
28 * All rights reserved.
30 * You should have received a copy of the GNU General Public License along
31 * with this program; if not, write to the Free Software Foundation, Inc.,
32 * 675 Mass Ave, Cambridge, MA 02139, USA.
34 *****************************************************************************/
36 #ifndef XILINX_HWICAP_H_ /* prevent circular inclusions */
37 #define XILINX_HWICAP_H_ /* by using protection macros */
39 #include <linux/types.h>
40 #include <linux/cdev.h>
41 #include <linux/version.h>
42 #include <linux/platform_device.h>
46 struct hwicap_drvdata
{
47 u32 write_buffer_in_use
; /* Always in [0,3] */
49 u32 read_buffer_in_use
; /* Always in [0,3] */
51 resource_size_t mem_start
;/* phys. address of the control registers */
52 resource_size_t mem_end
; /* phys. address of the control registers */
53 resource_size_t mem_size
;
54 void __iomem
*base_address
;/* virt. address of the control registers */
57 struct cdev cdev
; /* Char device structure */
60 const struct hwicap_driver_config
*config
;
61 const struct config_registers
*config_regs
;
67 struct hwicap_driver_config
{
68 /* Read configuration data given by size into the data buffer.
69 Return 0 if successful. */
70 int (*get_configuration
)(struct hwicap_drvdata
*drvdata
, u32
*data
,
72 /* Write configuration data given by size from the data buffer.
73 Return 0 if successful. */
74 int (*set_configuration
)(struct hwicap_drvdata
*drvdata
, u32
*data
,
76 /* Get the status register, bit pattern given by:
77 * D8 - 0 = configuration error
78 * D7 - 1 = alignment found
79 * D6 - 1 = readback in progress
80 * D5 - 0 = abort in progress
85 * D0 - 1 = operation completed
87 u32 (*get_status
)(struct hwicap_drvdata
*drvdata
);
89 void (*reset
)(struct hwicap_drvdata
*drvdata
);
92 /* Number of times to poll the done regsiter */
93 #define XHI_MAX_RETRIES 10
95 /************ Constant Definitions *************/
97 #define XHI_PAD_FRAMES 0x1
99 /* Mask for calculating configuration packet headers */
100 #define XHI_WORD_COUNT_MASK_TYPE_1 0x7FFUL
101 #define XHI_WORD_COUNT_MASK_TYPE_2 0x1FFFFFUL
102 #define XHI_TYPE_MASK 0x7
103 #define XHI_REGISTER_MASK 0xF
104 #define XHI_OP_MASK 0x3
106 #define XHI_TYPE_SHIFT 29
107 #define XHI_REGISTER_SHIFT 13
108 #define XHI_OP_SHIFT 27
112 #define XHI_OP_WRITE 2
113 #define XHI_OP_READ 1
115 /* Address Block Types */
116 #define XHI_FAR_CLB_BLOCK 0
117 #define XHI_FAR_BRAM_BLOCK 1
118 #define XHI_FAR_BRAM_INT_BLOCK 2
120 struct config_registers
{
145 /* Configuration Commands */
146 #define XHI_CMD_NULL 0
147 #define XHI_CMD_WCFG 1
148 #define XHI_CMD_MFW 2
149 #define XHI_CMD_DGHIGH 3
150 #define XHI_CMD_RCFG 4
151 #define XHI_CMD_START 5
152 #define XHI_CMD_RCAP 6
153 #define XHI_CMD_RCRC 7
154 #define XHI_CMD_AGHIGH 8
155 #define XHI_CMD_SWITCH 9
156 #define XHI_CMD_GRESTORE 10
157 #define XHI_CMD_SHUTDOWN 11
158 #define XHI_CMD_GCAPTURE 12
159 #define XHI_CMD_DESYNCH 13
160 #define XHI_CMD_IPROG 15 /* Only in Virtex5 */
161 #define XHI_CMD_CRCC 16 /* Only in Virtex5 */
162 #define XHI_CMD_LTIMER 17 /* Only in Virtex5 */
164 /* Packet constants */
165 #define XHI_SYNC_PACKET 0xAA995566UL
166 #define XHI_DUMMY_PACKET 0xFFFFFFFFUL
167 #define XHI_NOOP_PACKET (XHI_TYPE_1 << XHI_TYPE_SHIFT)
168 #define XHI_TYPE_2_READ ((XHI_TYPE_2 << XHI_TYPE_SHIFT) | \
169 (XHI_OP_READ << XHI_OP_SHIFT))
171 #define XHI_TYPE_2_WRITE ((XHI_TYPE_2 << XHI_TYPE_SHIFT) | \
172 (XHI_OP_WRITE << XHI_OP_SHIFT))
174 #define XHI_TYPE2_CNT_MASK 0x07FFFFFF
176 #define XHI_TYPE_1_PACKET_MAX_WORDS 2047UL
177 #define XHI_TYPE_1_HEADER_BYTES 4
178 #define XHI_TYPE_2_HEADER_BYTES 8
180 /* Constant to use for CRC check when CRC has been disabled */
181 #define XHI_DISABLED_AUTO_CRC 0x0000DEFCUL
183 /* Meanings of the bits returned by get_status */
184 #define XHI_SR_CFGERR_N_MASK 0x00000100 /* Config Error Mask */
185 #define XHI_SR_DALIGN_MASK 0x00000080 /* Data Alignment Mask */
186 #define XHI_SR_RIP_MASK 0x00000040 /* Read back Mask */
187 #define XHI_SR_IN_ABORT_N_MASK 0x00000020 /* Select Map Abort Mask */
188 #define XHI_SR_DONE_MASK 0x00000001 /* Done bit Mask */
191 * hwicap_type_1_read - Generates a Type 1 read packet header.
192 * @reg: is the address of the register to be read back.
194 * Generates a Type 1 read packet header, which is used to indirectly
195 * read registers in the configuration logic. This packet must then
196 * be sent through the icap device, and a return packet received with
199 static inline u32
hwicap_type_1_read(u32 reg
)
201 return (XHI_TYPE_1
<< XHI_TYPE_SHIFT
) |
202 (reg
<< XHI_REGISTER_SHIFT
) |
203 (XHI_OP_READ
<< XHI_OP_SHIFT
);
207 * hwicap_type_1_write - Generates a Type 1 write packet header
208 * @reg: is the address of the register to be read back.
210 static inline u32
hwicap_type_1_write(u32 reg
)
212 return (XHI_TYPE_1
<< XHI_TYPE_SHIFT
) |
213 (reg
<< XHI_REGISTER_SHIFT
) |
214 (XHI_OP_WRITE
<< XHI_OP_SHIFT
);