Merge branch 'suspend' of git://git.kernel.org/pub/scm/linux/kernel/git/lenb/linux...
[linux-2.6/mini2440.git] / drivers / pci / pci.c
blob7869f8f75c9e97d01ae6161d635c01d99076df20
1 /*
2 * PCI Bus Services, see include/linux/pci.h for further explanation.
4 * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter,
5 * David Mosberger-Tang
7 * Copyright 1997 -- 2000 Martin Mares <mj@ucw.cz>
8 */
10 #include <linux/kernel.h>
11 #include <linux/delay.h>
12 #include <linux/init.h>
13 #include <linux/pci.h>
14 #include <linux/pm.h>
15 #include <linux/module.h>
16 #include <linux/spinlock.h>
17 #include <linux/string.h>
18 #include <linux/log2.h>
19 #include <linux/pci-aspm.h>
20 #include <asm/dma.h> /* isa_dma_bridge_buggy */
21 #include "pci.h"
23 unsigned int pci_pm_d3_delay = 10;
25 #ifdef CONFIG_PCI_DOMAINS
26 int pci_domains_supported = 1;
27 #endif
29 #define DEFAULT_CARDBUS_IO_SIZE (256)
30 #define DEFAULT_CARDBUS_MEM_SIZE (64*1024*1024)
31 /* pci=cbmemsize=nnM,cbiosize=nn can override this */
32 unsigned long pci_cardbus_io_size = DEFAULT_CARDBUS_IO_SIZE;
33 unsigned long pci_cardbus_mem_size = DEFAULT_CARDBUS_MEM_SIZE;
35 /**
36 * pci_bus_max_busnr - returns maximum PCI bus number of given bus' children
37 * @bus: pointer to PCI bus structure to search
39 * Given a PCI bus, returns the highest PCI bus number present in the set
40 * including the given PCI bus and its list of child PCI buses.
42 unsigned char pci_bus_max_busnr(struct pci_bus* bus)
44 struct list_head *tmp;
45 unsigned char max, n;
47 max = bus->subordinate;
48 list_for_each(tmp, &bus->children) {
49 n = pci_bus_max_busnr(pci_bus_b(tmp));
50 if(n > max)
51 max = n;
53 return max;
55 EXPORT_SYMBOL_GPL(pci_bus_max_busnr);
57 #if 0
58 /**
59 * pci_max_busnr - returns maximum PCI bus number
61 * Returns the highest PCI bus number present in the system global list of
62 * PCI buses.
64 unsigned char __devinit
65 pci_max_busnr(void)
67 struct pci_bus *bus = NULL;
68 unsigned char max, n;
70 max = 0;
71 while ((bus = pci_find_next_bus(bus)) != NULL) {
72 n = pci_bus_max_busnr(bus);
73 if(n > max)
74 max = n;
76 return max;
79 #endif /* 0 */
81 #define PCI_FIND_CAP_TTL 48
83 static int __pci_find_next_cap_ttl(struct pci_bus *bus, unsigned int devfn,
84 u8 pos, int cap, int *ttl)
86 u8 id;
88 while ((*ttl)--) {
89 pci_bus_read_config_byte(bus, devfn, pos, &pos);
90 if (pos < 0x40)
91 break;
92 pos &= ~3;
93 pci_bus_read_config_byte(bus, devfn, pos + PCI_CAP_LIST_ID,
94 &id);
95 if (id == 0xff)
96 break;
97 if (id == cap)
98 return pos;
99 pos += PCI_CAP_LIST_NEXT;
101 return 0;
104 static int __pci_find_next_cap(struct pci_bus *bus, unsigned int devfn,
105 u8 pos, int cap)
107 int ttl = PCI_FIND_CAP_TTL;
109 return __pci_find_next_cap_ttl(bus, devfn, pos, cap, &ttl);
112 int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap)
114 return __pci_find_next_cap(dev->bus, dev->devfn,
115 pos + PCI_CAP_LIST_NEXT, cap);
117 EXPORT_SYMBOL_GPL(pci_find_next_capability);
119 static int __pci_bus_find_cap_start(struct pci_bus *bus,
120 unsigned int devfn, u8 hdr_type)
122 u16 status;
124 pci_bus_read_config_word(bus, devfn, PCI_STATUS, &status);
125 if (!(status & PCI_STATUS_CAP_LIST))
126 return 0;
128 switch (hdr_type) {
129 case PCI_HEADER_TYPE_NORMAL:
130 case PCI_HEADER_TYPE_BRIDGE:
131 return PCI_CAPABILITY_LIST;
132 case PCI_HEADER_TYPE_CARDBUS:
133 return PCI_CB_CAPABILITY_LIST;
134 default:
135 return 0;
138 return 0;
142 * pci_find_capability - query for devices' capabilities
143 * @dev: PCI device to query
144 * @cap: capability code
146 * Tell if a device supports a given PCI capability.
147 * Returns the address of the requested capability structure within the
148 * device's PCI configuration space or 0 in case the device does not
149 * support it. Possible values for @cap:
151 * %PCI_CAP_ID_PM Power Management
152 * %PCI_CAP_ID_AGP Accelerated Graphics Port
153 * %PCI_CAP_ID_VPD Vital Product Data
154 * %PCI_CAP_ID_SLOTID Slot Identification
155 * %PCI_CAP_ID_MSI Message Signalled Interrupts
156 * %PCI_CAP_ID_CHSWP CompactPCI HotSwap
157 * %PCI_CAP_ID_PCIX PCI-X
158 * %PCI_CAP_ID_EXP PCI Express
160 int pci_find_capability(struct pci_dev *dev, int cap)
162 int pos;
164 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
165 if (pos)
166 pos = __pci_find_next_cap(dev->bus, dev->devfn, pos, cap);
168 return pos;
172 * pci_bus_find_capability - query for devices' capabilities
173 * @bus: the PCI bus to query
174 * @devfn: PCI device to query
175 * @cap: capability code
177 * Like pci_find_capability() but works for pci devices that do not have a
178 * pci_dev structure set up yet.
180 * Returns the address of the requested capability structure within the
181 * device's PCI configuration space or 0 in case the device does not
182 * support it.
184 int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap)
186 int pos;
187 u8 hdr_type;
189 pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type);
191 pos = __pci_bus_find_cap_start(bus, devfn, hdr_type & 0x7f);
192 if (pos)
193 pos = __pci_find_next_cap(bus, devfn, pos, cap);
195 return pos;
199 * pci_find_ext_capability - Find an extended capability
200 * @dev: PCI device to query
201 * @cap: capability code
203 * Returns the address of the requested extended capability structure
204 * within the device's PCI configuration space or 0 if the device does
205 * not support it. Possible values for @cap:
207 * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
208 * %PCI_EXT_CAP_ID_VC Virtual Channel
209 * %PCI_EXT_CAP_ID_DSN Device Serial Number
210 * %PCI_EXT_CAP_ID_PWR Power Budgeting
212 int pci_find_ext_capability(struct pci_dev *dev, int cap)
214 u32 header;
215 int ttl = 480; /* 3840 bytes, minimum 8 bytes per capability */
216 int pos = 0x100;
218 if (dev->cfg_size <= 256)
219 return 0;
221 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
222 return 0;
225 * If we have no capabilities, this is indicated by cap ID,
226 * cap version and next pointer all being 0.
228 if (header == 0)
229 return 0;
231 while (ttl-- > 0) {
232 if (PCI_EXT_CAP_ID(header) == cap)
233 return pos;
235 pos = PCI_EXT_CAP_NEXT(header);
236 if (pos < 0x100)
237 break;
239 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
240 break;
243 return 0;
245 EXPORT_SYMBOL_GPL(pci_find_ext_capability);
247 static int __pci_find_next_ht_cap(struct pci_dev *dev, int pos, int ht_cap)
249 int rc, ttl = PCI_FIND_CAP_TTL;
250 u8 cap, mask;
252 if (ht_cap == HT_CAPTYPE_SLAVE || ht_cap == HT_CAPTYPE_HOST)
253 mask = HT_3BIT_CAP_MASK;
254 else
255 mask = HT_5BIT_CAP_MASK;
257 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn, pos,
258 PCI_CAP_ID_HT, &ttl);
259 while (pos) {
260 rc = pci_read_config_byte(dev, pos + 3, &cap);
261 if (rc != PCIBIOS_SUCCESSFUL)
262 return 0;
264 if ((cap & mask) == ht_cap)
265 return pos;
267 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn,
268 pos + PCI_CAP_LIST_NEXT,
269 PCI_CAP_ID_HT, &ttl);
272 return 0;
275 * pci_find_next_ht_capability - query a device's Hypertransport capabilities
276 * @dev: PCI device to query
277 * @pos: Position from which to continue searching
278 * @ht_cap: Hypertransport capability code
280 * To be used in conjunction with pci_find_ht_capability() to search for
281 * all capabilities matching @ht_cap. @pos should always be a value returned
282 * from pci_find_ht_capability().
284 * NB. To be 100% safe against broken PCI devices, the caller should take
285 * steps to avoid an infinite loop.
287 int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap)
289 return __pci_find_next_ht_cap(dev, pos + PCI_CAP_LIST_NEXT, ht_cap);
291 EXPORT_SYMBOL_GPL(pci_find_next_ht_capability);
294 * pci_find_ht_capability - query a device's Hypertransport capabilities
295 * @dev: PCI device to query
296 * @ht_cap: Hypertransport capability code
298 * Tell if a device supports a given Hypertransport capability.
299 * Returns an address within the device's PCI configuration space
300 * or 0 in case the device does not support the request capability.
301 * The address points to the PCI capability, of type PCI_CAP_ID_HT,
302 * which has a Hypertransport capability matching @ht_cap.
304 int pci_find_ht_capability(struct pci_dev *dev, int ht_cap)
306 int pos;
308 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
309 if (pos)
310 pos = __pci_find_next_ht_cap(dev, pos, ht_cap);
312 return pos;
314 EXPORT_SYMBOL_GPL(pci_find_ht_capability);
317 * pci_find_parent_resource - return resource region of parent bus of given region
318 * @dev: PCI device structure contains resources to be searched
319 * @res: child resource record for which parent is sought
321 * For given resource region of given device, return the resource
322 * region of parent bus the given region is contained in or where
323 * it should be allocated from.
325 struct resource *
326 pci_find_parent_resource(const struct pci_dev *dev, struct resource *res)
328 const struct pci_bus *bus = dev->bus;
329 int i;
330 struct resource *best = NULL;
332 for(i = 0; i < PCI_BUS_NUM_RESOURCES; i++) {
333 struct resource *r = bus->resource[i];
334 if (!r)
335 continue;
336 if (res->start && !(res->start >= r->start && res->end <= r->end))
337 continue; /* Not contained */
338 if ((res->flags ^ r->flags) & (IORESOURCE_IO | IORESOURCE_MEM))
339 continue; /* Wrong type */
340 if (!((res->flags ^ r->flags) & IORESOURCE_PREFETCH))
341 return r; /* Exact match */
342 if ((res->flags & IORESOURCE_PREFETCH) && !(r->flags & IORESOURCE_PREFETCH))
343 best = r; /* Approximating prefetchable by non-prefetchable */
345 return best;
349 * pci_restore_bars - restore a devices BAR values (e.g. after wake-up)
350 * @dev: PCI device to have its BARs restored
352 * Restore the BAR values for a given device, so as to make it
353 * accessible by its driver.
355 static void
356 pci_restore_bars(struct pci_dev *dev)
358 int i, numres;
360 switch (dev->hdr_type) {
361 case PCI_HEADER_TYPE_NORMAL:
362 numres = 6;
363 break;
364 case PCI_HEADER_TYPE_BRIDGE:
365 numres = 2;
366 break;
367 case PCI_HEADER_TYPE_CARDBUS:
368 numres = 1;
369 break;
370 default:
371 /* Should never get here, but just in case... */
372 return;
375 for (i = 0; i < numres; i ++)
376 pci_update_resource(dev, &dev->resource[i], i);
379 int (*platform_pci_set_power_state)(struct pci_dev *dev, pci_power_t t);
382 * pci_set_power_state - Set the power state of a PCI device
383 * @dev: PCI device to be suspended
384 * @state: PCI power state (D0, D1, D2, D3hot, D3cold) we're entering
386 * Transition a device to a new power state, using the Power Management
387 * Capabilities in the device's config space.
389 * RETURN VALUE:
390 * -EINVAL if trying to enter a lower state than we're already in.
391 * 0 if we're already in the requested state.
392 * -EIO if device does not support PCI PM.
393 * 0 if we can successfully change the power state.
396 pci_set_power_state(struct pci_dev *dev, pci_power_t state)
398 int pm, need_restore = 0;
399 u16 pmcsr, pmc;
401 /* bound the state we're entering */
402 if (state > PCI_D3hot)
403 state = PCI_D3hot;
406 * If the device or the parent bridge can't support PCI PM, ignore
407 * the request if we're doing anything besides putting it into D0
408 * (which would only happen on boot).
410 if ((state == PCI_D1 || state == PCI_D2) && pci_no_d1d2(dev))
411 return 0;
413 /* find PCI PM capability in list */
414 pm = pci_find_capability(dev, PCI_CAP_ID_PM);
416 /* abort if the device doesn't support PM capabilities */
417 if (!pm)
418 return -EIO;
420 /* Validate current state:
421 * Can enter D0 from any state, but if we can only go deeper
422 * to sleep if we're already in a low power state
424 if (state != PCI_D0 && dev->current_state > state) {
425 printk(KERN_ERR "%s(): %s: state=%d, current state=%d\n",
426 __func__, pci_name(dev), state, dev->current_state);
427 return -EINVAL;
428 } else if (dev->current_state == state)
429 return 0; /* we're already there */
432 pci_read_config_word(dev,pm + PCI_PM_PMC,&pmc);
433 if ((pmc & PCI_PM_CAP_VER_MASK) > 3) {
434 printk(KERN_DEBUG
435 "PCI: %s has unsupported PM cap regs version (%u)\n",
436 pci_name(dev), pmc & PCI_PM_CAP_VER_MASK);
437 return -EIO;
440 /* check if this device supports the desired state */
441 if (state == PCI_D1 && !(pmc & PCI_PM_CAP_D1))
442 return -EIO;
443 else if (state == PCI_D2 && !(pmc & PCI_PM_CAP_D2))
444 return -EIO;
446 pci_read_config_word(dev, pm + PCI_PM_CTRL, &pmcsr);
448 /* If we're (effectively) in D3, force entire word to 0.
449 * This doesn't affect PME_Status, disables PME_En, and
450 * sets PowerState to 0.
452 switch (dev->current_state) {
453 case PCI_D0:
454 case PCI_D1:
455 case PCI_D2:
456 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
457 pmcsr |= state;
458 break;
459 case PCI_UNKNOWN: /* Boot-up */
460 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) == PCI_D3hot
461 && !(pmcsr & PCI_PM_CTRL_NO_SOFT_RESET))
462 need_restore = 1;
463 /* Fall-through: force to D0 */
464 default:
465 pmcsr = 0;
466 break;
469 /* enter specified state */
470 pci_write_config_word(dev, pm + PCI_PM_CTRL, pmcsr);
472 /* Mandatory power management transition delays */
473 /* see PCI PM 1.1 5.6.1 table 18 */
474 if (state == PCI_D3hot || dev->current_state == PCI_D3hot)
475 msleep(pci_pm_d3_delay);
476 else if (state == PCI_D2 || dev->current_state == PCI_D2)
477 udelay(200);
480 * Give firmware a chance to be called, such as ACPI _PRx, _PSx
481 * Firmware method after native method ?
483 if (platform_pci_set_power_state)
484 platform_pci_set_power_state(dev, state);
486 dev->current_state = state;
488 /* According to section 5.4.1 of the "PCI BUS POWER MANAGEMENT
489 * INTERFACE SPECIFICATION, REV. 1.2", a device transitioning
490 * from D3hot to D0 _may_ perform an internal reset, thereby
491 * going to "D0 Uninitialized" rather than "D0 Initialized".
492 * For example, at least some versions of the 3c905B and the
493 * 3c556B exhibit this behaviour.
495 * At least some laptop BIOSen (e.g. the Thinkpad T21) leave
496 * devices in a D3hot state at boot. Consequently, we need to
497 * restore at least the BARs so that the device will be
498 * accessible to its driver.
500 if (need_restore)
501 pci_restore_bars(dev);
503 if (dev->bus->self)
504 pcie_aspm_pm_state_change(dev->bus->self);
506 return 0;
509 pci_power_t (*platform_pci_choose_state)(struct pci_dev *dev);
512 * pci_choose_state - Choose the power state of a PCI device
513 * @dev: PCI device to be suspended
514 * @state: target sleep state for the whole system. This is the value
515 * that is passed to suspend() function.
517 * Returns PCI power state suitable for given device and given system
518 * message.
521 pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state)
523 pci_power_t ret;
525 if (!pci_find_capability(dev, PCI_CAP_ID_PM))
526 return PCI_D0;
528 if (platform_pci_choose_state) {
529 ret = platform_pci_choose_state(dev);
530 if (ret != PCI_POWER_ERROR)
531 return ret;
534 switch (state.event) {
535 case PM_EVENT_ON:
536 return PCI_D0;
537 case PM_EVENT_FREEZE:
538 case PM_EVENT_PRETHAW:
539 /* REVISIT both freeze and pre-thaw "should" use D0 */
540 case PM_EVENT_SUSPEND:
541 case PM_EVENT_HIBERNATE:
542 return PCI_D3hot;
543 default:
544 printk("Unrecognized suspend event %d\n", state.event);
545 BUG();
547 return PCI_D0;
550 EXPORT_SYMBOL(pci_choose_state);
552 static int pci_save_pcie_state(struct pci_dev *dev)
554 int pos, i = 0;
555 struct pci_cap_saved_state *save_state;
556 u16 *cap;
557 int found = 0;
559 pos = pci_find_capability(dev, PCI_CAP_ID_EXP);
560 if (pos <= 0)
561 return 0;
563 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
564 if (!save_state)
565 save_state = kzalloc(sizeof(*save_state) + sizeof(u16) * 4, GFP_KERNEL);
566 else
567 found = 1;
568 if (!save_state) {
569 dev_err(&dev->dev, "Out of memory in pci_save_pcie_state\n");
570 return -ENOMEM;
572 cap = (u16 *)&save_state->data[0];
574 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL, &cap[i++]);
575 pci_read_config_word(dev, pos + PCI_EXP_LNKCTL, &cap[i++]);
576 pci_read_config_word(dev, pos + PCI_EXP_SLTCTL, &cap[i++]);
577 pci_read_config_word(dev, pos + PCI_EXP_RTCTL, &cap[i++]);
578 save_state->cap_nr = PCI_CAP_ID_EXP;
579 if (!found)
580 pci_add_saved_cap(dev, save_state);
581 return 0;
584 static void pci_restore_pcie_state(struct pci_dev *dev)
586 int i = 0, pos;
587 struct pci_cap_saved_state *save_state;
588 u16 *cap;
590 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
591 pos = pci_find_capability(dev, PCI_CAP_ID_EXP);
592 if (!save_state || pos <= 0)
593 return;
594 cap = (u16 *)&save_state->data[0];
596 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL, cap[i++]);
597 pci_write_config_word(dev, pos + PCI_EXP_LNKCTL, cap[i++]);
598 pci_write_config_word(dev, pos + PCI_EXP_SLTCTL, cap[i++]);
599 pci_write_config_word(dev, pos + PCI_EXP_RTCTL, cap[i++]);
603 static int pci_save_pcix_state(struct pci_dev *dev)
605 int pos, i = 0;
606 struct pci_cap_saved_state *save_state;
607 u16 *cap;
608 int found = 0;
610 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
611 if (pos <= 0)
612 return 0;
614 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
615 if (!save_state)
616 save_state = kzalloc(sizeof(*save_state) + sizeof(u16), GFP_KERNEL);
617 else
618 found = 1;
619 if (!save_state) {
620 dev_err(&dev->dev, "Out of memory in pci_save_pcie_state\n");
621 return -ENOMEM;
623 cap = (u16 *)&save_state->data[0];
625 pci_read_config_word(dev, pos + PCI_X_CMD, &cap[i++]);
626 save_state->cap_nr = PCI_CAP_ID_PCIX;
627 if (!found)
628 pci_add_saved_cap(dev, save_state);
629 return 0;
632 static void pci_restore_pcix_state(struct pci_dev *dev)
634 int i = 0, pos;
635 struct pci_cap_saved_state *save_state;
636 u16 *cap;
638 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
639 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
640 if (!save_state || pos <= 0)
641 return;
642 cap = (u16 *)&save_state->data[0];
644 pci_write_config_word(dev, pos + PCI_X_CMD, cap[i++]);
649 * pci_save_state - save the PCI configuration space of a device before suspending
650 * @dev: - PCI device that we're dealing with
653 pci_save_state(struct pci_dev *dev)
655 int i;
656 /* XXX: 100% dword access ok here? */
657 for (i = 0; i < 16; i++)
658 pci_read_config_dword(dev, i * 4,&dev->saved_config_space[i]);
659 if ((i = pci_save_pcie_state(dev)) != 0)
660 return i;
661 if ((i = pci_save_pcix_state(dev)) != 0)
662 return i;
663 return 0;
666 /**
667 * pci_restore_state - Restore the saved state of a PCI device
668 * @dev: - PCI device that we're dealing with
670 int
671 pci_restore_state(struct pci_dev *dev)
673 int i;
674 u32 val;
676 /* PCI Express register must be restored first */
677 pci_restore_pcie_state(dev);
680 * The Base Address register should be programmed before the command
681 * register(s)
683 for (i = 15; i >= 0; i--) {
684 pci_read_config_dword(dev, i * 4, &val);
685 if (val != dev->saved_config_space[i]) {
686 printk(KERN_DEBUG "PM: Writing back config space on "
687 "device %s at offset %x (was %x, writing %x)\n",
688 pci_name(dev), i,
689 val, (int)dev->saved_config_space[i]);
690 pci_write_config_dword(dev,i * 4,
691 dev->saved_config_space[i]);
694 pci_restore_pcix_state(dev);
695 pci_restore_msi_state(dev);
697 return 0;
700 static int do_pci_enable_device(struct pci_dev *dev, int bars)
702 int err;
704 err = pci_set_power_state(dev, PCI_D0);
705 if (err < 0 && err != -EIO)
706 return err;
707 err = pcibios_enable_device(dev, bars);
708 if (err < 0)
709 return err;
710 pci_fixup_device(pci_fixup_enable, dev);
712 return 0;
716 * pci_reenable_device - Resume abandoned device
717 * @dev: PCI device to be resumed
719 * Note this function is a backend of pci_default_resume and is not supposed
720 * to be called by normal code, write proper resume handler and use it instead.
722 int pci_reenable_device(struct pci_dev *dev)
724 if (atomic_read(&dev->enable_cnt))
725 return do_pci_enable_device(dev, (1 << PCI_NUM_RESOURCES) - 1);
726 return 0;
729 static int __pci_enable_device_flags(struct pci_dev *dev,
730 resource_size_t flags)
732 int err;
733 int i, bars = 0;
735 if (atomic_add_return(1, &dev->enable_cnt) > 1)
736 return 0; /* already enabled */
738 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
739 if (dev->resource[i].flags & flags)
740 bars |= (1 << i);
742 err = do_pci_enable_device(dev, bars);
743 if (err < 0)
744 atomic_dec(&dev->enable_cnt);
745 return err;
749 * pci_enable_device_io - Initialize a device for use with IO space
750 * @dev: PCI device to be initialized
752 * Initialize device before it's used by a driver. Ask low-level code
753 * to enable I/O resources. Wake up the device if it was suspended.
754 * Beware, this function can fail.
756 int pci_enable_device_io(struct pci_dev *dev)
758 return __pci_enable_device_flags(dev, IORESOURCE_IO);
762 * pci_enable_device_mem - Initialize a device for use with Memory space
763 * @dev: PCI device to be initialized
765 * Initialize device before it's used by a driver. Ask low-level code
766 * to enable Memory resources. Wake up the device if it was suspended.
767 * Beware, this function can fail.
769 int pci_enable_device_mem(struct pci_dev *dev)
771 return __pci_enable_device_flags(dev, IORESOURCE_MEM);
775 * pci_enable_device - Initialize device before it's used by a driver.
776 * @dev: PCI device to be initialized
778 * Initialize device before it's used by a driver. Ask low-level code
779 * to enable I/O and memory. Wake up the device if it was suspended.
780 * Beware, this function can fail.
782 * Note we don't actually enable the device many times if we call
783 * this function repeatedly (we just increment the count).
785 int pci_enable_device(struct pci_dev *dev)
787 return __pci_enable_device_flags(dev, IORESOURCE_MEM | IORESOURCE_IO);
791 * Managed PCI resources. This manages device on/off, intx/msi/msix
792 * on/off and BAR regions. pci_dev itself records msi/msix status, so
793 * there's no need to track it separately. pci_devres is initialized
794 * when a device is enabled using managed PCI device enable interface.
796 struct pci_devres {
797 unsigned int enabled:1;
798 unsigned int pinned:1;
799 unsigned int orig_intx:1;
800 unsigned int restore_intx:1;
801 u32 region_mask;
804 static void pcim_release(struct device *gendev, void *res)
806 struct pci_dev *dev = container_of(gendev, struct pci_dev, dev);
807 struct pci_devres *this = res;
808 int i;
810 if (dev->msi_enabled)
811 pci_disable_msi(dev);
812 if (dev->msix_enabled)
813 pci_disable_msix(dev);
815 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
816 if (this->region_mask & (1 << i))
817 pci_release_region(dev, i);
819 if (this->restore_intx)
820 pci_intx(dev, this->orig_intx);
822 if (this->enabled && !this->pinned)
823 pci_disable_device(dev);
826 static struct pci_devres * get_pci_dr(struct pci_dev *pdev)
828 struct pci_devres *dr, *new_dr;
830 dr = devres_find(&pdev->dev, pcim_release, NULL, NULL);
831 if (dr)
832 return dr;
834 new_dr = devres_alloc(pcim_release, sizeof(*new_dr), GFP_KERNEL);
835 if (!new_dr)
836 return NULL;
837 return devres_get(&pdev->dev, new_dr, NULL, NULL);
840 static struct pci_devres * find_pci_dr(struct pci_dev *pdev)
842 if (pci_is_managed(pdev))
843 return devres_find(&pdev->dev, pcim_release, NULL, NULL);
844 return NULL;
848 * pcim_enable_device - Managed pci_enable_device()
849 * @pdev: PCI device to be initialized
851 * Managed pci_enable_device().
853 int pcim_enable_device(struct pci_dev *pdev)
855 struct pci_devres *dr;
856 int rc;
858 dr = get_pci_dr(pdev);
859 if (unlikely(!dr))
860 return -ENOMEM;
861 if (dr->enabled)
862 return 0;
864 rc = pci_enable_device(pdev);
865 if (!rc) {
866 pdev->is_managed = 1;
867 dr->enabled = 1;
869 return rc;
873 * pcim_pin_device - Pin managed PCI device
874 * @pdev: PCI device to pin
876 * Pin managed PCI device @pdev. Pinned device won't be disabled on
877 * driver detach. @pdev must have been enabled with
878 * pcim_enable_device().
880 void pcim_pin_device(struct pci_dev *pdev)
882 struct pci_devres *dr;
884 dr = find_pci_dr(pdev);
885 WARN_ON(!dr || !dr->enabled);
886 if (dr)
887 dr->pinned = 1;
891 * pcibios_disable_device - disable arch specific PCI resources for device dev
892 * @dev: the PCI device to disable
894 * Disables architecture specific PCI resources for the device. This
895 * is the default implementation. Architecture implementations can
896 * override this.
898 void __attribute__ ((weak)) pcibios_disable_device (struct pci_dev *dev) {}
901 * pci_disable_device - Disable PCI device after use
902 * @dev: PCI device to be disabled
904 * Signal to the system that the PCI device is not in use by the system
905 * anymore. This only involves disabling PCI bus-mastering, if active.
907 * Note we don't actually disable the device until all callers of
908 * pci_device_enable() have called pci_device_disable().
910 void
911 pci_disable_device(struct pci_dev *dev)
913 struct pci_devres *dr;
914 u16 pci_command;
916 dr = find_pci_dr(dev);
917 if (dr)
918 dr->enabled = 0;
920 if (atomic_sub_return(1, &dev->enable_cnt) != 0)
921 return;
923 pci_read_config_word(dev, PCI_COMMAND, &pci_command);
924 if (pci_command & PCI_COMMAND_MASTER) {
925 pci_command &= ~PCI_COMMAND_MASTER;
926 pci_write_config_word(dev, PCI_COMMAND, pci_command);
928 dev->is_busmaster = 0;
930 pcibios_disable_device(dev);
934 * pcibios_set_pcie_reset_state - set reset state for device dev
935 * @dev: the PCI-E device reset
936 * @state: Reset state to enter into
939 * Sets the PCI-E reset state for the device. This is the default
940 * implementation. Architecture implementations can override this.
942 int __attribute__ ((weak)) pcibios_set_pcie_reset_state(struct pci_dev *dev,
943 enum pcie_reset_state state)
945 return -EINVAL;
949 * pci_set_pcie_reset_state - set reset state for device dev
950 * @dev: the PCI-E device reset
951 * @state: Reset state to enter into
954 * Sets the PCI reset state for the device.
956 int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state)
958 return pcibios_set_pcie_reset_state(dev, state);
962 * pci_enable_wake - enable PCI device as wakeup event source
963 * @dev: PCI device affected
964 * @state: PCI state from which device will issue wakeup events
965 * @enable: True to enable event generation; false to disable
967 * This enables the device as a wakeup event source, or disables it.
968 * When such events involves platform-specific hooks, those hooks are
969 * called automatically by this routine.
971 * Devices with legacy power management (no standard PCI PM capabilities)
972 * always require such platform hooks. Depending on the platform, devices
973 * supporting the standard PCI PME# signal may require such platform hooks;
974 * they always update bits in config space to allow PME# generation.
976 * -EIO is returned if the device can't ever be a wakeup event source.
977 * -EINVAL is returned if the device can't generate wakeup events from
978 * the specified PCI state. Returns zero if the operation is successful.
980 int pci_enable_wake(struct pci_dev *dev, pci_power_t state, int enable)
982 int pm;
983 int status;
984 u16 value;
986 /* Note that drivers should verify device_may_wakeup(&dev->dev)
987 * before calling this function. Platform code should report
988 * errors when drivers try to enable wakeup on devices that
989 * can't issue wakeups, or on which wakeups were disabled by
990 * userspace updating the /sys/devices.../power/wakeup file.
993 status = call_platform_enable_wakeup(&dev->dev, enable);
995 /* find PCI PM capability in list */
996 pm = pci_find_capability(dev, PCI_CAP_ID_PM);
998 /* If device doesn't support PM Capabilities, but caller wants to
999 * disable wake events, it's a NOP. Otherwise fail unless the
1000 * platform hooks handled this legacy device already.
1002 if (!pm)
1003 return enable ? status : 0;
1005 /* Check device's ability to generate PME# */
1006 pci_read_config_word(dev,pm+PCI_PM_PMC,&value);
1008 value &= PCI_PM_CAP_PME_MASK;
1009 value >>= ffs(PCI_PM_CAP_PME_MASK) - 1; /* First bit of mask */
1011 /* Check if it can generate PME# from requested state. */
1012 if (!value || !(value & (1 << state))) {
1013 /* if it can't, revert what the platform hook changed,
1014 * always reporting the base "EINVAL, can't PME#" error
1016 if (enable)
1017 call_platform_enable_wakeup(&dev->dev, 0);
1018 return enable ? -EINVAL : 0;
1021 pci_read_config_word(dev, pm + PCI_PM_CTRL, &value);
1023 /* Clear PME_Status by writing 1 to it and enable PME# */
1024 value |= PCI_PM_CTRL_PME_STATUS | PCI_PM_CTRL_PME_ENABLE;
1026 if (!enable)
1027 value &= ~PCI_PM_CTRL_PME_ENABLE;
1029 pci_write_config_word(dev, pm + PCI_PM_CTRL, value);
1031 return 0;
1035 pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge)
1037 u8 pin;
1039 pin = dev->pin;
1040 if (!pin)
1041 return -1;
1042 pin--;
1043 while (dev->bus->self) {
1044 pin = (pin + PCI_SLOT(dev->devfn)) % 4;
1045 dev = dev->bus->self;
1047 *bridge = dev;
1048 return pin;
1052 * pci_release_region - Release a PCI bar
1053 * @pdev: PCI device whose resources were previously reserved by pci_request_region
1054 * @bar: BAR to release
1056 * Releases the PCI I/O and memory resources previously reserved by a
1057 * successful call to pci_request_region. Call this function only
1058 * after all use of the PCI regions has ceased.
1060 void pci_release_region(struct pci_dev *pdev, int bar)
1062 struct pci_devres *dr;
1064 if (pci_resource_len(pdev, bar) == 0)
1065 return;
1066 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO)
1067 release_region(pci_resource_start(pdev, bar),
1068 pci_resource_len(pdev, bar));
1069 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM)
1070 release_mem_region(pci_resource_start(pdev, bar),
1071 pci_resource_len(pdev, bar));
1073 dr = find_pci_dr(pdev);
1074 if (dr)
1075 dr->region_mask &= ~(1 << bar);
1079 * pci_request_region - Reserved PCI I/O and memory resource
1080 * @pdev: PCI device whose resources are to be reserved
1081 * @bar: BAR to be reserved
1082 * @res_name: Name to be associated with resource.
1084 * Mark the PCI region associated with PCI device @pdev BR @bar as
1085 * being reserved by owner @res_name. Do not access any
1086 * address inside the PCI regions unless this call returns
1087 * successfully.
1089 * Returns 0 on success, or %EBUSY on error. A warning
1090 * message is also printed on failure.
1092 int pci_request_region(struct pci_dev *pdev, int bar, const char *res_name)
1094 struct pci_devres *dr;
1096 if (pci_resource_len(pdev, bar) == 0)
1097 return 0;
1099 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO) {
1100 if (!request_region(pci_resource_start(pdev, bar),
1101 pci_resource_len(pdev, bar), res_name))
1102 goto err_out;
1104 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
1105 if (!request_mem_region(pci_resource_start(pdev, bar),
1106 pci_resource_len(pdev, bar), res_name))
1107 goto err_out;
1110 dr = find_pci_dr(pdev);
1111 if (dr)
1112 dr->region_mask |= 1 << bar;
1114 return 0;
1116 err_out:
1117 printk (KERN_WARNING "PCI: Unable to reserve %s region #%d:%llx@%llx "
1118 "for device %s\n",
1119 pci_resource_flags(pdev, bar) & IORESOURCE_IO ? "I/O" : "mem",
1120 bar + 1, /* PCI BAR # */
1121 (unsigned long long)pci_resource_len(pdev, bar),
1122 (unsigned long long)pci_resource_start(pdev, bar),
1123 pci_name(pdev));
1124 return -EBUSY;
1128 * pci_release_selected_regions - Release selected PCI I/O and memory resources
1129 * @pdev: PCI device whose resources were previously reserved
1130 * @bars: Bitmask of BARs to be released
1132 * Release selected PCI I/O and memory resources previously reserved.
1133 * Call this function only after all use of the PCI regions has ceased.
1135 void pci_release_selected_regions(struct pci_dev *pdev, int bars)
1137 int i;
1139 for (i = 0; i < 6; i++)
1140 if (bars & (1 << i))
1141 pci_release_region(pdev, i);
1145 * pci_request_selected_regions - Reserve selected PCI I/O and memory resources
1146 * @pdev: PCI device whose resources are to be reserved
1147 * @bars: Bitmask of BARs to be requested
1148 * @res_name: Name to be associated with resource
1150 int pci_request_selected_regions(struct pci_dev *pdev, int bars,
1151 const char *res_name)
1153 int i;
1155 for (i = 0; i < 6; i++)
1156 if (bars & (1 << i))
1157 if(pci_request_region(pdev, i, res_name))
1158 goto err_out;
1159 return 0;
1161 err_out:
1162 while(--i >= 0)
1163 if (bars & (1 << i))
1164 pci_release_region(pdev, i);
1166 return -EBUSY;
1170 * pci_release_regions - Release reserved PCI I/O and memory resources
1171 * @pdev: PCI device whose resources were previously reserved by pci_request_regions
1173 * Releases all PCI I/O and memory resources previously reserved by a
1174 * successful call to pci_request_regions. Call this function only
1175 * after all use of the PCI regions has ceased.
1178 void pci_release_regions(struct pci_dev *pdev)
1180 pci_release_selected_regions(pdev, (1 << 6) - 1);
1184 * pci_request_regions - Reserved PCI I/O and memory resources
1185 * @pdev: PCI device whose resources are to be reserved
1186 * @res_name: Name to be associated with resource.
1188 * Mark all PCI regions associated with PCI device @pdev as
1189 * being reserved by owner @res_name. Do not access any
1190 * address inside the PCI regions unless this call returns
1191 * successfully.
1193 * Returns 0 on success, or %EBUSY on error. A warning
1194 * message is also printed on failure.
1196 int pci_request_regions(struct pci_dev *pdev, const char *res_name)
1198 return pci_request_selected_regions(pdev, ((1 << 6) - 1), res_name);
1202 * pci_set_master - enables bus-mastering for device dev
1203 * @dev: the PCI device to enable
1205 * Enables bus-mastering on the device and calls pcibios_set_master()
1206 * to do the needed arch specific settings.
1208 void
1209 pci_set_master(struct pci_dev *dev)
1211 u16 cmd;
1213 pci_read_config_word(dev, PCI_COMMAND, &cmd);
1214 if (! (cmd & PCI_COMMAND_MASTER)) {
1215 pr_debug("PCI: Enabling bus mastering for device %s\n", pci_name(dev));
1216 cmd |= PCI_COMMAND_MASTER;
1217 pci_write_config_word(dev, PCI_COMMAND, cmd);
1219 dev->is_busmaster = 1;
1220 pcibios_set_master(dev);
1223 #ifdef PCI_DISABLE_MWI
1224 int pci_set_mwi(struct pci_dev *dev)
1226 return 0;
1229 int pci_try_set_mwi(struct pci_dev *dev)
1231 return 0;
1234 void pci_clear_mwi(struct pci_dev *dev)
1238 #else
1240 #ifndef PCI_CACHE_LINE_BYTES
1241 #define PCI_CACHE_LINE_BYTES L1_CACHE_BYTES
1242 #endif
1244 /* This can be overridden by arch code. */
1245 /* Don't forget this is measured in 32-bit words, not bytes */
1246 u8 pci_cache_line_size = PCI_CACHE_LINE_BYTES / 4;
1249 * pci_set_cacheline_size - ensure the CACHE_LINE_SIZE register is programmed
1250 * @dev: the PCI device for which MWI is to be enabled
1252 * Helper function for pci_set_mwi.
1253 * Originally copied from drivers/net/acenic.c.
1254 * Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>.
1256 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
1258 static int
1259 pci_set_cacheline_size(struct pci_dev *dev)
1261 u8 cacheline_size;
1263 if (!pci_cache_line_size)
1264 return -EINVAL; /* The system doesn't support MWI. */
1266 /* Validate current setting: the PCI_CACHE_LINE_SIZE must be
1267 equal to or multiple of the right value. */
1268 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
1269 if (cacheline_size >= pci_cache_line_size &&
1270 (cacheline_size % pci_cache_line_size) == 0)
1271 return 0;
1273 /* Write the correct value. */
1274 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, pci_cache_line_size);
1275 /* Read it back. */
1276 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
1277 if (cacheline_size == pci_cache_line_size)
1278 return 0;
1280 printk(KERN_DEBUG "PCI: cache line size of %d is not supported "
1281 "by device %s\n", pci_cache_line_size << 2, pci_name(dev));
1283 return -EINVAL;
1287 * pci_set_mwi - enables memory-write-invalidate PCI transaction
1288 * @dev: the PCI device for which MWI is enabled
1290 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
1292 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
1295 pci_set_mwi(struct pci_dev *dev)
1297 int rc;
1298 u16 cmd;
1300 rc = pci_set_cacheline_size(dev);
1301 if (rc)
1302 return rc;
1304 pci_read_config_word(dev, PCI_COMMAND, &cmd);
1305 if (! (cmd & PCI_COMMAND_INVALIDATE)) {
1306 pr_debug("PCI: Enabling Mem-Wr-Inval for device %s\n",
1307 pci_name(dev));
1308 cmd |= PCI_COMMAND_INVALIDATE;
1309 pci_write_config_word(dev, PCI_COMMAND, cmd);
1312 return 0;
1316 * pci_try_set_mwi - enables memory-write-invalidate PCI transaction
1317 * @dev: the PCI device for which MWI is enabled
1319 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
1320 * Callers are not required to check the return value.
1322 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
1324 int pci_try_set_mwi(struct pci_dev *dev)
1326 int rc = pci_set_mwi(dev);
1327 return rc;
1331 * pci_clear_mwi - disables Memory-Write-Invalidate for device dev
1332 * @dev: the PCI device to disable
1334 * Disables PCI Memory-Write-Invalidate transaction on the device
1336 void
1337 pci_clear_mwi(struct pci_dev *dev)
1339 u16 cmd;
1341 pci_read_config_word(dev, PCI_COMMAND, &cmd);
1342 if (cmd & PCI_COMMAND_INVALIDATE) {
1343 cmd &= ~PCI_COMMAND_INVALIDATE;
1344 pci_write_config_word(dev, PCI_COMMAND, cmd);
1347 #endif /* ! PCI_DISABLE_MWI */
1350 * pci_intx - enables/disables PCI INTx for device dev
1351 * @pdev: the PCI device to operate on
1352 * @enable: boolean: whether to enable or disable PCI INTx
1354 * Enables/disables PCI INTx for device dev
1356 void
1357 pci_intx(struct pci_dev *pdev, int enable)
1359 u16 pci_command, new;
1361 pci_read_config_word(pdev, PCI_COMMAND, &pci_command);
1363 if (enable) {
1364 new = pci_command & ~PCI_COMMAND_INTX_DISABLE;
1365 } else {
1366 new = pci_command | PCI_COMMAND_INTX_DISABLE;
1369 if (new != pci_command) {
1370 struct pci_devres *dr;
1372 pci_write_config_word(pdev, PCI_COMMAND, new);
1374 dr = find_pci_dr(pdev);
1375 if (dr && !dr->restore_intx) {
1376 dr->restore_intx = 1;
1377 dr->orig_intx = !enable;
1383 * pci_msi_off - disables any msi or msix capabilities
1384 * @dev: the PCI device to operate on
1386 * If you want to use msi see pci_enable_msi and friends.
1387 * This is a lower level primitive that allows us to disable
1388 * msi operation at the device level.
1390 void pci_msi_off(struct pci_dev *dev)
1392 int pos;
1393 u16 control;
1395 pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
1396 if (pos) {
1397 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &control);
1398 control &= ~PCI_MSI_FLAGS_ENABLE;
1399 pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control);
1401 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
1402 if (pos) {
1403 pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
1404 control &= ~PCI_MSIX_FLAGS_ENABLE;
1405 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
1409 #ifndef HAVE_ARCH_PCI_SET_DMA_MASK
1411 * These can be overridden by arch-specific implementations
1414 pci_set_dma_mask(struct pci_dev *dev, u64 mask)
1416 if (!pci_dma_supported(dev, mask))
1417 return -EIO;
1419 dev->dma_mask = mask;
1421 return 0;
1425 pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask)
1427 if (!pci_dma_supported(dev, mask))
1428 return -EIO;
1430 dev->dev.coherent_dma_mask = mask;
1432 return 0;
1434 #endif
1436 #ifndef HAVE_ARCH_PCI_SET_DMA_MAX_SEGMENT_SIZE
1437 int pci_set_dma_max_seg_size(struct pci_dev *dev, unsigned int size)
1439 return dma_set_max_seg_size(&dev->dev, size);
1441 EXPORT_SYMBOL(pci_set_dma_max_seg_size);
1442 #endif
1444 #ifndef HAVE_ARCH_PCI_SET_DMA_SEGMENT_BOUNDARY
1445 int pci_set_dma_seg_boundary(struct pci_dev *dev, unsigned long mask)
1447 return dma_set_seg_boundary(&dev->dev, mask);
1449 EXPORT_SYMBOL(pci_set_dma_seg_boundary);
1450 #endif
1453 * pcix_get_max_mmrbc - get PCI-X maximum designed memory read byte count
1454 * @dev: PCI device to query
1456 * Returns mmrbc: maximum designed memory read count in bytes
1457 * or appropriate error value.
1459 int pcix_get_max_mmrbc(struct pci_dev *dev)
1461 int err, cap;
1462 u32 stat;
1464 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1465 if (!cap)
1466 return -EINVAL;
1468 err = pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat);
1469 if (err)
1470 return -EINVAL;
1472 return (stat & PCI_X_STATUS_MAX_READ) >> 12;
1474 EXPORT_SYMBOL(pcix_get_max_mmrbc);
1477 * pcix_get_mmrbc - get PCI-X maximum memory read byte count
1478 * @dev: PCI device to query
1480 * Returns mmrbc: maximum memory read count in bytes
1481 * or appropriate error value.
1483 int pcix_get_mmrbc(struct pci_dev *dev)
1485 int ret, cap;
1486 u32 cmd;
1488 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1489 if (!cap)
1490 return -EINVAL;
1492 ret = pci_read_config_dword(dev, cap + PCI_X_CMD, &cmd);
1493 if (!ret)
1494 ret = 512 << ((cmd & PCI_X_CMD_MAX_READ) >> 2);
1496 return ret;
1498 EXPORT_SYMBOL(pcix_get_mmrbc);
1501 * pcix_set_mmrbc - set PCI-X maximum memory read byte count
1502 * @dev: PCI device to query
1503 * @mmrbc: maximum memory read count in bytes
1504 * valid values are 512, 1024, 2048, 4096
1506 * If possible sets maximum memory read byte count, some bridges have erratas
1507 * that prevent this.
1509 int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc)
1511 int cap, err = -EINVAL;
1512 u32 stat, cmd, v, o;
1514 if (mmrbc < 512 || mmrbc > 4096 || !is_power_of_2(mmrbc))
1515 goto out;
1517 v = ffs(mmrbc) - 10;
1519 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1520 if (!cap)
1521 goto out;
1523 err = pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat);
1524 if (err)
1525 goto out;
1527 if (v > (stat & PCI_X_STATUS_MAX_READ) >> 21)
1528 return -E2BIG;
1530 err = pci_read_config_dword(dev, cap + PCI_X_CMD, &cmd);
1531 if (err)
1532 goto out;
1534 o = (cmd & PCI_X_CMD_MAX_READ) >> 2;
1535 if (o != v) {
1536 if (v > o && dev->bus &&
1537 (dev->bus->bus_flags & PCI_BUS_FLAGS_NO_MMRBC))
1538 return -EIO;
1540 cmd &= ~PCI_X_CMD_MAX_READ;
1541 cmd |= v << 2;
1542 err = pci_write_config_dword(dev, cap + PCI_X_CMD, cmd);
1544 out:
1545 return err;
1547 EXPORT_SYMBOL(pcix_set_mmrbc);
1550 * pcie_get_readrq - get PCI Express read request size
1551 * @dev: PCI device to query
1553 * Returns maximum memory read request in bytes
1554 * or appropriate error value.
1556 int pcie_get_readrq(struct pci_dev *dev)
1558 int ret, cap;
1559 u16 ctl;
1561 cap = pci_find_capability(dev, PCI_CAP_ID_EXP);
1562 if (!cap)
1563 return -EINVAL;
1565 ret = pci_read_config_word(dev, cap + PCI_EXP_DEVCTL, &ctl);
1566 if (!ret)
1567 ret = 128 << ((ctl & PCI_EXP_DEVCTL_READRQ) >> 12);
1569 return ret;
1571 EXPORT_SYMBOL(pcie_get_readrq);
1574 * pcie_set_readrq - set PCI Express maximum memory read request
1575 * @dev: PCI device to query
1576 * @rq: maximum memory read count in bytes
1577 * valid values are 128, 256, 512, 1024, 2048, 4096
1579 * If possible sets maximum read byte count
1581 int pcie_set_readrq(struct pci_dev *dev, int rq)
1583 int cap, err = -EINVAL;
1584 u16 ctl, v;
1586 if (rq < 128 || rq > 4096 || !is_power_of_2(rq))
1587 goto out;
1589 v = (ffs(rq) - 8) << 12;
1591 cap = pci_find_capability(dev, PCI_CAP_ID_EXP);
1592 if (!cap)
1593 goto out;
1595 err = pci_read_config_word(dev, cap + PCI_EXP_DEVCTL, &ctl);
1596 if (err)
1597 goto out;
1599 if ((ctl & PCI_EXP_DEVCTL_READRQ) != v) {
1600 ctl &= ~PCI_EXP_DEVCTL_READRQ;
1601 ctl |= v;
1602 err = pci_write_config_dword(dev, cap + PCI_EXP_DEVCTL, ctl);
1605 out:
1606 return err;
1608 EXPORT_SYMBOL(pcie_set_readrq);
1611 * pci_select_bars - Make BAR mask from the type of resource
1612 * @dev: the PCI device for which BAR mask is made
1613 * @flags: resource type mask to be selected
1615 * This helper routine makes bar mask from the type of resource.
1617 int pci_select_bars(struct pci_dev *dev, unsigned long flags)
1619 int i, bars = 0;
1620 for (i = 0; i < PCI_NUM_RESOURCES; i++)
1621 if (pci_resource_flags(dev, i) & flags)
1622 bars |= (1 << i);
1623 return bars;
1626 static void __devinit pci_no_domains(void)
1628 #ifdef CONFIG_PCI_DOMAINS
1629 pci_domains_supported = 0;
1630 #endif
1633 static int __devinit pci_init(void)
1635 struct pci_dev *dev = NULL;
1637 while ((dev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev)) != NULL) {
1638 pci_fixup_device(pci_fixup_final, dev);
1640 return 0;
1643 static int __devinit pci_setup(char *str)
1645 while (str) {
1646 char *k = strchr(str, ',');
1647 if (k)
1648 *k++ = 0;
1649 if (*str && (str = pcibios_setup(str)) && *str) {
1650 if (!strcmp(str, "nomsi")) {
1651 pci_no_msi();
1652 } else if (!strcmp(str, "noaer")) {
1653 pci_no_aer();
1654 } else if (!strcmp(str, "nodomains")) {
1655 pci_no_domains();
1656 } else if (!strncmp(str, "cbiosize=", 9)) {
1657 pci_cardbus_io_size = memparse(str + 9, &str);
1658 } else if (!strncmp(str, "cbmemsize=", 10)) {
1659 pci_cardbus_mem_size = memparse(str + 10, &str);
1660 } else {
1661 printk(KERN_ERR "PCI: Unknown option `%s'\n",
1662 str);
1665 str = k;
1667 return 0;
1669 early_param("pci", pci_setup);
1671 device_initcall(pci_init);
1673 EXPORT_SYMBOL(pci_reenable_device);
1674 EXPORT_SYMBOL(pci_enable_device_io);
1675 EXPORT_SYMBOL(pci_enable_device_mem);
1676 EXPORT_SYMBOL(pci_enable_device);
1677 EXPORT_SYMBOL(pcim_enable_device);
1678 EXPORT_SYMBOL(pcim_pin_device);
1679 EXPORT_SYMBOL(pci_disable_device);
1680 EXPORT_SYMBOL(pci_find_capability);
1681 EXPORT_SYMBOL(pci_bus_find_capability);
1682 EXPORT_SYMBOL(pci_release_regions);
1683 EXPORT_SYMBOL(pci_request_regions);
1684 EXPORT_SYMBOL(pci_release_region);
1685 EXPORT_SYMBOL(pci_request_region);
1686 EXPORT_SYMBOL(pci_release_selected_regions);
1687 EXPORT_SYMBOL(pci_request_selected_regions);
1688 EXPORT_SYMBOL(pci_set_master);
1689 EXPORT_SYMBOL(pci_set_mwi);
1690 EXPORT_SYMBOL(pci_try_set_mwi);
1691 EXPORT_SYMBOL(pci_clear_mwi);
1692 EXPORT_SYMBOL_GPL(pci_intx);
1693 EXPORT_SYMBOL(pci_set_dma_mask);
1694 EXPORT_SYMBOL(pci_set_consistent_dma_mask);
1695 EXPORT_SYMBOL(pci_assign_resource);
1696 EXPORT_SYMBOL(pci_find_parent_resource);
1697 EXPORT_SYMBOL(pci_select_bars);
1699 EXPORT_SYMBOL(pci_set_power_state);
1700 EXPORT_SYMBOL(pci_save_state);
1701 EXPORT_SYMBOL(pci_restore_state);
1702 EXPORT_SYMBOL(pci_enable_wake);
1703 EXPORT_SYMBOL_GPL(pci_set_pcie_reset_state);