2 * This file contains work-arounds for many known PCI hardware
3 * bugs. Devices present only on certain architectures (host
4 * bridges et cetera) should be handled in arch-specific code.
6 * Note: any quirks for hotpluggable devices must _NOT_ be declared __init.
8 * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
10 * Init/reset quirks for USB host controllers should be in the
11 * USB quirks file, where their drivers can access reuse it.
13 * The bridge optimization stuff has been removed. If you really
14 * have a silly BIOS which is unable to set your host bridge right,
15 * use the PowerTweak utility (see http://powertweak.sourceforge.net).
18 #include <linux/types.h>
19 #include <linux/kernel.h>
20 #include <linux/pci.h>
21 #include <linux/init.h>
22 #include <linux/delay.h>
23 #include <linux/acpi.h>
24 #include <linux/kallsyms.h>
25 #include <linux/dmi.h>
26 #include <linux/pci-aspm.h>
27 #include <linux/ioport.h>
30 int isa_dma_bridge_buggy
;
31 EXPORT_SYMBOL(isa_dma_bridge_buggy
);
33 EXPORT_SYMBOL(pci_pci_problems
);
35 EXPORT_SYMBOL(pcie_mch_quirk
);
37 #ifdef CONFIG_PCI_QUIRKS
39 * This quirk function disables the device and releases resources
40 * which is specified by kernel's boot parameter 'pci=resource_alignment='.
41 * It also rounds up size to specified alignment.
42 * Later on, the kernel will assign page-aligned memory resource back
45 static void __devinit
quirk_resource_alignment(struct pci_dev
*dev
)
49 resource_size_t align
, size
;
51 if (!pci_is_reassigndev(dev
))
54 if (dev
->hdr_type
== PCI_HEADER_TYPE_NORMAL
&&
55 (dev
->class >> 8) == PCI_CLASS_BRIDGE_HOST
) {
57 "Can't reassign resources to host bridge.\n");
61 dev_info(&dev
->dev
, "Disabling device and release resources.\n");
62 pci_disable_device(dev
);
64 align
= pci_specified_resource_alignment(dev
);
65 for (i
=0; i
< PCI_BRIDGE_RESOURCES
; i
++) {
66 r
= &dev
->resource
[i
];
67 if (!(r
->flags
& IORESOURCE_MEM
))
69 size
= resource_size(r
);
73 "Rounding up size of resource #%d to %#llx.\n",
74 i
, (unsigned long long)size
);
79 /* Need to disable bridge's resource window,
80 * to enable the kernel to reassign new resource
83 if (dev
->hdr_type
== PCI_HEADER_TYPE_BRIDGE
&&
84 (dev
->class >> 8) == PCI_CLASS_BRIDGE_PCI
) {
85 for (i
= PCI_BRIDGE_RESOURCES
; i
< PCI_NUM_RESOURCES
; i
++) {
86 r
= &dev
->resource
[i
];
87 if (!(r
->flags
& IORESOURCE_MEM
))
89 r
->end
= resource_size(r
) - 1;
92 pci_disable_bridge_window(dev
);
95 DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID
, PCI_ANY_ID
, quirk_resource_alignment
);
97 /* The Mellanox Tavor device gives false positive parity errors
98 * Mark this device with a broken_parity_status, to allow
99 * PCI scanning code to "skip" this now blacklisted device.
101 static void __devinit
quirk_mellanox_tavor(struct pci_dev
*dev
)
103 dev
->broken_parity_status
= 1; /* This device gives false positives */
105 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX
,PCI_DEVICE_ID_MELLANOX_TAVOR
,quirk_mellanox_tavor
);
106 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX
,PCI_DEVICE_ID_MELLANOX_TAVOR_BRIDGE
,quirk_mellanox_tavor
);
108 /* Deal with broken BIOS'es that neglect to enable passive release,
109 which can cause problems in combination with the 82441FX/PPro MTRRs */
110 static void quirk_passive_release(struct pci_dev
*dev
)
112 struct pci_dev
*d
= NULL
;
115 /* We have to make sure a particular bit is set in the PIIX3
116 ISA bridge, so we have to go out and find it. */
117 while ((d
= pci_get_device(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82371SB_0
, d
))) {
118 pci_read_config_byte(d
, 0x82, &dlc
);
120 dev_info(&d
->dev
, "PIIX3: Enabling Passive Release\n");
122 pci_write_config_byte(d
, 0x82, dlc
);
126 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82441
, quirk_passive_release
);
127 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82441
, quirk_passive_release
);
129 /* The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a workaround
130 but VIA don't answer queries. If you happen to have good contacts at VIA
131 ask them for me please -- Alan
133 This appears to be BIOS not version dependent. So presumably there is a
136 static void __devinit
quirk_isa_dma_hangs(struct pci_dev
*dev
)
138 if (!isa_dma_bridge_buggy
) {
139 isa_dma_bridge_buggy
=1;
140 dev_info(&dev
->dev
, "Activating ISA DMA hang workarounds\n");
144 * Its not totally clear which chipsets are the problematic ones
145 * We know 82C586 and 82C596 variants are affected.
147 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_82C586_0
, quirk_isa_dma_hangs
);
148 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_82C596
, quirk_isa_dma_hangs
);
149 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82371SB_0
, quirk_isa_dma_hangs
);
150 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL
, PCI_DEVICE_ID_AL_M1533
, quirk_isa_dma_hangs
);
151 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC
, PCI_DEVICE_ID_NEC_CBUS_1
, quirk_isa_dma_hangs
);
152 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC
, PCI_DEVICE_ID_NEC_CBUS_2
, quirk_isa_dma_hangs
);
153 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC
, PCI_DEVICE_ID_NEC_CBUS_3
, quirk_isa_dma_hangs
);
156 * Chipsets where PCI->PCI transfers vanish or hang
158 static void __devinit
quirk_nopcipci(struct pci_dev
*dev
)
160 if ((pci_pci_problems
& PCIPCI_FAIL
)==0) {
161 dev_info(&dev
->dev
, "Disabling direct PCI/PCI transfers\n");
162 pci_pci_problems
|= PCIPCI_FAIL
;
165 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI
, PCI_DEVICE_ID_SI_5597
, quirk_nopcipci
);
166 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI
, PCI_DEVICE_ID_SI_496
, quirk_nopcipci
);
168 static void __devinit
quirk_nopciamd(struct pci_dev
*dev
)
171 pci_read_config_byte(dev
, 0x08, &rev
);
174 dev_info(&dev
->dev
, "Chipset erratum: Disabling direct PCI/AGP transfers\n");
175 pci_pci_problems
|= PCIAGP_FAIL
;
178 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_8151_0
, quirk_nopciamd
);
181 * Triton requires workarounds to be used by the drivers
183 static void __devinit
quirk_triton(struct pci_dev
*dev
)
185 if ((pci_pci_problems
&PCIPCI_TRITON
)==0) {
186 dev_info(&dev
->dev
, "Limiting direct PCI/PCI transfers\n");
187 pci_pci_problems
|= PCIPCI_TRITON
;
190 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82437
, quirk_triton
);
191 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82437VX
, quirk_triton
);
192 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82439
, quirk_triton
);
193 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82439TX
, quirk_triton
);
196 * VIA Apollo KT133 needs PCI latency patch
197 * Made according to a windows driver based patch by George E. Breese
198 * see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm
199 * Also see http://www.au-ja.org/review-kt133a-1-en.phtml for
200 * the info on which Mr Breese based his work.
202 * Updated based on further information from the site and also on
203 * information provided by VIA
205 static void quirk_vialatency(struct pci_dev
*dev
)
209 /* Ok we have a potential problem chipset here. Now see if we have
210 a buggy southbridge */
212 p
= pci_get_device(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_82C686
, NULL
);
214 /* 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A; thanks Dan Hollis */
215 /* Check for buggy part revisions */
216 if (p
->revision
< 0x40 || p
->revision
> 0x42)
219 p
= pci_get_device(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8231
, NULL
);
220 if (p
==NULL
) /* No problem parts */
222 /* Check for buggy part revisions */
223 if (p
->revision
< 0x10 || p
->revision
> 0x12)
228 * Ok we have the problem. Now set the PCI master grant to
229 * occur every master grant. The apparent bug is that under high
230 * PCI load (quite common in Linux of course) you can get data
231 * loss when the CPU is held off the bus for 3 bus master requests
232 * This happens to include the IDE controllers....
234 * VIA only apply this fix when an SB Live! is present but under
235 * both Linux and Windows this isnt enough, and we have seen
236 * corruption without SB Live! but with things like 3 UDMA IDE
237 * controllers. So we ignore that bit of the VIA recommendation..
240 pci_read_config_byte(dev
, 0x76, &busarb
);
241 /* Set bit 4 and bi 5 of byte 76 to 0x01
242 "Master priority rotation on every PCI master grant */
245 pci_write_config_byte(dev
, 0x76, busarb
);
246 dev_info(&dev
->dev
, "Applying VIA southbridge workaround\n");
250 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8363_0
, quirk_vialatency
);
251 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8371_1
, quirk_vialatency
);
252 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8361
, quirk_vialatency
);
253 /* Must restore this on a resume from RAM */
254 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8363_0
, quirk_vialatency
);
255 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8371_1
, quirk_vialatency
);
256 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8361
, quirk_vialatency
);
259 * VIA Apollo VP3 needs ETBF on BT848/878
261 static void __devinit
quirk_viaetbf(struct pci_dev
*dev
)
263 if ((pci_pci_problems
&PCIPCI_VIAETBF
)==0) {
264 dev_info(&dev
->dev
, "Limiting direct PCI/PCI transfers\n");
265 pci_pci_problems
|= PCIPCI_VIAETBF
;
268 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_82C597_0
, quirk_viaetbf
);
270 static void __devinit
quirk_vsfx(struct pci_dev
*dev
)
272 if ((pci_pci_problems
&PCIPCI_VSFX
)==0) {
273 dev_info(&dev
->dev
, "Limiting direct PCI/PCI transfers\n");
274 pci_pci_problems
|= PCIPCI_VSFX
;
277 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_82C576
, quirk_vsfx
);
280 * Ali Magik requires workarounds to be used by the drivers
281 * that DMA to AGP space. Latency must be set to 0xA and triton
282 * workaround applied too
283 * [Info kindly provided by ALi]
285 static void __init
quirk_alimagik(struct pci_dev
*dev
)
287 if ((pci_pci_problems
&PCIPCI_ALIMAGIK
)==0) {
288 dev_info(&dev
->dev
, "Limiting direct PCI/PCI transfers\n");
289 pci_pci_problems
|= PCIPCI_ALIMAGIK
|PCIPCI_TRITON
;
292 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL
, PCI_DEVICE_ID_AL_M1647
, quirk_alimagik
);
293 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL
, PCI_DEVICE_ID_AL_M1651
, quirk_alimagik
);
296 * Natoma has some interesting boundary conditions with Zoran stuff
299 static void __devinit
quirk_natoma(struct pci_dev
*dev
)
301 if ((pci_pci_problems
&PCIPCI_NATOMA
)==0) {
302 dev_info(&dev
->dev
, "Limiting direct PCI/PCI transfers\n");
303 pci_pci_problems
|= PCIPCI_NATOMA
;
306 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82441
, quirk_natoma
);
307 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82443LX_0
, quirk_natoma
);
308 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82443LX_1
, quirk_natoma
);
309 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82443BX_0
, quirk_natoma
);
310 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82443BX_1
, quirk_natoma
);
311 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82443BX_2
, quirk_natoma
);
314 * This chip can cause PCI parity errors if config register 0xA0 is read
315 * while DMAs are occurring.
317 static void __devinit
quirk_citrine(struct pci_dev
*dev
)
319 dev
->cfg_size
= 0xA0;
321 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM
, PCI_DEVICE_ID_IBM_CITRINE
, quirk_citrine
);
324 * S3 868 and 968 chips report region size equal to 32M, but they decode 64M.
325 * If it's needed, re-allocate the region.
327 static void __devinit
quirk_s3_64M(struct pci_dev
*dev
)
329 struct resource
*r
= &dev
->resource
[0];
331 if ((r
->start
& 0x3ffffff) || r
->end
!= r
->start
+ 0x3ffffff) {
336 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3
, PCI_DEVICE_ID_S3_868
, quirk_s3_64M
);
337 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3
, PCI_DEVICE_ID_S3_968
, quirk_s3_64M
);
339 static void __devinit
quirk_io_region(struct pci_dev
*dev
, unsigned region
,
340 unsigned size
, int nr
, const char *name
)
344 struct pci_bus_region bus_region
;
345 struct resource
*res
= dev
->resource
+ nr
;
347 res
->name
= pci_name(dev
);
349 res
->end
= region
+ size
- 1;
350 res
->flags
= IORESOURCE_IO
;
352 /* Convert from PCI bus to resource space. */
353 bus_region
.start
= res
->start
;
354 bus_region
.end
= res
->end
;
355 pcibios_bus_to_resource(dev
, res
, &bus_region
);
357 pci_claim_resource(dev
, nr
);
358 dev_info(&dev
->dev
, "quirk: region %04x-%04x claimed by %s\n", region
, region
+ size
- 1, name
);
363 * ATI Northbridge setups MCE the processor if you even
364 * read somewhere between 0x3b0->0x3bb or read 0x3d3
366 static void __devinit
quirk_ati_exploding_mce(struct pci_dev
*dev
)
368 dev_info(&dev
->dev
, "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb\n");
369 /* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */
370 request_region(0x3b0, 0x0C, "RadeonIGP");
371 request_region(0x3d3, 0x01, "RadeonIGP");
373 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI
, PCI_DEVICE_ID_ATI_RS100
, quirk_ati_exploding_mce
);
376 * Let's make the southbridge information explicit instead
377 * of having to worry about people probing the ACPI areas,
378 * for example.. (Yes, it happens, and if you read the wrong
379 * ACPI register it will put the machine to sleep with no
380 * way of waking it up again. Bummer).
382 * ALI M7101: Two IO regions pointed to by words at
383 * 0xE0 (64 bytes of ACPI registers)
384 * 0xE2 (32 bytes of SMB registers)
386 static void __devinit
quirk_ali7101_acpi(struct pci_dev
*dev
)
390 pci_read_config_word(dev
, 0xE0, ®ion
);
391 quirk_io_region(dev
, region
, 64, PCI_BRIDGE_RESOURCES
, "ali7101 ACPI");
392 pci_read_config_word(dev
, 0xE2, ®ion
);
393 quirk_io_region(dev
, region
, 32, PCI_BRIDGE_RESOURCES
+1, "ali7101 SMB");
395 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL
, PCI_DEVICE_ID_AL_M7101
, quirk_ali7101_acpi
);
397 static void piix4_io_quirk(struct pci_dev
*dev
, const char *name
, unsigned int port
, unsigned int enable
)
400 u32 mask
, size
, base
;
402 pci_read_config_dword(dev
, port
, &devres
);
403 if ((devres
& enable
) != enable
)
405 mask
= (devres
>> 16) & 15;
406 base
= devres
& 0xffff;
409 unsigned bit
= size
>> 1;
410 if ((bit
& mask
) == bit
)
415 * For now we only print it out. Eventually we'll want to
416 * reserve it (at least if it's in the 0x1000+ range), but
417 * let's get enough confirmation reports first.
420 dev_info(&dev
->dev
, "%s PIO at %04x-%04x\n", name
, base
, base
+ size
- 1);
423 static void piix4_mem_quirk(struct pci_dev
*dev
, const char *name
, unsigned int port
, unsigned int enable
)
426 u32 mask
, size
, base
;
428 pci_read_config_dword(dev
, port
, &devres
);
429 if ((devres
& enable
) != enable
)
431 base
= devres
& 0xffff0000;
432 mask
= (devres
& 0x3f) << 16;
435 unsigned bit
= size
>> 1;
436 if ((bit
& mask
) == bit
)
441 * For now we only print it out. Eventually we'll want to
442 * reserve it, but let's get enough confirmation reports first.
445 dev_info(&dev
->dev
, "%s MMIO at %04x-%04x\n", name
, base
, base
+ size
- 1);
449 * PIIX4 ACPI: Two IO regions pointed to by longwords at
450 * 0x40 (64 bytes of ACPI registers)
451 * 0x90 (16 bytes of SMB registers)
452 * and a few strange programmable PIIX4 device resources.
454 static void __devinit
quirk_piix4_acpi(struct pci_dev
*dev
)
458 pci_read_config_dword(dev
, 0x40, ®ion
);
459 quirk_io_region(dev
, region
, 64, PCI_BRIDGE_RESOURCES
, "PIIX4 ACPI");
460 pci_read_config_dword(dev
, 0x90, ®ion
);
461 quirk_io_region(dev
, region
, 16, PCI_BRIDGE_RESOURCES
+1, "PIIX4 SMB");
463 /* Device resource A has enables for some of the other ones */
464 pci_read_config_dword(dev
, 0x5c, &res_a
);
466 piix4_io_quirk(dev
, "PIIX4 devres B", 0x60, 3 << 21);
467 piix4_io_quirk(dev
, "PIIX4 devres C", 0x64, 3 << 21);
469 /* Device resource D is just bitfields for static resources */
471 /* Device 12 enabled? */
472 if (res_a
& (1 << 29)) {
473 piix4_io_quirk(dev
, "PIIX4 devres E", 0x68, 1 << 20);
474 piix4_mem_quirk(dev
, "PIIX4 devres F", 0x6c, 1 << 7);
476 /* Device 13 enabled? */
477 if (res_a
& (1 << 30)) {
478 piix4_io_quirk(dev
, "PIIX4 devres G", 0x70, 1 << 20);
479 piix4_mem_quirk(dev
, "PIIX4 devres H", 0x74, 1 << 7);
481 piix4_io_quirk(dev
, "PIIX4 devres I", 0x78, 1 << 20);
482 piix4_io_quirk(dev
, "PIIX4 devres J", 0x7c, 1 << 20);
484 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82371AB_3
, quirk_piix4_acpi
);
485 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82443MX_3
, quirk_piix4_acpi
);
488 * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at
489 * 0x40 (128 bytes of ACPI, GPIO & TCO registers)
490 * 0x58 (64 bytes of GPIO I/O space)
492 static void __devinit
quirk_ich4_lpc_acpi(struct pci_dev
*dev
)
496 pci_read_config_dword(dev
, 0x40, ®ion
);
497 quirk_io_region(dev
, region
, 128, PCI_BRIDGE_RESOURCES
, "ICH4 ACPI/GPIO/TCO");
499 pci_read_config_dword(dev
, 0x58, ®ion
);
500 quirk_io_region(dev
, region
, 64, PCI_BRIDGE_RESOURCES
+1, "ICH4 GPIO");
502 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801AA_0
, quirk_ich4_lpc_acpi
);
503 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801AB_0
, quirk_ich4_lpc_acpi
);
504 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801BA_0
, quirk_ich4_lpc_acpi
);
505 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801BA_10
, quirk_ich4_lpc_acpi
);
506 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801CA_0
, quirk_ich4_lpc_acpi
);
507 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801CA_12
, quirk_ich4_lpc_acpi
);
508 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801DB_0
, quirk_ich4_lpc_acpi
);
509 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801DB_12
, quirk_ich4_lpc_acpi
);
510 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801EB_0
, quirk_ich4_lpc_acpi
);
511 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ESB_1
, quirk_ich4_lpc_acpi
);
513 static void __devinit
ich6_lpc_acpi_gpio(struct pci_dev
*dev
)
517 pci_read_config_dword(dev
, 0x40, ®ion
);
518 quirk_io_region(dev
, region
, 128, PCI_BRIDGE_RESOURCES
, "ICH6 ACPI/GPIO/TCO");
520 pci_read_config_dword(dev
, 0x48, ®ion
);
521 quirk_io_region(dev
, region
, 64, PCI_BRIDGE_RESOURCES
+1, "ICH6 GPIO");
524 static void __devinit
ich6_lpc_generic_decode(struct pci_dev
*dev
, unsigned reg
, const char *name
, int dynsize
)
529 pci_read_config_dword(dev
, reg
, &val
);
537 * This is not correct. It is 16, 32 or 64 bytes depending on
538 * register D31:F0:ADh bits 5:4.
540 * But this gets us at least _part_ of it.
548 /* Just print it out for now. We should reserve it after more debugging */
549 dev_info(&dev
->dev
, "%s PIO at %04x-%04x\n", name
, base
, base
+size
-1);
552 static void __devinit
quirk_ich6_lpc(struct pci_dev
*dev
)
554 /* Shared ACPI/GPIO decode with all ICH6+ */
555 ich6_lpc_acpi_gpio(dev
);
557 /* ICH6-specific generic IO decode */
558 ich6_lpc_generic_decode(dev
, 0x84, "LPC Generic IO decode 1", 0);
559 ich6_lpc_generic_decode(dev
, 0x88, "LPC Generic IO decode 2", 1);
561 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH6_0
, quirk_ich6_lpc
);
562 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH6_1
, quirk_ich6_lpc
);
564 static void __devinit
ich7_lpc_generic_decode(struct pci_dev
*dev
, unsigned reg
, const char *name
)
569 pci_read_config_dword(dev
, reg
, &val
);
576 * IO base in bits 15:2, mask in bits 23:18, both
580 mask
= (val
>> 16) & 0xfc;
583 /* Just print it out for now. We should reserve it after more debugging */
584 dev_info(&dev
->dev
, "%s PIO at %04x (mask %04x)\n", name
, base
, mask
);
587 /* ICH7-10 has the same common LPC generic IO decode registers */
588 static void __devinit
quirk_ich7_lpc(struct pci_dev
*dev
)
590 /* We share the common ACPI/DPIO decode with ICH6 */
591 ich6_lpc_acpi_gpio(dev
);
593 /* And have 4 ICH7+ generic decodes */
594 ich7_lpc_generic_decode(dev
, 0x84, "ICH7 LPC Generic IO decode 1");
595 ich7_lpc_generic_decode(dev
, 0x88, "ICH7 LPC Generic IO decode 2");
596 ich7_lpc_generic_decode(dev
, 0x8c, "ICH7 LPC Generic IO decode 3");
597 ich7_lpc_generic_decode(dev
, 0x90, "ICH7 LPC Generic IO decode 4");
599 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH7_0
, quirk_ich7_lpc
);
600 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH7_1
, quirk_ich7_lpc
);
601 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH7_31
, quirk_ich7_lpc
);
602 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH8_0
, quirk_ich7_lpc
);
603 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH8_2
, quirk_ich7_lpc
);
604 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH8_3
, quirk_ich7_lpc
);
605 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH8_1
, quirk_ich7_lpc
);
606 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH8_4
, quirk_ich7_lpc
);
607 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH9_2
, quirk_ich7_lpc
);
608 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH9_4
, quirk_ich7_lpc
);
609 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH9_7
, quirk_ich7_lpc
);
610 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH9_8
, quirk_ich7_lpc
);
611 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH10_1
, quirk_ich7_lpc
);
614 * VIA ACPI: One IO region pointed to by longword at
615 * 0x48 or 0x20 (256 bytes of ACPI registers)
617 static void __devinit
quirk_vt82c586_acpi(struct pci_dev
*dev
)
621 if (dev
->revision
& 0x10) {
622 pci_read_config_dword(dev
, 0x48, ®ion
);
623 region
&= PCI_BASE_ADDRESS_IO_MASK
;
624 quirk_io_region(dev
, region
, 256, PCI_BRIDGE_RESOURCES
, "vt82c586 ACPI");
627 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_82C586_3
, quirk_vt82c586_acpi
);
630 * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at
631 * 0x48 (256 bytes of ACPI registers)
632 * 0x70 (128 bytes of hardware monitoring register)
633 * 0x90 (16 bytes of SMB registers)
635 static void __devinit
quirk_vt82c686_acpi(struct pci_dev
*dev
)
640 quirk_vt82c586_acpi(dev
);
642 pci_read_config_word(dev
, 0x70, &hm
);
643 hm
&= PCI_BASE_ADDRESS_IO_MASK
;
644 quirk_io_region(dev
, hm
, 128, PCI_BRIDGE_RESOURCES
+ 1, "vt82c686 HW-mon");
646 pci_read_config_dword(dev
, 0x90, &smb
);
647 smb
&= PCI_BASE_ADDRESS_IO_MASK
;
648 quirk_io_region(dev
, smb
, 16, PCI_BRIDGE_RESOURCES
+ 2, "vt82c686 SMB");
650 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_82C686_4
, quirk_vt82c686_acpi
);
653 * VIA VT8235 ISA Bridge: Two IO regions pointed to by words at
654 * 0x88 (128 bytes of power management registers)
655 * 0xd0 (16 bytes of SMB registers)
657 static void __devinit
quirk_vt8235_acpi(struct pci_dev
*dev
)
661 pci_read_config_word(dev
, 0x88, &pm
);
662 pm
&= PCI_BASE_ADDRESS_IO_MASK
;
663 quirk_io_region(dev
, pm
, 128, PCI_BRIDGE_RESOURCES
, "vt8235 PM");
665 pci_read_config_word(dev
, 0xd0, &smb
);
666 smb
&= PCI_BASE_ADDRESS_IO_MASK
;
667 quirk_io_region(dev
, smb
, 16, PCI_BRIDGE_RESOURCES
+ 1, "vt8235 SMB");
669 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8235
, quirk_vt8235_acpi
);
672 #ifdef CONFIG_X86_IO_APIC
674 #include <asm/io_apic.h>
677 * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip
678 * devices to the external APIC.
680 * TODO: When we have device-specific interrupt routers,
681 * this code will go away from quirks.
683 static void quirk_via_ioapic(struct pci_dev
*dev
)
688 tmp
= 0; /* nothing routed to external APIC */
690 tmp
= 0x1f; /* all known bits (4-0) routed to external APIC */
692 dev_info(&dev
->dev
, "%sbling VIA external APIC routing\n",
693 tmp
== 0 ? "Disa" : "Ena");
695 /* Offset 0x58: External APIC IRQ output control */
696 pci_write_config_byte (dev
, 0x58, tmp
);
698 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_82C686
, quirk_via_ioapic
);
699 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_82C686
, quirk_via_ioapic
);
702 * VIA 8237: Some BIOSs don't set the 'Bypass APIC De-Assert Message' Bit.
703 * This leads to doubled level interrupt rates.
704 * Set this bit to get rid of cycle wastage.
705 * Otherwise uncritical.
707 static void quirk_via_vt8237_bypass_apic_deassert(struct pci_dev
*dev
)
710 #define BYPASS_APIC_DEASSERT 8
712 pci_read_config_byte(dev
, 0x5B, &misc_control2
);
713 if (!(misc_control2
& BYPASS_APIC_DEASSERT
)) {
714 dev_info(&dev
->dev
, "Bypassing VIA 8237 APIC De-Assert Message\n");
715 pci_write_config_byte(dev
, 0x5B, misc_control2
|BYPASS_APIC_DEASSERT
);
718 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8237
, quirk_via_vt8237_bypass_apic_deassert
);
719 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8237
, quirk_via_vt8237_bypass_apic_deassert
);
722 * The AMD io apic can hang the box when an apic irq is masked.
723 * We check all revs >= B0 (yet not in the pre production!) as the bug
724 * is currently marked NoFix
726 * We have multiple reports of hangs with this chipset that went away with
727 * noapic specified. For the moment we assume it's the erratum. We may be wrong
728 * of course. However the advice is demonstrably good even if so..
730 static void __devinit
quirk_amd_ioapic(struct pci_dev
*dev
)
732 if (dev
->revision
>= 0x02) {
733 dev_warn(&dev
->dev
, "I/O APIC: AMD Erratum #22 may be present. In the event of instability try\n");
734 dev_warn(&dev
->dev
, " : booting with the \"noapic\" option\n");
737 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_VIPER_7410
, quirk_amd_ioapic
);
739 static void __init
quirk_ioapic_rmw(struct pci_dev
*dev
)
741 if (dev
->devfn
== 0 && dev
->bus
->number
== 0)
744 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI
, PCI_ANY_ID
, quirk_ioapic_rmw
);
745 #endif /* CONFIG_X86_IO_APIC */
748 * Some settings of MMRBC can lead to data corruption so block changes.
749 * See AMD 8131 HyperTransport PCI-X Tunnel Revision Guide
751 static void __init
quirk_amd_8131_mmrbc(struct pci_dev
*dev
)
753 if (dev
->subordinate
&& dev
->revision
<= 0x12) {
754 dev_info(&dev
->dev
, "AMD8131 rev %x detected; "
755 "disabling PCI-X MMRBC\n", dev
->revision
);
756 dev
->subordinate
->bus_flags
|= PCI_BUS_FLAGS_NO_MMRBC
;
759 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_8131_BRIDGE
, quirk_amd_8131_mmrbc
);
762 * FIXME: it is questionable that quirk_via_acpi
763 * is needed. It shows up as an ISA bridge, and does not
764 * support the PCI_INTERRUPT_LINE register at all. Therefore
765 * it seems like setting the pci_dev's 'irq' to the
766 * value of the ACPI SCI interrupt is only done for convenience.
769 static void __devinit
quirk_via_acpi(struct pci_dev
*d
)
772 * VIA ACPI device: SCI IRQ line in PCI config byte 0x42
775 pci_read_config_byte(d
, 0x42, &irq
);
777 if (irq
&& (irq
!= 2))
780 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_82C586_3
, quirk_via_acpi
);
781 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_82C686_4
, quirk_via_acpi
);
785 * VIA bridges which have VLink
788 static int via_vlink_dev_lo
= -1, via_vlink_dev_hi
= 18;
790 static void quirk_via_bridge(struct pci_dev
*dev
)
792 /* See what bridge we have and find the device ranges */
793 switch (dev
->device
) {
794 case PCI_DEVICE_ID_VIA_82C686
:
795 /* The VT82C686 is special, it attaches to PCI and can have
796 any device number. All its subdevices are functions of
797 that single device. */
798 via_vlink_dev_lo
= PCI_SLOT(dev
->devfn
);
799 via_vlink_dev_hi
= PCI_SLOT(dev
->devfn
);
801 case PCI_DEVICE_ID_VIA_8237
:
802 case PCI_DEVICE_ID_VIA_8237A
:
803 via_vlink_dev_lo
= 15;
805 case PCI_DEVICE_ID_VIA_8235
:
806 via_vlink_dev_lo
= 16;
808 case PCI_DEVICE_ID_VIA_8231
:
809 case PCI_DEVICE_ID_VIA_8233_0
:
810 case PCI_DEVICE_ID_VIA_8233A
:
811 case PCI_DEVICE_ID_VIA_8233C_0
:
812 via_vlink_dev_lo
= 17;
816 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_82C686
, quirk_via_bridge
);
817 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8231
, quirk_via_bridge
);
818 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8233_0
, quirk_via_bridge
);
819 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8233A
, quirk_via_bridge
);
820 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8233C_0
, quirk_via_bridge
);
821 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8235
, quirk_via_bridge
);
822 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8237
, quirk_via_bridge
);
823 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8237A
, quirk_via_bridge
);
826 * quirk_via_vlink - VIA VLink IRQ number update
829 * If the device we are dealing with is on a PIC IRQ we need to
830 * ensure that the IRQ line register which usually is not relevant
831 * for PCI cards, is actually written so that interrupts get sent
832 * to the right place.
833 * We only do this on systems where a VIA south bridge was detected,
834 * and only for VIA devices on the motherboard (see quirk_via_bridge
838 static void quirk_via_vlink(struct pci_dev
*dev
)
842 /* Check if we have VLink at all */
843 if (via_vlink_dev_lo
== -1)
848 /* Don't quirk interrupts outside the legacy IRQ range */
849 if (!new_irq
|| new_irq
> 15)
852 /* Internal device ? */
853 if (dev
->bus
->number
!= 0 || PCI_SLOT(dev
->devfn
) > via_vlink_dev_hi
||
854 PCI_SLOT(dev
->devfn
) < via_vlink_dev_lo
)
857 /* This is an internal VLink device on a PIC interrupt. The BIOS
858 ought to have set this but may not have, so we redo it */
860 pci_read_config_byte(dev
, PCI_INTERRUPT_LINE
, &irq
);
861 if (new_irq
!= irq
) {
862 dev_info(&dev
->dev
, "VIA VLink IRQ fixup, from %d to %d\n",
864 udelay(15); /* unknown if delay really needed */
865 pci_write_config_byte(dev
, PCI_INTERRUPT_LINE
, new_irq
);
868 DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA
, PCI_ANY_ID
, quirk_via_vlink
);
871 * VIA VT82C598 has its device ID settable and many BIOSes
872 * set it to the ID of VT82C597 for backward compatibility.
873 * We need to switch it off to be able to recognize the real
876 static void __devinit
quirk_vt82c598_id(struct pci_dev
*dev
)
878 pci_write_config_byte(dev
, 0xfc, 0);
879 pci_read_config_word(dev
, PCI_DEVICE_ID
, &dev
->device
);
881 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_82C597_0
, quirk_vt82c598_id
);
884 * CardBus controllers have a legacy base address that enables them
885 * to respond as i82365 pcmcia controllers. We don't want them to
886 * do this even if the Linux CardBus driver is not loaded, because
887 * the Linux i82365 driver does not (and should not) handle CardBus.
889 static void quirk_cardbus_legacy(struct pci_dev
*dev
)
891 if ((PCI_CLASS_BRIDGE_CARDBUS
<< 8) ^ dev
->class)
893 pci_write_config_dword(dev
, PCI_CB_LEGACY_MODE_BASE
, 0);
895 DECLARE_PCI_FIXUP_FINAL(PCI_ANY_ID
, PCI_ANY_ID
, quirk_cardbus_legacy
);
896 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_ANY_ID
, PCI_ANY_ID
, quirk_cardbus_legacy
);
899 * Following the PCI ordering rules is optional on the AMD762. I'm not
900 * sure what the designers were smoking but let's not inhale...
902 * To be fair to AMD, it follows the spec by default, its BIOS people
905 static void quirk_amd_ordering(struct pci_dev
*dev
)
908 pci_read_config_dword(dev
, 0x4C, &pcic
);
911 dev_warn(&dev
->dev
, "BIOS failed to enable PCI standards compliance; fixing this error\n");
912 pci_write_config_dword(dev
, 0x4C, pcic
);
913 pci_read_config_dword(dev
, 0x84, &pcic
);
914 pcic
|= (1<<23); /* Required in this mode */
915 pci_write_config_dword(dev
, 0x84, pcic
);
918 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_FE_GATE_700C
, quirk_amd_ordering
);
919 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_FE_GATE_700C
, quirk_amd_ordering
);
922 * DreamWorks provided workaround for Dunord I-3000 problem
924 * This card decodes and responds to addresses not apparently
925 * assigned to it. We force a larger allocation to ensure that
926 * nothing gets put too close to it.
928 static void __devinit
quirk_dunord ( struct pci_dev
* dev
)
930 struct resource
*r
= &dev
->resource
[1];
934 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD
, PCI_DEVICE_ID_DUNORD_I3000
, quirk_dunord
);
937 * i82380FB mobile docking controller: its PCI-to-PCI bridge
938 * is subtractive decoding (transparent), and does indicate this
939 * in the ProgIf. Unfortunately, the ProgIf value is wrong - 0x80
942 static void __devinit
quirk_transparent_bridge(struct pci_dev
*dev
)
944 dev
->transparent
= 1;
946 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82380FB
, quirk_transparent_bridge
);
947 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA
, 0x605, quirk_transparent_bridge
);
950 * Common misconfiguration of the MediaGX/Geode PCI master that will
951 * reduce PCI bandwidth from 70MB/s to 25MB/s. See the GXM/GXLV/GX1
952 * datasheets found at http://www.national.com/ds/GX for info on what
953 * these bits do. <christer@weinigel.se>
955 static void quirk_mediagx_master(struct pci_dev
*dev
)
958 pci_read_config_byte(dev
, 0x41, ®
);
961 dev_info(&dev
->dev
, "Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n", reg
);
962 pci_write_config_byte(dev
, 0x41, reg
);
965 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX
, PCI_DEVICE_ID_CYRIX_PCI_MASTER
, quirk_mediagx_master
);
966 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_CYRIX
, PCI_DEVICE_ID_CYRIX_PCI_MASTER
, quirk_mediagx_master
);
969 * Ensure C0 rev restreaming is off. This is normally done by
970 * the BIOS but in the odd case it is not the results are corruption
971 * hence the presence of a Linux check
973 static void quirk_disable_pxb(struct pci_dev
*pdev
)
977 if (pdev
->revision
!= 0x04) /* Only C0 requires this */
979 pci_read_config_word(pdev
, 0x40, &config
);
980 if (config
& (1<<6)) {
982 pci_write_config_word(pdev
, 0x40, config
);
983 dev_info(&pdev
->dev
, "C0 revision 450NX. Disabling PCI restreaming\n");
986 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82454NX
, quirk_disable_pxb
);
987 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82454NX
, quirk_disable_pxb
);
989 static void __devinit
quirk_amd_ide_mode(struct pci_dev
*pdev
)
991 /* set sb600/sb700/sb800 sata to ahci mode */
994 pci_read_config_byte(pdev
, PCI_CLASS_DEVICE
, &tmp
);
996 pci_read_config_byte(pdev
, 0x40, &tmp
);
997 pci_write_config_byte(pdev
, 0x40, tmp
|1);
998 pci_write_config_byte(pdev
, 0x9, 1);
999 pci_write_config_byte(pdev
, 0xa, 6);
1000 pci_write_config_byte(pdev
, 0x40, tmp
);
1002 pdev
->class = PCI_CLASS_STORAGE_SATA_AHCI
;
1003 dev_info(&pdev
->dev
, "set SATA to AHCI mode\n");
1006 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI
, PCI_DEVICE_ID_ATI_IXP600_SATA
, quirk_amd_ide_mode
);
1007 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI
, PCI_DEVICE_ID_ATI_IXP600_SATA
, quirk_amd_ide_mode
);
1008 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI
, PCI_DEVICE_ID_ATI_IXP700_SATA
, quirk_amd_ide_mode
);
1009 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI
, PCI_DEVICE_ID_ATI_IXP700_SATA
, quirk_amd_ide_mode
);
1012 * Serverworks CSB5 IDE does not fully support native mode
1014 static void __devinit
quirk_svwks_csb5ide(struct pci_dev
*pdev
)
1017 pci_read_config_byte(pdev
, PCI_CLASS_PROG
, &prog
);
1021 pci_write_config_byte(pdev
, PCI_CLASS_PROG
, prog
);
1022 /* PCI layer will sort out resources */
1025 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS
, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE
, quirk_svwks_csb5ide
);
1028 * Intel 82801CAM ICH3-M datasheet says IDE modes must be the same
1030 static void __init
quirk_ide_samemode(struct pci_dev
*pdev
)
1034 pci_read_config_byte(pdev
, PCI_CLASS_PROG
, &prog
);
1036 if (((prog
& 1) && !(prog
& 4)) || ((prog
& 4) && !(prog
& 1))) {
1037 dev_info(&pdev
->dev
, "IDE mode mismatch; forcing legacy mode\n");
1040 pci_write_config_byte(pdev
, PCI_CLASS_PROG
, prog
);
1043 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801CA_10
, quirk_ide_samemode
);
1046 * Some ATA devices break if put into D3
1049 static void __devinit
quirk_no_ata_d3(struct pci_dev
*pdev
)
1051 /* Quirk the legacy ATA devices only. The AHCI ones are ok */
1052 if ((pdev
->class >> 8) == PCI_CLASS_STORAGE_IDE
)
1053 pdev
->dev_flags
|= PCI_DEV_FLAGS_NO_D3
;
1055 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS
, PCI_ANY_ID
, quirk_no_ata_d3
);
1056 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_ATI
, PCI_ANY_ID
, quirk_no_ata_d3
);
1058 /* This was originally an Alpha specific thing, but it really fits here.
1059 * The i82375 PCI/EISA bridge appears as non-classified. Fix that.
1061 static void __init
quirk_eisa_bridge(struct pci_dev
*dev
)
1063 dev
->class = PCI_CLASS_BRIDGE_EISA
<< 8;
1065 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82375
, quirk_eisa_bridge
);
1069 * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge
1070 * is not activated. The myth is that Asus said that they do not want the
1071 * users to be irritated by just another PCI Device in the Win98 device
1072 * manager. (see the file prog/hotplug/README.p4b in the lm_sensors
1073 * package 2.7.0 for details)
1075 * The SMBus PCI Device can be activated by setting a bit in the ICH LPC
1076 * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it
1077 * becomes necessary to do this tweak in two steps -- the chosen trigger
1078 * is either the Host bridge (preferred) or on-board VGA controller.
1080 * Note that we used to unhide the SMBus that way on Toshiba laptops
1081 * (Satellite A40 and Tecra M2) but then found that the thermal management
1082 * was done by SMM code, which could cause unsynchronized concurrent
1083 * accesses to the SMBus registers, with potentially bad effects. Thus you
1084 * should be very careful when adding new entries: if SMM is accessing the
1085 * Intel SMBus, this is a very good reason to leave it hidden.
1087 * Likewise, many recent laptops use ACPI for thermal management. If the
1088 * ACPI DSDT code accesses the SMBus, then Linux should not access it
1089 * natively, and keeping the SMBus hidden is the right thing to do. If you
1090 * are about to add an entry in the table below, please first disassemble
1091 * the DSDT and double-check that there is no code accessing the SMBus.
1093 static int asus_hides_smbus
;
1095 static void __init
asus_hides_smbus_hostbridge(struct pci_dev
*dev
)
1097 if (unlikely(dev
->subsystem_vendor
== PCI_VENDOR_ID_ASUSTEK
)) {
1098 if (dev
->device
== PCI_DEVICE_ID_INTEL_82845_HB
)
1099 switch(dev
->subsystem_device
) {
1100 case 0x8025: /* P4B-LX */
1101 case 0x8070: /* P4B */
1102 case 0x8088: /* P4B533 */
1103 case 0x1626: /* L3C notebook */
1104 asus_hides_smbus
= 1;
1106 else if (dev
->device
== PCI_DEVICE_ID_INTEL_82845G_HB
)
1107 switch(dev
->subsystem_device
) {
1108 case 0x80b1: /* P4GE-V */
1109 case 0x80b2: /* P4PE */
1110 case 0x8093: /* P4B533-V */
1111 asus_hides_smbus
= 1;
1113 else if (dev
->device
== PCI_DEVICE_ID_INTEL_82850_HB
)
1114 switch(dev
->subsystem_device
) {
1115 case 0x8030: /* P4T533 */
1116 asus_hides_smbus
= 1;
1118 else if (dev
->device
== PCI_DEVICE_ID_INTEL_7205_0
)
1119 switch (dev
->subsystem_device
) {
1120 case 0x8070: /* P4G8X Deluxe */
1121 asus_hides_smbus
= 1;
1123 else if (dev
->device
== PCI_DEVICE_ID_INTEL_E7501_MCH
)
1124 switch (dev
->subsystem_device
) {
1125 case 0x80c9: /* PU-DLS */
1126 asus_hides_smbus
= 1;
1128 else if (dev
->device
== PCI_DEVICE_ID_INTEL_82855GM_HB
)
1129 switch (dev
->subsystem_device
) {
1130 case 0x1751: /* M2N notebook */
1131 case 0x1821: /* M5N notebook */
1132 asus_hides_smbus
= 1;
1134 else if (dev
->device
== PCI_DEVICE_ID_INTEL_82855PM_HB
)
1135 switch (dev
->subsystem_device
) {
1136 case 0x184b: /* W1N notebook */
1137 case 0x186a: /* M6Ne notebook */
1138 asus_hides_smbus
= 1;
1140 else if (dev
->device
== PCI_DEVICE_ID_INTEL_82865_HB
)
1141 switch (dev
->subsystem_device
) {
1142 case 0x80f2: /* P4P800-X */
1143 asus_hides_smbus
= 1;
1145 else if (dev
->device
== PCI_DEVICE_ID_INTEL_82915GM_HB
)
1146 switch (dev
->subsystem_device
) {
1147 case 0x1882: /* M6V notebook */
1148 case 0x1977: /* A6VA notebook */
1149 asus_hides_smbus
= 1;
1151 } else if (unlikely(dev
->subsystem_vendor
== PCI_VENDOR_ID_HP
)) {
1152 if (dev
->device
== PCI_DEVICE_ID_INTEL_82855PM_HB
)
1153 switch(dev
->subsystem_device
) {
1154 case 0x088C: /* HP Compaq nc8000 */
1155 case 0x0890: /* HP Compaq nc6000 */
1156 asus_hides_smbus
= 1;
1158 else if (dev
->device
== PCI_DEVICE_ID_INTEL_82865_HB
)
1159 switch (dev
->subsystem_device
) {
1160 case 0x12bc: /* HP D330L */
1161 case 0x12bd: /* HP D530 */
1162 asus_hides_smbus
= 1;
1164 else if (dev
->device
== PCI_DEVICE_ID_INTEL_82875_HB
)
1165 switch (dev
->subsystem_device
) {
1166 case 0x12bf: /* HP xw4100 */
1167 asus_hides_smbus
= 1;
1169 } else if (unlikely(dev
->subsystem_vendor
== PCI_VENDOR_ID_SAMSUNG
)) {
1170 if (dev
->device
== PCI_DEVICE_ID_INTEL_82855PM_HB
)
1171 switch(dev
->subsystem_device
) {
1172 case 0xC00C: /* Samsung P35 notebook */
1173 asus_hides_smbus
= 1;
1175 } else if (unlikely(dev
->subsystem_vendor
== PCI_VENDOR_ID_COMPAQ
)) {
1176 if (dev
->device
== PCI_DEVICE_ID_INTEL_82855PM_HB
)
1177 switch(dev
->subsystem_device
) {
1178 case 0x0058: /* Compaq Evo N620c */
1179 asus_hides_smbus
= 1;
1181 else if (dev
->device
== PCI_DEVICE_ID_INTEL_82810_IG3
)
1182 switch(dev
->subsystem_device
) {
1183 case 0xB16C: /* Compaq Deskpro EP 401963-001 (PCA# 010174) */
1184 /* Motherboard doesn't have Host bridge
1185 * subvendor/subdevice IDs, therefore checking
1186 * its on-board VGA controller */
1187 asus_hides_smbus
= 1;
1189 else if (dev
->device
== PCI_DEVICE_ID_INTEL_82845G_IG
)
1190 switch(dev
->subsystem_device
) {
1191 case 0x00b8: /* Compaq Evo D510 CMT */
1192 case 0x00b9: /* Compaq Evo D510 SFF */
1193 asus_hides_smbus
= 1;
1195 else if (dev
->device
== PCI_DEVICE_ID_INTEL_82815_CGC
)
1196 switch (dev
->subsystem_device
) {
1197 case 0x001A: /* Compaq Deskpro EN SSF P667 815E */
1198 /* Motherboard doesn't have host bridge
1199 * subvendor/subdevice IDs, therefore checking
1200 * its on-board VGA controller */
1201 asus_hides_smbus
= 1;
1205 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82845_HB
, asus_hides_smbus_hostbridge
);
1206 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82845G_HB
, asus_hides_smbus_hostbridge
);
1207 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82850_HB
, asus_hides_smbus_hostbridge
);
1208 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82865_HB
, asus_hides_smbus_hostbridge
);
1209 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82875_HB
, asus_hides_smbus_hostbridge
);
1210 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_7205_0
, asus_hides_smbus_hostbridge
);
1211 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_E7501_MCH
, asus_hides_smbus_hostbridge
);
1212 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82855PM_HB
, asus_hides_smbus_hostbridge
);
1213 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82855GM_HB
, asus_hides_smbus_hostbridge
);
1214 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82915GM_HB
, asus_hides_smbus_hostbridge
);
1216 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82810_IG3
, asus_hides_smbus_hostbridge
);
1217 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82845G_IG
, asus_hides_smbus_hostbridge
);
1218 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82815_CGC
, asus_hides_smbus_hostbridge
);
1220 static void asus_hides_smbus_lpc(struct pci_dev
*dev
)
1224 if (likely(!asus_hides_smbus
))
1227 pci_read_config_word(dev
, 0xF2, &val
);
1229 pci_write_config_word(dev
, 0xF2, val
& (~0x8));
1230 pci_read_config_word(dev
, 0xF2, &val
);
1232 dev_info(&dev
->dev
, "i801 SMBus device continues to play 'hide and seek'! 0x%x\n", val
);
1234 dev_info(&dev
->dev
, "Enabled i801 SMBus device\n");
1237 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801AA_0
, asus_hides_smbus_lpc
);
1238 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801DB_0
, asus_hides_smbus_lpc
);
1239 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801BA_0
, asus_hides_smbus_lpc
);
1240 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801CA_0
, asus_hides_smbus_lpc
);
1241 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801CA_12
, asus_hides_smbus_lpc
);
1242 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801DB_12
, asus_hides_smbus_lpc
);
1243 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801EB_0
, asus_hides_smbus_lpc
);
1244 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801AA_0
, asus_hides_smbus_lpc
);
1245 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801DB_0
, asus_hides_smbus_lpc
);
1246 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801BA_0
, asus_hides_smbus_lpc
);
1247 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801CA_0
, asus_hides_smbus_lpc
);
1248 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801CA_12
, asus_hides_smbus_lpc
);
1249 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801DB_12
, asus_hides_smbus_lpc
);
1250 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801EB_0
, asus_hides_smbus_lpc
);
1252 /* It appears we just have one such device. If not, we have a warning */
1253 static void __iomem
*asus_rcba_base
;
1254 static void asus_hides_smbus_lpc_ich6_suspend(struct pci_dev
*dev
)
1258 if (likely(!asus_hides_smbus
))
1260 WARN_ON(asus_rcba_base
);
1262 pci_read_config_dword(dev
, 0xF0, &rcba
);
1263 /* use bits 31:14, 16 kB aligned */
1264 asus_rcba_base
= ioremap_nocache(rcba
& 0xFFFFC000, 0x4000);
1265 if (asus_rcba_base
== NULL
)
1269 static void asus_hides_smbus_lpc_ich6_resume_early(struct pci_dev
*dev
)
1273 if (likely(!asus_hides_smbus
|| !asus_rcba_base
))
1275 /* read the Function Disable register, dword mode only */
1276 val
= readl(asus_rcba_base
+ 0x3418);
1277 writel(val
& 0xFFFFFFF7, asus_rcba_base
+ 0x3418); /* enable the SMBus device */
1280 static void asus_hides_smbus_lpc_ich6_resume(struct pci_dev
*dev
)
1282 if (likely(!asus_hides_smbus
|| !asus_rcba_base
))
1284 iounmap(asus_rcba_base
);
1285 asus_rcba_base
= NULL
;
1286 dev_info(&dev
->dev
, "Enabled ICH6/i801 SMBus device\n");
1289 static void asus_hides_smbus_lpc_ich6(struct pci_dev
*dev
)
1291 asus_hides_smbus_lpc_ich6_suspend(dev
);
1292 asus_hides_smbus_lpc_ich6_resume_early(dev
);
1293 asus_hides_smbus_lpc_ich6_resume(dev
);
1295 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH6_1
, asus_hides_smbus_lpc_ich6
);
1296 DECLARE_PCI_FIXUP_SUSPEND(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH6_1
, asus_hides_smbus_lpc_ich6_suspend
);
1297 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH6_1
, asus_hides_smbus_lpc_ich6_resume
);
1298 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH6_1
, asus_hides_smbus_lpc_ich6_resume_early
);
1301 * SiS 96x south bridge: BIOS typically hides SMBus device...
1303 static void quirk_sis_96x_smbus(struct pci_dev
*dev
)
1306 pci_read_config_byte(dev
, 0x77, &val
);
1308 dev_info(&dev
->dev
, "Enabling SiS 96x SMBus\n");
1309 pci_write_config_byte(dev
, 0x77, val
& ~0x10);
1312 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI
, PCI_DEVICE_ID_SI_961
, quirk_sis_96x_smbus
);
1313 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI
, PCI_DEVICE_ID_SI_962
, quirk_sis_96x_smbus
);
1314 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI
, PCI_DEVICE_ID_SI_963
, quirk_sis_96x_smbus
);
1315 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI
, PCI_DEVICE_ID_SI_LPC
, quirk_sis_96x_smbus
);
1316 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI
, PCI_DEVICE_ID_SI_961
, quirk_sis_96x_smbus
);
1317 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI
, PCI_DEVICE_ID_SI_962
, quirk_sis_96x_smbus
);
1318 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI
, PCI_DEVICE_ID_SI_963
, quirk_sis_96x_smbus
);
1319 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI
, PCI_DEVICE_ID_SI_LPC
, quirk_sis_96x_smbus
);
1322 * ... This is further complicated by the fact that some SiS96x south
1323 * bridges pretend to be 85C503/5513 instead. In that case see if we
1324 * spotted a compatible north bridge to make sure.
1325 * (pci_find_device doesn't work yet)
1327 * We can also enable the sis96x bit in the discovery register..
1329 #define SIS_DETECT_REGISTER 0x40
1331 static void quirk_sis_503(struct pci_dev
*dev
)
1336 pci_read_config_byte(dev
, SIS_DETECT_REGISTER
, ®
);
1337 pci_write_config_byte(dev
, SIS_DETECT_REGISTER
, reg
| (1 << 6));
1338 pci_read_config_word(dev
, PCI_DEVICE_ID
, &devid
);
1339 if (((devid
& 0xfff0) != 0x0960) && (devid
!= 0x0018)) {
1340 pci_write_config_byte(dev
, SIS_DETECT_REGISTER
, reg
);
1345 * Ok, it now shows up as a 96x.. run the 96x quirk by
1346 * hand in case it has already been processed.
1347 * (depends on link order, which is apparently not guaranteed)
1349 dev
->device
= devid
;
1350 quirk_sis_96x_smbus(dev
);
1352 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI
, PCI_DEVICE_ID_SI_503
, quirk_sis_503
);
1353 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI
, PCI_DEVICE_ID_SI_503
, quirk_sis_503
);
1357 * On ASUS A8V and A8V Deluxe boards, the onboard AC97 audio controller
1358 * and MC97 modem controller are disabled when a second PCI soundcard is
1359 * present. This patch, tweaking the VT8237 ISA bridge, enables them.
1362 static void asus_hides_ac97_lpc(struct pci_dev
*dev
)
1365 int asus_hides_ac97
= 0;
1367 if (likely(dev
->subsystem_vendor
== PCI_VENDOR_ID_ASUSTEK
)) {
1368 if (dev
->device
== PCI_DEVICE_ID_VIA_8237
)
1369 asus_hides_ac97
= 1;
1372 if (!asus_hides_ac97
)
1375 pci_read_config_byte(dev
, 0x50, &val
);
1377 pci_write_config_byte(dev
, 0x50, val
& (~0xc0));
1378 pci_read_config_byte(dev
, 0x50, &val
);
1380 dev_info(&dev
->dev
, "Onboard AC97/MC97 devices continue to play 'hide and seek'! 0x%x\n", val
);
1382 dev_info(&dev
->dev
, "Enabled onboard AC97/MC97 devices\n");
1385 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8237
, asus_hides_ac97_lpc
);
1386 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8237
, asus_hides_ac97_lpc
);
1388 #if defined(CONFIG_ATA) || defined(CONFIG_ATA_MODULE)
1391 * If we are using libata we can drive this chip properly but must
1392 * do this early on to make the additional device appear during
1395 static void quirk_jmicron_ata(struct pci_dev
*pdev
)
1397 u32 conf1
, conf5
, class;
1400 /* Only poke fn 0 */
1401 if (PCI_FUNC(pdev
->devfn
))
1404 pci_read_config_dword(pdev
, 0x40, &conf1
);
1405 pci_read_config_dword(pdev
, 0x80, &conf5
);
1407 conf1
&= ~0x00CFF302; /* Clear bit 1, 8, 9, 12-19, 22, 23 */
1408 conf5
&= ~(1 << 24); /* Clear bit 24 */
1410 switch (pdev
->device
) {
1411 case PCI_DEVICE_ID_JMICRON_JMB360
:
1412 /* The controller should be in single function ahci mode */
1413 conf1
|= 0x0002A100; /* Set 8, 13, 15, 17 */
1416 case PCI_DEVICE_ID_JMICRON_JMB365
:
1417 case PCI_DEVICE_ID_JMICRON_JMB366
:
1418 /* Redirect IDE second PATA port to the right spot */
1421 case PCI_DEVICE_ID_JMICRON_JMB361
:
1422 case PCI_DEVICE_ID_JMICRON_JMB363
:
1423 /* Enable dual function mode, AHCI on fn 0, IDE fn1 */
1424 /* Set the class codes correctly and then direct IDE 0 */
1425 conf1
|= 0x00C2A1B3; /* Set 0, 1, 4, 5, 7, 8, 13, 15, 17, 22, 23 */
1428 case PCI_DEVICE_ID_JMICRON_JMB368
:
1429 /* The controller should be in single function IDE mode */
1430 conf1
|= 0x00C00000; /* Set 22, 23 */
1434 pci_write_config_dword(pdev
, 0x40, conf1
);
1435 pci_write_config_dword(pdev
, 0x80, conf5
);
1437 /* Update pdev accordingly */
1438 pci_read_config_byte(pdev
, PCI_HEADER_TYPE
, &hdr
);
1439 pdev
->hdr_type
= hdr
& 0x7f;
1440 pdev
->multifunction
= !!(hdr
& 0x80);
1442 pci_read_config_dword(pdev
, PCI_CLASS_REVISION
, &class);
1443 pdev
->class = class >> 8;
1445 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON
, PCI_DEVICE_ID_JMICRON_JMB360
, quirk_jmicron_ata
);
1446 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON
, PCI_DEVICE_ID_JMICRON_JMB361
, quirk_jmicron_ata
);
1447 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON
, PCI_DEVICE_ID_JMICRON_JMB363
, quirk_jmicron_ata
);
1448 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON
, PCI_DEVICE_ID_JMICRON_JMB365
, quirk_jmicron_ata
);
1449 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON
, PCI_DEVICE_ID_JMICRON_JMB366
, quirk_jmicron_ata
);
1450 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON
, PCI_DEVICE_ID_JMICRON_JMB368
, quirk_jmicron_ata
);
1451 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON
, PCI_DEVICE_ID_JMICRON_JMB360
, quirk_jmicron_ata
);
1452 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON
, PCI_DEVICE_ID_JMICRON_JMB361
, quirk_jmicron_ata
);
1453 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON
, PCI_DEVICE_ID_JMICRON_JMB363
, quirk_jmicron_ata
);
1454 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON
, PCI_DEVICE_ID_JMICRON_JMB365
, quirk_jmicron_ata
);
1455 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON
, PCI_DEVICE_ID_JMICRON_JMB366
, quirk_jmicron_ata
);
1456 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON
, PCI_DEVICE_ID_JMICRON_JMB368
, quirk_jmicron_ata
);
1460 #ifdef CONFIG_X86_IO_APIC
1461 static void __init
quirk_alder_ioapic(struct pci_dev
*pdev
)
1465 if ((pdev
->class >> 8) != 0xff00)
1468 /* the first BAR is the location of the IO APIC...we must
1469 * not touch this (and it's already covered by the fixmap), so
1470 * forcibly insert it into the resource tree */
1471 if (pci_resource_start(pdev
, 0) && pci_resource_len(pdev
, 0))
1472 insert_resource(&iomem_resource
, &pdev
->resource
[0]);
1474 /* The next five BARs all seem to be rubbish, so just clean
1476 for (i
=1; i
< 6; i
++) {
1477 memset(&pdev
->resource
[i
], 0, sizeof(pdev
->resource
[i
]));
1481 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_EESSC
, quirk_alder_ioapic
);
1484 static void __devinit
quirk_pcie_mch(struct pci_dev
*pdev
)
1488 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_E7520_MCH
, quirk_pcie_mch
);
1489 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_E7320_MCH
, quirk_pcie_mch
);
1490 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_E7525_MCH
, quirk_pcie_mch
);
1494 * It's possible for the MSI to get corrupted if shpc and acpi
1495 * are used together on certain PXH-based systems.
1497 static void __devinit
quirk_pcie_pxh(struct pci_dev
*dev
)
1501 dev_warn(&dev
->dev
, "PXH quirk detected; SHPC device MSI disabled\n");
1503 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_PXHD_0
, quirk_pcie_pxh
);
1504 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_PXHD_1
, quirk_pcie_pxh
);
1505 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_PXH_0
, quirk_pcie_pxh
);
1506 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_PXH_1
, quirk_pcie_pxh
);
1507 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_PXHV
, quirk_pcie_pxh
);
1510 * Some Intel PCI Express chipsets have trouble with downstream
1511 * device power management.
1513 static void quirk_intel_pcie_pm(struct pci_dev
* dev
)
1515 pci_pm_d3_delay
= 120;
1519 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x25e2, quirk_intel_pcie_pm
);
1520 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x25e3, quirk_intel_pcie_pm
);
1521 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x25e4, quirk_intel_pcie_pm
);
1522 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x25e5, quirk_intel_pcie_pm
);
1523 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x25e6, quirk_intel_pcie_pm
);
1524 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x25e7, quirk_intel_pcie_pm
);
1525 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x25f7, quirk_intel_pcie_pm
);
1526 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x25f8, quirk_intel_pcie_pm
);
1527 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x25f9, quirk_intel_pcie_pm
);
1528 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x25fa, quirk_intel_pcie_pm
);
1529 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x2601, quirk_intel_pcie_pm
);
1530 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x2602, quirk_intel_pcie_pm
);
1531 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x2603, quirk_intel_pcie_pm
);
1532 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x2604, quirk_intel_pcie_pm
);
1533 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x2605, quirk_intel_pcie_pm
);
1534 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x2606, quirk_intel_pcie_pm
);
1535 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x2607, quirk_intel_pcie_pm
);
1536 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x2608, quirk_intel_pcie_pm
);
1537 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x2609, quirk_intel_pcie_pm
);
1538 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x260a, quirk_intel_pcie_pm
);
1539 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x260b, quirk_intel_pcie_pm
);
1541 #ifdef CONFIG_X86_IO_APIC
1543 * Boot interrupts on some chipsets cannot be turned off. For these chipsets,
1544 * remap the original interrupt in the linux kernel to the boot interrupt, so
1545 * that a PCI device's interrupt handler is installed on the boot interrupt
1548 static void quirk_reroute_to_boot_interrupts_intel(struct pci_dev
*dev
)
1550 if (noioapicquirk
|| noioapicreroute
)
1553 dev
->irq_reroute_variant
= INTEL_IRQ_REROUTE_VARIANT
;
1555 printk(KERN_INFO
"PCI quirk: reroute interrupts for 0x%04x:0x%04x\n",
1556 dev
->vendor
, dev
->device
);
1559 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_80333_0
, quirk_reroute_to_boot_interrupts_intel
);
1560 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_80333_1
, quirk_reroute_to_boot_interrupts_intel
);
1561 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ESB2_0
, quirk_reroute_to_boot_interrupts_intel
);
1562 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_PXH_0
, quirk_reroute_to_boot_interrupts_intel
);
1563 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_PXH_1
, quirk_reroute_to_boot_interrupts_intel
);
1564 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_PXHV
, quirk_reroute_to_boot_interrupts_intel
);
1565 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_80332_0
, quirk_reroute_to_boot_interrupts_intel
);
1566 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_80332_1
, quirk_reroute_to_boot_interrupts_intel
);
1567 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_80333_0
, quirk_reroute_to_boot_interrupts_intel
);
1568 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_80333_1
, quirk_reroute_to_boot_interrupts_intel
);
1569 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ESB2_0
, quirk_reroute_to_boot_interrupts_intel
);
1570 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_PXH_0
, quirk_reroute_to_boot_interrupts_intel
);
1571 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_PXH_1
, quirk_reroute_to_boot_interrupts_intel
);
1572 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_PXHV
, quirk_reroute_to_boot_interrupts_intel
);
1573 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_80332_0
, quirk_reroute_to_boot_interrupts_intel
);
1574 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_80332_1
, quirk_reroute_to_boot_interrupts_intel
);
1577 * On some chipsets we can disable the generation of legacy INTx boot
1582 * IO-APIC1 on 6300ESB generates boot interrupts, see intel order no
1583 * 300641-004US, section 5.7.3.
1585 #define INTEL_6300_IOAPIC_ABAR 0x40
1586 #define INTEL_6300_DISABLE_BOOT_IRQ (1<<14)
1588 static void quirk_disable_intel_boot_interrupt(struct pci_dev
*dev
)
1590 u16 pci_config_word
;
1595 pci_read_config_word(dev
, INTEL_6300_IOAPIC_ABAR
, &pci_config_word
);
1596 pci_config_word
|= INTEL_6300_DISABLE_BOOT_IRQ
;
1597 pci_write_config_word(dev
, INTEL_6300_IOAPIC_ABAR
, pci_config_word
);
1599 printk(KERN_INFO
"disabled boot interrupt on device 0x%04x:0x%04x\n",
1600 dev
->vendor
, dev
->device
);
1602 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ESB_10
, quirk_disable_intel_boot_interrupt
);
1603 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ESB_10
, quirk_disable_intel_boot_interrupt
);
1606 * disable boot interrupts on HT-1000
1608 #define BC_HT1000_FEATURE_REG 0x64
1609 #define BC_HT1000_PIC_REGS_ENABLE (1<<0)
1610 #define BC_HT1000_MAP_IDX 0xC00
1611 #define BC_HT1000_MAP_DATA 0xC01
1613 static void quirk_disable_broadcom_boot_interrupt(struct pci_dev
*dev
)
1615 u32 pci_config_dword
;
1621 pci_read_config_dword(dev
, BC_HT1000_FEATURE_REG
, &pci_config_dword
);
1622 pci_write_config_dword(dev
, BC_HT1000_FEATURE_REG
, pci_config_dword
|
1623 BC_HT1000_PIC_REGS_ENABLE
);
1625 for (irq
= 0x10; irq
< 0x10 + 32; irq
++) {
1626 outb(irq
, BC_HT1000_MAP_IDX
);
1627 outb(0x00, BC_HT1000_MAP_DATA
);
1630 pci_write_config_dword(dev
, BC_HT1000_FEATURE_REG
, pci_config_dword
);
1632 printk(KERN_INFO
"disabled boot interrupts on PCI device"
1633 "0x%04x:0x%04x\n", dev
->vendor
, dev
->device
);
1635 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS
, PCI_DEVICE_ID_SERVERWORKS_HT1000SB
, quirk_disable_broadcom_boot_interrupt
);
1636 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SERVERWORKS
, PCI_DEVICE_ID_SERVERWORKS_HT1000SB
, quirk_disable_broadcom_boot_interrupt
);
1639 * disable boot interrupts on AMD and ATI chipsets
1642 * NOIOAMODE needs to be disabled to disable "boot interrupts". For AMD 8131
1643 * rev. A0 and B0, NOIOAMODE needs to be disabled anyway to fix IO-APIC mode
1644 * (due to an erratum).
1646 #define AMD_813X_MISC 0x40
1647 #define AMD_813X_NOIOAMODE (1<<0)
1648 #define AMD_813X_REV_B2 0x13
1650 static void quirk_disable_amd_813x_boot_interrupt(struct pci_dev
*dev
)
1652 u32 pci_config_dword
;
1656 if (dev
->revision
== AMD_813X_REV_B2
)
1659 pci_read_config_dword(dev
, AMD_813X_MISC
, &pci_config_dword
);
1660 pci_config_dword
&= ~AMD_813X_NOIOAMODE
;
1661 pci_write_config_dword(dev
, AMD_813X_MISC
, pci_config_dword
);
1663 printk(KERN_INFO
"disabled boot interrupts on PCI device "
1664 "0x%04x:0x%04x\n", dev
->vendor
, dev
->device
);
1666 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_8131_BRIDGE
, quirk_disable_amd_813x_boot_interrupt
);
1667 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_8132_BRIDGE
, quirk_disable_amd_813x_boot_interrupt
);
1669 #define AMD_8111_PCI_IRQ_ROUTING 0x56
1671 static void quirk_disable_amd_8111_boot_interrupt(struct pci_dev
*dev
)
1673 u16 pci_config_word
;
1678 pci_read_config_word(dev
, AMD_8111_PCI_IRQ_ROUTING
, &pci_config_word
);
1679 if (!pci_config_word
) {
1680 printk(KERN_INFO
"boot interrupts on PCI device 0x%04x:0x%04x "
1681 "already disabled\n",
1682 dev
->vendor
, dev
->device
);
1685 pci_write_config_word(dev
, AMD_8111_PCI_IRQ_ROUTING
, 0);
1686 printk(KERN_INFO
"disabled boot interrupts on PCI device "
1687 "0x%04x:0x%04x\n", dev
->vendor
, dev
->device
);
1689 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_8111_SMBUS
, quirk_disable_amd_8111_boot_interrupt
);
1690 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_8111_SMBUS
, quirk_disable_amd_8111_boot_interrupt
);
1691 #endif /* CONFIG_X86_IO_APIC */
1694 * Toshiba TC86C001 IDE controller reports the standard 8-byte BAR0 size
1695 * but the PIO transfers won't work if BAR0 falls at the odd 8 bytes.
1696 * Re-allocate the region if needed...
1698 static void __init
quirk_tc86c001_ide(struct pci_dev
*dev
)
1700 struct resource
*r
= &dev
->resource
[0];
1702 if (r
->start
& 0x8) {
1707 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA_2
,
1708 PCI_DEVICE_ID_TOSHIBA_TC86C001_IDE
,
1709 quirk_tc86c001_ide
);
1711 static void __devinit
quirk_netmos(struct pci_dev
*dev
)
1713 unsigned int num_parallel
= (dev
->subsystem_device
& 0xf0) >> 4;
1714 unsigned int num_serial
= dev
->subsystem_device
& 0xf;
1717 * These Netmos parts are multiport serial devices with optional
1718 * parallel ports. Even when parallel ports are present, they
1719 * are identified as class SERIAL, which means the serial driver
1720 * will claim them. To prevent this, mark them as class OTHER.
1721 * These combo devices should be claimed by parport_serial.
1723 * The subdevice ID is of the form 0x00PS, where <P> is the number
1724 * of parallel ports and <S> is the number of serial ports.
1726 switch (dev
->device
) {
1727 case PCI_DEVICE_ID_NETMOS_9835
:
1728 /* Well, this rule doesn't hold for the following 9835 device */
1729 if (dev
->subsystem_vendor
== PCI_VENDOR_ID_IBM
&&
1730 dev
->subsystem_device
== 0x0299)
1732 case PCI_DEVICE_ID_NETMOS_9735
:
1733 case PCI_DEVICE_ID_NETMOS_9745
:
1734 case PCI_DEVICE_ID_NETMOS_9845
:
1735 case PCI_DEVICE_ID_NETMOS_9855
:
1736 if ((dev
->class >> 8) == PCI_CLASS_COMMUNICATION_SERIAL
&&
1738 dev_info(&dev
->dev
, "Netmos %04x (%u parallel, "
1739 "%u serial); changing class SERIAL to OTHER "
1740 "(use parport_serial)\n",
1741 dev
->device
, num_parallel
, num_serial
);
1742 dev
->class = (PCI_CLASS_COMMUNICATION_OTHER
<< 8) |
1743 (dev
->class & 0xff);
1747 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETMOS
, PCI_ANY_ID
, quirk_netmos
);
1749 static void __devinit
quirk_e100_interrupt(struct pci_dev
*dev
)
1756 switch (dev
->device
) {
1757 /* PCI IDs taken from drivers/net/e100.c */
1759 case 0x1030 ... 0x1034:
1760 case 0x1038 ... 0x103E:
1761 case 0x1050 ... 0x1057:
1763 case 0x1064 ... 0x106B:
1764 case 0x1091 ... 0x1095:
1777 * Some firmware hands off the e100 with interrupts enabled,
1778 * which can cause a flood of interrupts if packets are
1779 * received before the driver attaches to the device. So
1780 * disable all e100 interrupts here. The driver will
1781 * re-enable them when it's ready.
1783 pci_read_config_word(dev
, PCI_COMMAND
, &command
);
1785 if (!(command
& PCI_COMMAND_MEMORY
) || !pci_resource_start(dev
, 0))
1789 * Check that the device is in the D0 power state. If it's not,
1790 * there is no point to look any further.
1792 pm
= pci_find_capability(dev
, PCI_CAP_ID_PM
);
1794 pci_read_config_word(dev
, pm
+ PCI_PM_CTRL
, &pmcsr
);
1795 if ((pmcsr
& PCI_PM_CTRL_STATE_MASK
) != PCI_D0
)
1799 /* Convert from PCI bus to resource space. */
1800 csr
= ioremap(pci_resource_start(dev
, 0), 8);
1802 dev_warn(&dev
->dev
, "Can't map e100 registers\n");
1806 cmd_hi
= readb(csr
+ 3);
1808 dev_warn(&dev
->dev
, "Firmware left e100 interrupts enabled; "
1815 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_ANY_ID
, quirk_e100_interrupt
);
1818 * The 82575 and 82598 may experience data corruption issues when transitioning
1819 * out of L0S. To prevent this we need to disable L0S on the pci-e link
1821 static void __devinit
quirk_disable_aspm_l0s(struct pci_dev
*dev
)
1823 dev_info(&dev
->dev
, "Disabling L0s\n");
1824 pci_disable_link_state(dev
, PCIE_LINK_STATE_L0S
);
1826 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x10a7, quirk_disable_aspm_l0s
);
1827 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x10a9, quirk_disable_aspm_l0s
);
1828 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x10b6, quirk_disable_aspm_l0s
);
1829 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x10c6, quirk_disable_aspm_l0s
);
1830 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x10c7, quirk_disable_aspm_l0s
);
1831 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x10c8, quirk_disable_aspm_l0s
);
1832 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x10d6, quirk_disable_aspm_l0s
);
1833 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x10db, quirk_disable_aspm_l0s
);
1834 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x10dd, quirk_disable_aspm_l0s
);
1835 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x10e1, quirk_disable_aspm_l0s
);
1836 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x10ec, quirk_disable_aspm_l0s
);
1837 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x10f1, quirk_disable_aspm_l0s
);
1838 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x10f4, quirk_disable_aspm_l0s
);
1839 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x1508, quirk_disable_aspm_l0s
);
1841 static void __devinit
fixup_rev1_53c810(struct pci_dev
* dev
)
1843 /* rev 1 ncr53c810 chips don't set the class at all which means
1844 * they don't get their resources remapped. Fix that here.
1847 if (dev
->class == PCI_CLASS_NOT_DEFINED
) {
1848 dev_info(&dev
->dev
, "NCR 53c810 rev 1 detected; setting PCI class\n");
1849 dev
->class = PCI_CLASS_STORAGE_SCSI
;
1852 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR
, PCI_DEVICE_ID_NCR_53C810
, fixup_rev1_53c810
);
1854 /* Enable 1k I/O space granularity on the Intel P64H2 */
1855 static void __devinit
quirk_p64h2_1k_io(struct pci_dev
*dev
)
1858 u8 io_base_lo
, io_limit_lo
;
1859 unsigned long base
, limit
;
1860 struct resource
*res
= dev
->resource
+ PCI_BRIDGE_RESOURCES
;
1862 pci_read_config_word(dev
, 0x40, &en1k
);
1865 dev_info(&dev
->dev
, "Enable I/O Space to 1KB granularity\n");
1867 pci_read_config_byte(dev
, PCI_IO_BASE
, &io_base_lo
);
1868 pci_read_config_byte(dev
, PCI_IO_LIMIT
, &io_limit_lo
);
1869 base
= (io_base_lo
& (PCI_IO_RANGE_MASK
| 0x0c)) << 8;
1870 limit
= (io_limit_lo
& (PCI_IO_RANGE_MASK
| 0x0c)) << 8;
1872 if (base
<= limit
) {
1874 res
->end
= limit
+ 0x3ff;
1878 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, 0x1460, quirk_p64h2_1k_io
);
1880 /* Fix the IOBL_ADR for 1k I/O space granularity on the Intel P64H2
1881 * The IOBL_ADR gets re-written to 4k boundaries in pci_setup_bridge()
1882 * in drivers/pci/setup-bus.c
1884 static void __devinit
quirk_p64h2_1k_io_fix_iobl(struct pci_dev
*dev
)
1886 u16 en1k
, iobl_adr
, iobl_adr_1k
;
1887 struct resource
*res
= dev
->resource
+ PCI_BRIDGE_RESOURCES
;
1889 pci_read_config_word(dev
, 0x40, &en1k
);
1892 pci_read_config_word(dev
, PCI_IO_BASE
, &iobl_adr
);
1894 iobl_adr_1k
= iobl_adr
| (res
->start
>> 8) | (res
->end
& 0xfc00);
1896 if (iobl_adr
!= iobl_adr_1k
) {
1897 dev_info(&dev
->dev
, "Fixing P64H2 IOBL_ADR from 0x%x to 0x%x for 1KB granularity\n",
1898 iobl_adr
,iobl_adr_1k
);
1899 pci_write_config_word(dev
, PCI_IO_BASE
, iobl_adr_1k
);
1903 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x1460, quirk_p64h2_1k_io_fix_iobl
);
1905 /* Under some circumstances, AER is not linked with extended capabilities.
1906 * Force it to be linked by setting the corresponding control bit in the
1909 static void quirk_nvidia_ck804_pcie_aer_ext_cap(struct pci_dev
*dev
)
1912 if (pci_read_config_byte(dev
, 0xf41, &b
) == 0) {
1914 pci_write_config_byte(dev
, 0xf41, b
| 0x20);
1916 "Linking AER extended capability\n");
1920 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA
, PCI_DEVICE_ID_NVIDIA_CK804_PCIE
,
1921 quirk_nvidia_ck804_pcie_aer_ext_cap
);
1922 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA
, PCI_DEVICE_ID_NVIDIA_CK804_PCIE
,
1923 quirk_nvidia_ck804_pcie_aer_ext_cap
);
1925 static void __devinit
quirk_via_cx700_pci_parking_caching(struct pci_dev
*dev
)
1928 * Disable PCI Bus Parking and PCI Master read caching on CX700
1929 * which causes unspecified timing errors with a VT6212L on the PCI
1930 * bus leading to USB2.0 packet loss. The defaults are that these
1931 * features are turned off but some BIOSes turn them on.
1935 if (pci_read_config_byte(dev
, 0x76, &b
) == 0) {
1937 /* Turn off PCI Bus Parking */
1938 pci_write_config_byte(dev
, 0x76, b
^ 0x40);
1941 "Disabling VIA CX700 PCI parking\n");
1945 if (pci_read_config_byte(dev
, 0x72, &b
) == 0) {
1947 /* Turn off PCI Master read caching */
1948 pci_write_config_byte(dev
, 0x72, 0x0);
1950 /* Set PCI Master Bus time-out to "1x16 PCLK" */
1951 pci_write_config_byte(dev
, 0x75, 0x1);
1953 /* Disable "Read FIFO Timer" */
1954 pci_write_config_byte(dev
, 0x77, 0x0);
1957 "Disabling VIA CX700 PCI caching\n");
1961 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_VIA
, 0x324e, quirk_via_cx700_pci_parking_caching
);
1964 * For Broadcom 5706, 5708, 5709 rev. A nics, any read beyond the
1965 * VPD end tag will hang the device. This problem was initially
1966 * observed when a vpd entry was created in sysfs
1967 * ('/sys/bus/pci/devices/<id>/vpd'). A read to this sysfs entry
1968 * will dump 32k of data. Reading a full 32k will cause an access
1969 * beyond the VPD end tag causing the device to hang. Once the device
1970 * is hung, the bnx2 driver will not be able to reset the device.
1971 * We believe that it is legal to read beyond the end tag and
1972 * therefore the solution is to limit the read/write length.
1974 static void __devinit
quirk_brcm_570x_limit_vpd(struct pci_dev
*dev
)
1977 * Only disable the VPD capability for 5706, 5706S, 5708,
1978 * 5708S and 5709 rev. A
1980 if ((dev
->device
== PCI_DEVICE_ID_NX2_5706
) ||
1981 (dev
->device
== PCI_DEVICE_ID_NX2_5706S
) ||
1982 (dev
->device
== PCI_DEVICE_ID_NX2_5708
) ||
1983 (dev
->device
== PCI_DEVICE_ID_NX2_5708S
) ||
1984 ((dev
->device
== PCI_DEVICE_ID_NX2_5709
) &&
1985 (dev
->revision
& 0xf0) == 0x0)) {
1987 dev
->vpd
->len
= 0x80;
1991 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM
,
1992 PCI_DEVICE_ID_NX2_5706
,
1993 quirk_brcm_570x_limit_vpd
);
1994 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM
,
1995 PCI_DEVICE_ID_NX2_5706S
,
1996 quirk_brcm_570x_limit_vpd
);
1997 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM
,
1998 PCI_DEVICE_ID_NX2_5708
,
1999 quirk_brcm_570x_limit_vpd
);
2000 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM
,
2001 PCI_DEVICE_ID_NX2_5708S
,
2002 quirk_brcm_570x_limit_vpd
);
2003 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM
,
2004 PCI_DEVICE_ID_NX2_5709
,
2005 quirk_brcm_570x_limit_vpd
);
2006 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM
,
2007 PCI_DEVICE_ID_NX2_5709S
,
2008 quirk_brcm_570x_limit_vpd
);
2010 #ifdef CONFIG_PCI_MSI
2011 /* Some chipsets do not support MSI. We cannot easily rely on setting
2012 * PCI_BUS_FLAGS_NO_MSI in its bus flags because there are actually
2013 * some other busses controlled by the chipset even if Linux is not
2014 * aware of it. Instead of setting the flag on all busses in the
2015 * machine, simply disable MSI globally.
2017 static void __init
quirk_disable_all_msi(struct pci_dev
*dev
)
2020 dev_warn(&dev
->dev
, "MSI quirk detected; MSI disabled\n");
2022 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS
, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE
, quirk_disable_all_msi
);
2023 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI
, PCI_DEVICE_ID_ATI_RS400_200
, quirk_disable_all_msi
);
2024 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI
, PCI_DEVICE_ID_ATI_RS480
, quirk_disable_all_msi
);
2025 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_VT3336
, quirk_disable_all_msi
);
2026 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_VT3351
, quirk_disable_all_msi
);
2028 /* Disable MSI on chipsets that are known to not support it */
2029 static void __devinit
quirk_disable_msi(struct pci_dev
*dev
)
2031 if (dev
->subordinate
) {
2032 dev_warn(&dev
->dev
, "MSI quirk detected; "
2033 "subordinate MSI disabled\n");
2034 dev
->subordinate
->bus_flags
|= PCI_BUS_FLAGS_NO_MSI
;
2037 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_8131_BRIDGE
, quirk_disable_msi
);
2039 /* Go through the list of Hypertransport capabilities and
2040 * return 1 if a HT MSI capability is found and enabled */
2041 static int __devinit
msi_ht_cap_enabled(struct pci_dev
*dev
)
2045 pos
= pci_find_ht_capability(dev
, HT_CAPTYPE_MSI_MAPPING
);
2046 while (pos
&& ttl
--) {
2049 if (pci_read_config_byte(dev
, pos
+ HT_MSI_FLAGS
,
2052 dev_info(&dev
->dev
, "Found %s HT MSI Mapping\n",
2053 flags
& HT_MSI_FLAGS_ENABLE
?
2054 "enabled" : "disabled");
2055 return (flags
& HT_MSI_FLAGS_ENABLE
) != 0;
2058 pos
= pci_find_next_ht_capability(dev
, pos
,
2059 HT_CAPTYPE_MSI_MAPPING
);
2064 /* Check the hypertransport MSI mapping to know whether MSI is enabled or not */
2065 static void __devinit
quirk_msi_ht_cap(struct pci_dev
*dev
)
2067 if (dev
->subordinate
&& !msi_ht_cap_enabled(dev
)) {
2068 dev_warn(&dev
->dev
, "MSI quirk detected; "
2069 "subordinate MSI disabled\n");
2070 dev
->subordinate
->bus_flags
|= PCI_BUS_FLAGS_NO_MSI
;
2073 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS
, PCI_DEVICE_ID_SERVERWORKS_HT2000_PCIE
,
2076 /* The nVidia CK804 chipset may have 2 HT MSI mappings.
2077 * MSI are supported if the MSI capability set in any of these mappings.
2079 static void __devinit
quirk_nvidia_ck804_msi_ht_cap(struct pci_dev
*dev
)
2081 struct pci_dev
*pdev
;
2083 if (!dev
->subordinate
)
2086 /* check HT MSI cap on this chipset and the root one.
2087 * a single one having MSI is enough to be sure that MSI are supported.
2089 pdev
= pci_get_slot(dev
->bus
, 0);
2092 if (!msi_ht_cap_enabled(dev
) && !msi_ht_cap_enabled(pdev
)) {
2093 dev_warn(&dev
->dev
, "MSI quirk detected; "
2094 "subordinate MSI disabled\n");
2095 dev
->subordinate
->bus_flags
|= PCI_BUS_FLAGS_NO_MSI
;
2099 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA
, PCI_DEVICE_ID_NVIDIA_CK804_PCIE
,
2100 quirk_nvidia_ck804_msi_ht_cap
);
2102 /* Force enable MSI mapping capability on HT bridges */
2103 static void __devinit
ht_enable_msi_mapping(struct pci_dev
*dev
)
2107 pos
= pci_find_ht_capability(dev
, HT_CAPTYPE_MSI_MAPPING
);
2108 while (pos
&& ttl
--) {
2111 if (pci_read_config_byte(dev
, pos
+ HT_MSI_FLAGS
,
2113 dev_info(&dev
->dev
, "Enabling HT MSI Mapping\n");
2115 pci_write_config_byte(dev
, pos
+ HT_MSI_FLAGS
,
2116 flags
| HT_MSI_FLAGS_ENABLE
);
2118 pos
= pci_find_next_ht_capability(dev
, pos
,
2119 HT_CAPTYPE_MSI_MAPPING
);
2122 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SERVERWORKS
,
2123 PCI_DEVICE_ID_SERVERWORKS_HT1000_PXB
,
2124 ht_enable_msi_mapping
);
2126 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_8132_BRIDGE
,
2127 ht_enable_msi_mapping
);
2129 /* The P5N32-SLI Premium motherboard from Asus has a problem with msi
2130 * for the MCP55 NIC. It is not yet determined whether the msi problem
2131 * also affects other devices. As for now, turn off msi for this device.
2133 static void __devinit
nvenet_msi_disable(struct pci_dev
*dev
)
2135 if (dmi_name_in_vendors("P5N32-SLI PREMIUM")) {
2137 "Disabling msi for MCP55 NIC on P5N32-SLI Premium\n");
2141 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA
,
2142 PCI_DEVICE_ID_NVIDIA_NVENET_15
,
2143 nvenet_msi_disable
);
2145 static void __devinit
nv_ht_enable_msi_mapping(struct pci_dev
*dev
)
2147 struct pci_dev
*host_bridge
;
2152 dev_no
= dev
->devfn
>> 3;
2153 for (i
= dev_no
; i
>= 0; i
--) {
2154 host_bridge
= pci_get_slot(dev
->bus
, PCI_DEVFN(i
, 0));
2158 pos
= pci_find_ht_capability(host_bridge
, HT_CAPTYPE_SLAVE
);
2163 pci_dev_put(host_bridge
);
2169 /* root did that ! */
2170 if (msi_ht_cap_enabled(host_bridge
))
2173 ht_enable_msi_mapping(dev
);
2176 pci_dev_put(host_bridge
);
2179 static void __devinit
ht_disable_msi_mapping(struct pci_dev
*dev
)
2183 pos
= pci_find_ht_capability(dev
, HT_CAPTYPE_MSI_MAPPING
);
2184 while (pos
&& ttl
--) {
2187 if (pci_read_config_byte(dev
, pos
+ HT_MSI_FLAGS
,
2189 dev_info(&dev
->dev
, "Disabling HT MSI Mapping\n");
2191 pci_write_config_byte(dev
, pos
+ HT_MSI_FLAGS
,
2192 flags
& ~HT_MSI_FLAGS_ENABLE
);
2194 pos
= pci_find_next_ht_capability(dev
, pos
,
2195 HT_CAPTYPE_MSI_MAPPING
);
2199 static int __devinit
ht_check_msi_mapping(struct pci_dev
*dev
)
2204 /* check if there is HT MSI cap or enabled on this device */
2205 pos
= pci_find_ht_capability(dev
, HT_CAPTYPE_MSI_MAPPING
);
2206 while (pos
&& ttl
--) {
2211 if (pci_read_config_byte(dev
, pos
+ HT_MSI_FLAGS
,
2213 if (flags
& HT_MSI_FLAGS_ENABLE
) {
2220 pos
= pci_find_next_ht_capability(dev
, pos
,
2221 HT_CAPTYPE_MSI_MAPPING
);
2227 static void __devinit
nv_msi_ht_cap_quirk(struct pci_dev
*dev
)
2229 struct pci_dev
*host_bridge
;
2233 /* Enabling HT MSI mapping on this device breaks MCP51 */
2234 if (dev
->device
== 0x270)
2237 /* check if there is HT MSI cap or enabled on this device */
2238 found
= ht_check_msi_mapping(dev
);
2245 * HT MSI mapping should be disabled on devices that are below
2246 * a non-Hypertransport host bridge. Locate the host bridge...
2248 host_bridge
= pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
2249 if (host_bridge
== NULL
) {
2251 "nv_msi_ht_cap_quirk didn't locate host bridge\n");
2255 pos
= pci_find_ht_capability(host_bridge
, HT_CAPTYPE_SLAVE
);
2257 /* Host bridge is to HT */
2259 /* it is not enabled, try to enable it */
2260 nv_ht_enable_msi_mapping(dev
);
2265 /* HT MSI is not enabled */
2269 /* Host bridge is not to HT, disable HT MSI mapping on this device */
2270 ht_disable_msi_mapping(dev
);
2272 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA
, PCI_ANY_ID
, nv_msi_ht_cap_quirk
);
2273 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL
, PCI_ANY_ID
, nv_msi_ht_cap_quirk
);
2275 static void __devinit
quirk_msi_intx_disable_bug(struct pci_dev
*dev
)
2277 dev
->dev_flags
|= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG
;
2279 static void __devinit
quirk_msi_intx_disable_ati_bug(struct pci_dev
*dev
)
2283 /* SB700 MSI issue will be fixed at HW level from revision A21,
2284 * we need check PCI REVISION ID of SMBus controller to get SB700
2287 p
= pci_get_device(PCI_VENDOR_ID_ATI
, PCI_DEVICE_ID_ATI_SBX00_SMBUS
,
2292 if ((p
->revision
< 0x3B) && (p
->revision
>= 0x30))
2293 dev
->dev_flags
|= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG
;
2296 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM
,
2297 PCI_DEVICE_ID_TIGON3_5780
,
2298 quirk_msi_intx_disable_bug
);
2299 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM
,
2300 PCI_DEVICE_ID_TIGON3_5780S
,
2301 quirk_msi_intx_disable_bug
);
2302 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM
,
2303 PCI_DEVICE_ID_TIGON3_5714
,
2304 quirk_msi_intx_disable_bug
);
2305 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM
,
2306 PCI_DEVICE_ID_TIGON3_5714S
,
2307 quirk_msi_intx_disable_bug
);
2308 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM
,
2309 PCI_DEVICE_ID_TIGON3_5715
,
2310 quirk_msi_intx_disable_bug
);
2311 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM
,
2312 PCI_DEVICE_ID_TIGON3_5715S
,
2313 quirk_msi_intx_disable_bug
);
2315 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI
, 0x4390,
2316 quirk_msi_intx_disable_ati_bug
);
2317 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI
, 0x4391,
2318 quirk_msi_intx_disable_ati_bug
);
2319 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI
, 0x4392,
2320 quirk_msi_intx_disable_ati_bug
);
2321 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI
, 0x4393,
2322 quirk_msi_intx_disable_ati_bug
);
2323 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI
, 0x4394,
2324 quirk_msi_intx_disable_ati_bug
);
2326 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI
, 0x4373,
2327 quirk_msi_intx_disable_bug
);
2328 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI
, 0x4374,
2329 quirk_msi_intx_disable_bug
);
2330 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI
, 0x4375,
2331 quirk_msi_intx_disable_bug
);
2333 #endif /* CONFIG_PCI_MSI */
2335 static void pci_do_fixups(struct pci_dev
*dev
, struct pci_fixup
*f
,
2336 struct pci_fixup
*end
)
2339 if ((f
->vendor
== dev
->vendor
|| f
->vendor
== (u16
) PCI_ANY_ID
) &&
2340 (f
->device
== dev
->device
|| f
->device
== (u16
) PCI_ANY_ID
)) {
2341 dev_dbg(&dev
->dev
, "calling %pF\n", f
->hook
);
2348 extern struct pci_fixup __start_pci_fixups_early
[];
2349 extern struct pci_fixup __end_pci_fixups_early
[];
2350 extern struct pci_fixup __start_pci_fixups_header
[];
2351 extern struct pci_fixup __end_pci_fixups_header
[];
2352 extern struct pci_fixup __start_pci_fixups_final
[];
2353 extern struct pci_fixup __end_pci_fixups_final
[];
2354 extern struct pci_fixup __start_pci_fixups_enable
[];
2355 extern struct pci_fixup __end_pci_fixups_enable
[];
2356 extern struct pci_fixup __start_pci_fixups_resume
[];
2357 extern struct pci_fixup __end_pci_fixups_resume
[];
2358 extern struct pci_fixup __start_pci_fixups_resume_early
[];
2359 extern struct pci_fixup __end_pci_fixups_resume_early
[];
2360 extern struct pci_fixup __start_pci_fixups_suspend
[];
2361 extern struct pci_fixup __end_pci_fixups_suspend
[];
2364 void pci_fixup_device(enum pci_fixup_pass pass
, struct pci_dev
*dev
)
2366 struct pci_fixup
*start
, *end
;
2369 case pci_fixup_early
:
2370 start
= __start_pci_fixups_early
;
2371 end
= __end_pci_fixups_early
;
2374 case pci_fixup_header
:
2375 start
= __start_pci_fixups_header
;
2376 end
= __end_pci_fixups_header
;
2379 case pci_fixup_final
:
2380 start
= __start_pci_fixups_final
;
2381 end
= __end_pci_fixups_final
;
2384 case pci_fixup_enable
:
2385 start
= __start_pci_fixups_enable
;
2386 end
= __end_pci_fixups_enable
;
2389 case pci_fixup_resume
:
2390 start
= __start_pci_fixups_resume
;
2391 end
= __end_pci_fixups_resume
;
2394 case pci_fixup_resume_early
:
2395 start
= __start_pci_fixups_resume_early
;
2396 end
= __end_pci_fixups_resume_early
;
2399 case pci_fixup_suspend
:
2400 start
= __start_pci_fixups_suspend
;
2401 end
= __end_pci_fixups_suspend
;
2405 /* stupid compiler warning, you would think with an enum... */
2408 pci_do_fixups(dev
, start
, end
);
2411 void pci_fixup_device(enum pci_fixup_pass pass
, struct pci_dev
*dev
) {}
2413 EXPORT_SYMBOL(pci_fixup_device
);