2 * Copyright (C) 2005-2006 by Texas Instruments
4 * This file is part of the Inventra Controller Driver for Linux.
6 * The Inventra Controller Driver for Linux is free software; you
7 * can redistribute it and/or modify it under the terms of the GNU
8 * General Public License version 2 as published by the Free Software
11 * The Inventra Controller Driver for Linux is distributed in
12 * the hope that it will be useful, but WITHOUT ANY WARRANTY;
13 * without even the implied warranty of MERCHANTABILITY or
14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
15 * License for more details.
17 * You should have received a copy of the GNU General Public License
18 * along with The Inventra Controller Driver for Linux ; if not,
19 * write to the Free Software Foundation, Inc., 59 Temple Place,
20 * Suite 330, Boston, MA 02111-1307 USA
24 #include <linux/module.h>
25 #include <linux/kernel.h>
26 #include <linux/sched.h>
27 #include <linux/slab.h>
28 #include <linux/init.h>
29 #include <linux/list.h>
30 #include <linux/delay.h>
31 #include <linux/clk.h>
33 #include <linux/gpio.h>
35 #include <mach/hardware.h>
36 #include <mach/memory.h>
37 #include <mach/gpio.h>
38 #include <mach/cputype.h>
40 #include <asm/mach-types.h>
42 #include "musb_core.h"
44 #ifdef CONFIG_MACH_DAVINCI_EVM
45 #define GPIO_nVBUS_DRV 144
52 #define USB_PHY_CTRL IO_ADDRESS(USBPHY_CTL_PADDR)
53 #define DM355_DEEPSLEEP IO_ADDRESS(DM355_DEEPSLEEP_PADDR)
55 /* REVISIT (PM) we should be able to keep the PHY in low power mode most
56 * of the time (24 MHZ oscillator and PLL off, etc) by setting POWER.D0
57 * and, when in host mode, autosuspending idle root ports... PHYPLLON
58 * (overriding SUSPENDM?) then likely needs to stay off.
61 static inline void phy_on(void)
63 u32 phy_ctrl
= __raw_readl(USB_PHY_CTRL
);
65 /* power everything up; start the on-chip PHY and its PLL */
66 phy_ctrl
&= ~(USBPHY_OSCPDWN
| USBPHY_OTGPDWN
| USBPHY_PHYPDWN
);
67 phy_ctrl
|= USBPHY_SESNDEN
| USBPHY_VBDTCTEN
| USBPHY_PHYPLLON
;
68 __raw_writel(phy_ctrl
, USB_PHY_CTRL
);
70 /* wait for PLL to lock before proceeding */
71 while ((__raw_readl(USB_PHY_CTRL
) & USBPHY_PHYCLKGD
) == 0)
75 static inline void phy_off(void)
77 u32 phy_ctrl
= __raw_readl(USB_PHY_CTRL
);
79 /* powerdown the on-chip PHY, its PLL, and the OTG block */
80 phy_ctrl
&= ~(USBPHY_SESNDEN
| USBPHY_VBDTCTEN
| USBPHY_PHYPLLON
);
81 phy_ctrl
|= USBPHY_OSCPDWN
| USBPHY_OTGPDWN
| USBPHY_PHYPDWN
;
82 __raw_writel(phy_ctrl
, USB_PHY_CTRL
);
85 static int dma_off
= 1;
87 void musb_platform_enable(struct musb
*musb
)
91 /* workaround: setup irqs through both register sets */
92 tmp
= (musb
->epmask
& DAVINCI_USB_TX_ENDPTS_MASK
)
93 << DAVINCI_USB_TXINT_SHIFT
;
94 musb_writel(musb
->ctrl_base
, DAVINCI_USB_INT_MASK_SET_REG
, tmp
);
96 tmp
= (musb
->epmask
& (0xfffe & DAVINCI_USB_RX_ENDPTS_MASK
))
97 << DAVINCI_USB_RXINT_SHIFT
;
98 musb_writel(musb
->ctrl_base
, DAVINCI_USB_INT_MASK_SET_REG
, tmp
);
101 val
= ~MUSB_INTR_SOF
;
102 tmp
|= ((val
& 0x01ff) << DAVINCI_USB_USBINT_SHIFT
);
103 musb_writel(musb
->ctrl_base
, DAVINCI_USB_INT_MASK_SET_REG
, tmp
);
105 if (is_dma_capable() && !dma_off
)
106 printk(KERN_WARNING
"%s %s: dma not reactivated\n",
111 /* force a DRVVBUS irq so we can start polling for ID change */
112 if (is_otg_enabled(musb
))
113 musb_writel(musb
->ctrl_base
, DAVINCI_USB_INT_SET_REG
,
114 DAVINCI_INTR_DRVVBUS
<< DAVINCI_USB_USBINT_SHIFT
);
118 * Disable the HDRC and flush interrupts
120 void musb_platform_disable(struct musb
*musb
)
122 /* because we don't set CTRLR.UINT, "important" to:
123 * - not read/write INTRUSB/INTRUSBE
124 * - (except during initial setup, as workaround)
125 * - use INTSETR/INTCLRR instead
127 musb_writel(musb
->ctrl_base
, DAVINCI_USB_INT_MASK_CLR_REG
,
128 DAVINCI_USB_USBINT_MASK
129 | DAVINCI_USB_TXINT_MASK
130 | DAVINCI_USB_RXINT_MASK
);
131 musb_writeb(musb
->mregs
, MUSB_DEVCTL
, 0);
132 musb_writel(musb
->ctrl_base
, DAVINCI_USB_EOI_REG
, 0);
134 if (is_dma_capable() && !dma_off
)
135 WARNING("dma still active\n");
139 #ifdef CONFIG_USB_MUSB_HDRC_HCD
140 #define portstate(stmt) stmt
142 #define portstate(stmt)
147 * VBUS SWITCHING IS BOARD-SPECIFIC ... at least for the DM6446 EVM,
148 * which doesn't wire DRVVBUS to the FET that switches it. Unclear
149 * if that's a problem with the DM6446 chip or just with that board.
151 * In either case, the DM355 EVM automates DRVVBUS the normal way,
152 * when J10 is out, and TI documents it as handling OTG.
155 #ifdef CONFIG_MACH_DAVINCI_EVM
157 static int vbus_state
= -1;
159 /* I2C operations are always synchronous, and require a task context.
160 * With unloaded systems, using the shared workqueue seems to suffice
161 * to satisfy the 100msec A_WAIT_VRISE timeout...
163 static void evm_deferred_drvvbus(struct work_struct
*ignored
)
165 gpio_set_value_cansleep(GPIO_nVBUS_DRV
, vbus_state
);
166 vbus_state
= !vbus_state
;
171 static void davinci_source_power(struct musb
*musb
, int is_on
, int immediate
)
173 #ifdef CONFIG_MACH_DAVINCI_EVM
177 if (vbus_state
== is_on
)
179 vbus_state
= !is_on
; /* 0/1 vs "-1 == unknown/init" */
181 if (machine_is_davinci_evm()) {
182 static DECLARE_WORK(evm_vbus_work
, evm_deferred_drvvbus
);
185 gpio_set_value_cansleep(GPIO_nVBUS_DRV
, vbus_state
);
187 schedule_work(&evm_vbus_work
);
194 static void davinci_set_vbus(struct musb
*musb
, int is_on
)
196 WARN_ON(is_on
&& is_peripheral_active(musb
));
197 davinci_source_power(musb
, is_on
, 0);
201 #define POLL_SECONDS 2
203 static struct timer_list otg_workaround
;
205 static void otg_timer(unsigned long _musb
)
207 struct musb
*musb
= (void *)_musb
;
208 void __iomem
*mregs
= musb
->mregs
;
212 /* We poll because DaVinci's won't expose several OTG-critical
213 * status change events (from the transceiver) otherwise.
215 devctl
= musb_readb(mregs
, MUSB_DEVCTL
);
216 DBG(7, "poll devctl %02x (%s)\n", devctl
, otg_state_string(musb
));
218 spin_lock_irqsave(&musb
->lock
, flags
);
219 switch (musb
->xceiv
->state
) {
220 case OTG_STATE_A_WAIT_VFALL
:
221 /* Wait till VBUS falls below SessionEnd (~0.2V); the 1.3 RTL
222 * seems to mis-handle session "start" otherwise (or in our
223 * case "recover"), in routine "VBUS was valid by the time
224 * VBUSERR got reported during enumeration" cases.
226 if (devctl
& MUSB_DEVCTL_VBUS
) {
227 mod_timer(&otg_workaround
, jiffies
+ POLL_SECONDS
* HZ
);
230 musb
->xceiv
->state
= OTG_STATE_A_WAIT_VRISE
;
231 musb_writel(musb
->ctrl_base
, DAVINCI_USB_INT_SET_REG
,
232 MUSB_INTR_VBUSERROR
<< DAVINCI_USB_USBINT_SHIFT
);
234 case OTG_STATE_B_IDLE
:
235 if (!is_peripheral_enabled(musb
))
238 /* There's no ID-changed IRQ, so we have no good way to tell
239 * when to switch to the A-Default state machine (by setting
240 * the DEVCTL.SESSION flag).
242 * Workaround: whenever we're in B_IDLE, try setting the
243 * session flag every few seconds. If it works, ID was
244 * grounded and we're now in the A-Default state machine.
246 * NOTE setting the session flag is _supposed_ to trigger
247 * SRP, but clearly it doesn't.
249 musb_writeb(mregs
, MUSB_DEVCTL
,
250 devctl
| MUSB_DEVCTL_SESSION
);
251 devctl
= musb_readb(mregs
, MUSB_DEVCTL
);
252 if (devctl
& MUSB_DEVCTL_BDEVICE
)
253 mod_timer(&otg_workaround
, jiffies
+ POLL_SECONDS
* HZ
);
255 musb
->xceiv
->state
= OTG_STATE_A_IDLE
;
260 spin_unlock_irqrestore(&musb
->lock
, flags
);
263 static irqreturn_t
davinci_interrupt(int irq
, void *__hci
)
266 irqreturn_t retval
= IRQ_NONE
;
267 struct musb
*musb
= __hci
;
268 void __iomem
*tibase
= musb
->ctrl_base
;
272 spin_lock_irqsave(&musb
->lock
, flags
);
274 /* NOTE: DaVinci shadows the Mentor IRQs. Don't manage them through
275 * the Mentor registers (except for setup), use the TI ones and EOI.
277 * Docs describe irq "vector" registers asociated with the CPPI and
278 * USB EOI registers. These hold a bitmask corresponding to the
279 * current IRQ, not an irq handler address. Would using those bits
280 * resolve some of the races observed in this dispatch code??
283 /* CPPI interrupts share the same IRQ line, but have their own
284 * mask, state, "vector", and EOI registers.
286 cppi
= container_of(musb
->dma_controller
, struct cppi
, controller
);
287 if (is_cppi_enabled() && musb
->dma_controller
&& !cppi
->irq
)
288 retval
= cppi_interrupt(irq
, __hci
);
290 /* ack and handle non-CPPI interrupts */
291 tmp
= musb_readl(tibase
, DAVINCI_USB_INT_SRC_MASKED_REG
);
292 musb_writel(tibase
, DAVINCI_USB_INT_SRC_CLR_REG
, tmp
);
293 DBG(4, "IRQ %08x\n", tmp
);
295 musb
->int_rx
= (tmp
& DAVINCI_USB_RXINT_MASK
)
296 >> DAVINCI_USB_RXINT_SHIFT
;
297 musb
->int_tx
= (tmp
& DAVINCI_USB_TXINT_MASK
)
298 >> DAVINCI_USB_TXINT_SHIFT
;
299 musb
->int_usb
= (tmp
& DAVINCI_USB_USBINT_MASK
)
300 >> DAVINCI_USB_USBINT_SHIFT
;
302 /* DRVVBUS irqs are the only proxy we have (a very poor one!) for
303 * DaVinci's missing ID change IRQ. We need an ID change IRQ to
304 * switch appropriately between halves of the OTG state machine.
305 * Managing DEVCTL.SESSION per Mentor docs requires we know its
306 * value, but DEVCTL.BDEVICE is invalid without DEVCTL.SESSION set.
307 * Also, DRVVBUS pulses for SRP (but not at 5V) ...
309 if (tmp
& (DAVINCI_INTR_DRVVBUS
<< DAVINCI_USB_USBINT_SHIFT
)) {
310 int drvvbus
= musb_readl(tibase
, DAVINCI_USB_STAT_REG
);
311 void __iomem
*mregs
= musb
->mregs
;
312 u8 devctl
= musb_readb(mregs
, MUSB_DEVCTL
);
313 int err
= musb
->int_usb
& MUSB_INTR_VBUSERROR
;
315 err
= is_host_enabled(musb
)
316 && (musb
->int_usb
& MUSB_INTR_VBUSERROR
);
318 /* The Mentor core doesn't debounce VBUS as needed
319 * to cope with device connect current spikes. This
320 * means it's not uncommon for bus-powered devices
321 * to get VBUS errors during enumeration.
323 * This is a workaround, but newer RTL from Mentor
324 * seems to allow a better one: "re"starting sessions
325 * without waiting (on EVM, a **long** time) for VBUS
326 * to stop registering in devctl.
328 musb
->int_usb
&= ~MUSB_INTR_VBUSERROR
;
329 musb
->xceiv
->state
= OTG_STATE_A_WAIT_VFALL
;
330 mod_timer(&otg_workaround
, jiffies
+ POLL_SECONDS
* HZ
);
331 WARNING("VBUS error workaround (delay coming)\n");
332 } else if (is_host_enabled(musb
) && drvvbus
) {
335 musb
->xceiv
->default_a
= 1;
336 musb
->xceiv
->state
= OTG_STATE_A_WAIT_VRISE
;
337 portstate(musb
->port1_status
|= USB_PORT_STAT_POWER
);
338 del_timer(&otg_workaround
);
342 musb
->xceiv
->default_a
= 0;
343 musb
->xceiv
->state
= OTG_STATE_B_IDLE
;
344 portstate(musb
->port1_status
&= ~USB_PORT_STAT_POWER
);
347 /* NOTE: this must complete poweron within 100 msec */
348 davinci_source_power(musb
, drvvbus
, 0);
349 DBG(2, "VBUS %s (%s)%s, devctl %02x\n",
350 drvvbus
? "on" : "off",
351 otg_state_string(musb
),
354 retval
= IRQ_HANDLED
;
357 if (musb
->int_tx
|| musb
->int_rx
|| musb
->int_usb
)
358 retval
|= musb_interrupt(musb
);
360 /* irq stays asserted until EOI is written */
361 musb_writel(tibase
, DAVINCI_USB_EOI_REG
, 0);
363 /* poll for ID change */
364 if (is_otg_enabled(musb
)
365 && musb
->xceiv
->state
== OTG_STATE_B_IDLE
)
366 mod_timer(&otg_workaround
, jiffies
+ POLL_SECONDS
* HZ
);
368 spin_unlock_irqrestore(&musb
->lock
, flags
);
373 int musb_platform_set_mode(struct musb
*musb
, u8 mode
)
375 /* EVM can't do this (right?) */
379 int __init
musb_platform_init(struct musb
*musb
)
381 void __iomem
*tibase
= musb
->ctrl_base
;
384 usb_nop_xceiv_register();
385 musb
->xceiv
= otg_get_transceiver();
389 musb
->mregs
+= DAVINCI_BASE_OFFSET
;
391 clk_enable(musb
->clock
);
393 /* returns zero if e.g. not clocked */
394 revision
= musb_readl(tibase
, DAVINCI_USB_VERSION_REG
);
398 if (is_host_enabled(musb
))
399 setup_timer(&otg_workaround
, otg_timer
, (unsigned long) musb
);
401 musb
->board_set_vbus
= davinci_set_vbus
;
402 davinci_source_power(musb
, 0, 1);
404 /* dm355 EVM swaps D+/D- for signal integrity, and
405 * is clocked from the main 24 MHz crystal.
407 if (machine_is_davinci_dm355_evm()) {
408 u32 phy_ctrl
= __raw_readl(USB_PHY_CTRL
);
410 phy_ctrl
&= ~(3 << 9);
411 phy_ctrl
|= USBPHY_DATAPOL
;
412 __raw_writel(phy_ctrl
, USB_PHY_CTRL
);
415 /* On dm355, the default-A state machine needs DRVVBUS control.
416 * If we won't be a host, there's no need to turn it on.
418 if (cpu_is_davinci_dm355()) {
419 u32 deepsleep
= __raw_readl(DM355_DEEPSLEEP
);
421 if (is_host_enabled(musb
)) {
422 deepsleep
&= ~DRVVBUS_OVERRIDE
;
424 deepsleep
&= ~DRVVBUS_FORCE
;
425 deepsleep
|= DRVVBUS_OVERRIDE
;
427 __raw_writel(deepsleep
, DM355_DEEPSLEEP
);
430 /* reset the controller */
431 musb_writel(tibase
, DAVINCI_USB_CTRL_REG
, 0x1);
433 /* start the on-chip PHY and its PLL */
438 /* NOTE: irqs are in mixed mode, not bypass to pure-musb */
439 pr_debug("DaVinci OTG revision %08x phy %03x control %02x\n",
440 revision
, __raw_readl(USB_PHY_CTRL
),
441 musb_readb(tibase
, DAVINCI_USB_CTRL_REG
));
443 musb
->isr
= davinci_interrupt
;
447 usb_nop_xceiv_unregister();
451 int musb_platform_exit(struct musb
*musb
)
453 if (is_host_enabled(musb
))
454 del_timer_sync(&otg_workaround
);
457 if (cpu_is_davinci_dm355()) {
458 u32 deepsleep
= __raw_readl(DM355_DEEPSLEEP
);
460 deepsleep
&= ~DRVVBUS_FORCE
;
461 deepsleep
|= DRVVBUS_OVERRIDE
;
462 __raw_writel(deepsleep
, DM355_DEEPSLEEP
);
465 davinci_source_power(musb
, 0 /*off*/, 1);
467 /* delay, to avoid problems with module reload */
468 if (is_host_enabled(musb
) && musb
->xceiv
->default_a
) {
472 /* if there's no peripheral connected, this can take a
473 * long time to fall, especially on EVM with huge C133.
476 devctl
= musb_readb(musb
->mregs
, MUSB_DEVCTL
);
477 if (!(devctl
& MUSB_DEVCTL_VBUS
))
479 if ((devctl
& MUSB_DEVCTL_VBUS
) != warn
) {
480 warn
= devctl
& MUSB_DEVCTL_VBUS
;
482 warn
>> MUSB_DEVCTL_VBUS_SHIFT
);
486 } while (maxdelay
> 0);
488 /* in OTG mode, another host might be connected */
489 if (devctl
& MUSB_DEVCTL_VBUS
)
490 DBG(1, "VBUS off timeout (devctl %02x)\n", devctl
);
495 clk_disable(musb
->clock
);
497 usb_nop_xceiv_unregister();