4 David S. Miller <davem@redhat.com>
6 This document describes the cache/tlb flushing interfaces called
7 by the Linux VM subsystem. It enumerates over each interface,
8 describes it's intended purpose, and what side effect is expected
9 after the interface is invoked.
11 The side effects described below are stated for a uniprocessor
12 implementation, and what is to happen on that single processor. The
13 SMP cases are a simple extension, in that you just extend the
14 definition such that the side effect for a particular interface occurs
15 on all processors in the system. Don't let this scare you into
16 thinking SMP cache/tlb flushing must be so inefficient, this is in
17 fact an area where many optimizations are possible. For example,
18 if it can be proven that a user address space has never executed
19 on a cpu (see vma->cpu_vm_mask), one need not perform a flush
20 for this address space on that cpu.
22 First, the TLB flushing interfaces, since they are the simplest. The
23 "TLB" is abstracted under Linux as something the cpu uses to cache
24 virtual-->physical address translations obtained from the software
25 page tables. Meaning that if the software page tables change, it is
26 possible for stale translations to exist in this "TLB" cache.
27 Therefore when software page table changes occur, the kernel will
28 invoke one of the following flush methods _after_ the page table
31 1) void flush_tlb_all(void)
33 The most severe flush of all. After this interface runs,
34 any previous page table modification whatsoever will be
37 This is usually invoked when the kernel page tables are
38 changed, since such translations are "global" in nature.
40 2) void flush_tlb_mm(struct mm_struct *mm)
42 This interface flushes an entire user address space from
43 the TLB. After running, this interface must make sure that
44 any previous page table modifications for the address space
45 'mm' will be visible to the cpu. That is, after running,
46 there will be no entries in the TLB for 'mm'.
48 This interface is used to handle whole address space
49 page table operations such as what happens during
52 3) void flush_tlb_range(struct vm_area_struct *vma,
53 unsigned long start, unsigned long end)
55 Here we are flushing a specific range of (user) virtual
56 address translations from the TLB. After running, this
57 interface must make sure that any previous page table
58 modifications for the address space 'vma->vm_mm' in the range
59 'start' to 'end-1' will be visible to the cpu. That is, after
60 running, here will be no entries in the TLB for 'mm' for
61 virtual addresses in the range 'start' to 'end-1'.
63 The "vma" is the backing store being used for the region.
64 Primarily, this is used for munmap() type operations.
66 The interface is provided in hopes that the port can find
67 a suitably efficient method for removing multiple page
68 sized translations from the TLB, instead of having the kernel
69 call flush_tlb_page (see below) for each entry which may be
72 4) void flush_tlb_page(struct vm_area_struct *vma, unsigned long addr)
74 This time we need to remove the PAGE_SIZE sized translation
75 from the TLB. The 'vma' is the backing structure used by
76 Linux to keep track of mmap'd regions for a process, the
77 address space is available via vma->vm_mm. Also, one may
78 test (vma->vm_flags & VM_EXEC) to see if this region is
79 executable (and thus could be in the 'instruction TLB' in
80 split-tlb type setups).
82 After running, this interface must make sure that any previous
83 page table modification for address space 'vma->vm_mm' for
84 user virtual address 'addr' will be visible to the cpu. That
85 is, after running, there will be no entries in the TLB for
86 'vma->vm_mm' for virtual address 'addr'.
88 This is used primarily during fault processing.
90 5) void flush_tlb_pgtables(struct mm_struct *mm,
91 unsigned long start, unsigned long end)
93 The software page tables for address space 'mm' for virtual
94 addresses in the range 'start' to 'end-1' are being torn down.
96 Some platforms cache the lowest level of the software page tables
97 in a linear virtually mapped array, to make TLB miss processing
98 more efficient. On such platforms, since the TLB is caching the
99 software page table structure, it needs to be flushed when parts
100 of the software page table tree are unlinked/freed.
102 Sparc64 is one example of a platform which does this.
104 Usually, when munmap()'ing an area of user virtual address
105 space, the kernel leaves the page table parts around and just
106 marks the individual pte's as invalid. However, if very large
107 portions of the address space are unmapped, the kernel frees up
108 those portions of the software page tables to prevent potential
109 excessive kernel memory usage caused by erratic mmap/mmunmap
110 sequences. It is at these times that flush_tlb_pgtables will
113 6) void update_mmu_cache(struct vm_area_struct *vma,
114 unsigned long address, pte_t pte)
116 At the end of every page fault, this routine is invoked to
117 tell the architecture specific code that a translation
118 described by "pte" now exists at virtual address "address"
119 for address space "vma->vm_mm", in the software page tables.
121 A port may use this information in any way it so chooses.
122 For example, it could use this event to pre-load TLB
123 translations for software managed TLB configurations.
124 The sparc64 port currently does this.
126 7) void tlb_migrate_finish(struct mm_struct *mm)
128 This interface is called at the end of an explicit
129 process migration. This interface provides a hook
130 to allow a platform to update TLB or context-specific
131 information for the address space.
133 The ia64 sn2 platform is one example of a platform
134 that uses this interface.
136 Next, we have the cache flushing interfaces. In general, when Linux
137 is changing an existing virtual-->physical mapping to a new value,
138 the sequence will be in one of the following forms:
140 1) flush_cache_mm(mm);
141 change_all_page_tables_of(mm);
144 2) flush_cache_range(vma, start, end);
145 change_range_of_page_tables(mm, start, end);
146 flush_tlb_range(vma, start, end);
148 3) flush_cache_page(vma, addr, pfn);
149 set_pte(pte_pointer, new_pte_val);
150 flush_tlb_page(vma, addr);
152 The cache level flush will always be first, because this allows
153 us to properly handle systems whose caches are strict and require
154 a virtual-->physical translation to exist for a virtual address
155 when that virtual address is flushed from the cache. The HyperSparc
156 cpu is one such cpu with this attribute.
158 The cache flushing routines below need only deal with cache flushing
159 to the extent that it is necessary for a particular cpu. Mostly,
160 these routines must be implemented for cpus which have virtually
161 indexed caches which must be flushed when virtual-->physical
162 translations are changed or removed. So, for example, the physically
163 indexed physically tagged caches of IA32 processors have no need to
164 implement these interfaces since the caches are fully synchronized
165 and have no dependency on translation information.
167 Here are the routines, one by one:
169 1) void flush_cache_mm(struct mm_struct *mm)
171 This interface flushes an entire user address space from
172 the caches. That is, after running, there will be no cache
173 lines associated with 'mm'.
175 This interface is used to handle whole address space
176 page table operations such as what happens during exit and exec.
178 2) void flush_cache_dup_mm(struct mm_struct *mm)
180 This interface flushes an entire user address space from
181 the caches. That is, after running, there will be no cache
182 lines associated with 'mm'.
184 This interface is used to handle whole address space
185 page table operations such as what happens during fork.
187 This option is separate from flush_cache_mm to allow some
188 optimizations for VIPT caches.
190 3) void flush_cache_range(struct vm_area_struct *vma,
191 unsigned long start, unsigned long end)
193 Here we are flushing a specific range of (user) virtual
194 addresses from the cache. After running, there will be no
195 entries in the cache for 'vma->vm_mm' for virtual addresses in
196 the range 'start' to 'end-1'.
198 The "vma" is the backing store being used for the region.
199 Primarily, this is used for munmap() type operations.
201 The interface is provided in hopes that the port can find
202 a suitably efficient method for removing multiple page
203 sized regions from the cache, instead of having the kernel
204 call flush_cache_page (see below) for each entry which may be
207 4) void flush_cache_page(struct vm_area_struct *vma, unsigned long addr, unsigned long pfn)
209 This time we need to remove a PAGE_SIZE sized range
210 from the cache. The 'vma' is the backing structure used by
211 Linux to keep track of mmap'd regions for a process, the
212 address space is available via vma->vm_mm. Also, one may
213 test (vma->vm_flags & VM_EXEC) to see if this region is
214 executable (and thus could be in the 'instruction cache' in
215 "Harvard" type cache layouts).
217 The 'pfn' indicates the physical page frame (shift this value
218 left by PAGE_SHIFT to get the physical address) that 'addr'
219 translates to. It is this mapping which should be removed from
222 After running, there will be no entries in the cache for
223 'vma->vm_mm' for virtual address 'addr' which translates
226 This is used primarily during fault processing.
228 5) void flush_cache_kmaps(void)
230 This routine need only be implemented if the platform utilizes
231 highmem. It will be called right before all of the kmaps
234 After running, there will be no entries in the cache for
235 the kernel virtual address range PKMAP_ADDR(0) to
236 PKMAP_ADDR(LAST_PKMAP).
238 This routing should be implemented in asm/highmem.h
240 6) void flush_cache_vmap(unsigned long start, unsigned long end)
241 void flush_cache_vunmap(unsigned long start, unsigned long end)
243 Here in these two interfaces we are flushing a specific range
244 of (kernel) virtual addresses from the cache. After running,
245 there will be no entries in the cache for the kernel address
246 space for virtual addresses in the range 'start' to 'end-1'.
248 The first of these two routines is invoked after map_vm_area()
249 has installed the page table entries. The second is invoked
250 before unmap_kernel_range() deletes the page table entries.
252 There exists another whole class of cpu cache issues which currently
253 require a whole different set of interfaces to handle properly.
254 The biggest problem is that of virtual aliasing in the data cache
257 Is your port susceptible to virtual aliasing in it's D-cache?
258 Well, if your D-cache is virtually indexed, is larger in size than
259 PAGE_SIZE, and does not prevent multiple cache lines for the same
260 physical address from existing at once, you have this problem.
262 If your D-cache has this problem, first define asm/shmparam.h SHMLBA
263 properly, it should essentially be the size of your virtually
264 addressed D-cache (or if the size is variable, the largest possible
265 size). This setting will force the SYSv IPC layer to only allow user
266 processes to mmap shared memory at address which are a multiple of
269 NOTE: This does not fix shared mmaps, check out the sparc64 port for
270 one way to solve this (in particular SPARC_FLAG_MMAPSHARED).
272 Next, you have to solve the D-cache aliasing issue for all
273 other cases. Please keep in mind that fact that, for a given page
274 mapped into some user address space, there is always at least one more
275 mapping, that of the kernel in it's linear mapping starting at
276 PAGE_OFFSET. So immediately, once the first user maps a given
277 physical page into its address space, by implication the D-cache
278 aliasing problem has the potential to exist since the kernel already
279 maps this page at its virtual address.
281 void copy_user_page(void *to, void *from, unsigned long addr, struct page *page)
282 void clear_user_page(void *to, unsigned long addr, struct page *page)
284 These two routines store data in user anonymous or COW
285 pages. It allows a port to efficiently avoid D-cache alias
286 issues between userspace and the kernel.
288 For example, a port may temporarily map 'from' and 'to' to
289 kernel virtual addresses during the copy. The virtual address
290 for these two pages is chosen in such a way that the kernel
291 load/store instructions happen to virtual addresses which are
292 of the same "color" as the user mapping of the page. Sparc64
293 for example, uses this technique.
295 The 'addr' parameter tells the virtual address where the
296 user will ultimately have this page mapped, and the 'page'
297 parameter gives a pointer to the struct page of the target.
299 If D-cache aliasing is not an issue, these two routines may
300 simply call memcpy/memset directly and do nothing more.
302 void flush_dcache_page(struct page *page)
304 Any time the kernel writes to a page cache page, _OR_
305 the kernel is about to read from a page cache page and
306 user space shared/writable mappings of this page potentially
307 exist, this routine is called.
309 NOTE: This routine need only be called for page cache pages
310 which can potentially ever be mapped into the address
311 space of a user process. So for example, VFS layer code
312 handling vfs symlinks in the page cache need not call
313 this interface at all.
315 The phrase "kernel writes to a page cache page" means,
316 specifically, that the kernel executes store instructions
317 that dirty data in that page at the page->virtual mapping
318 of that page. It is important to flush here to handle
319 D-cache aliasing, to make sure these kernel stores are
320 visible to user space mappings of that page.
322 The corollary case is just as important, if there are users
323 which have shared+writable mappings of this file, we must make
324 sure that kernel reads of these pages will see the most recent
325 stores done by the user.
327 If D-cache aliasing is not an issue, this routine may
328 simply be defined as a nop on that architecture.
330 There is a bit set aside in page->flags (PG_arch_1) as
331 "architecture private". The kernel guarantees that,
332 for pagecache pages, it will clear this bit when such
333 a page first enters the pagecache.
335 This allows these interfaces to be implemented much more
336 efficiently. It allows one to "defer" (perhaps indefinitely)
337 the actual flush if there are currently no user processes
338 mapping this page. See sparc64's flush_dcache_page and
339 update_mmu_cache implementations for an example of how to go
342 The idea is, first at flush_dcache_page() time, if
343 page->mapping->i_mmap is an empty tree and ->i_mmap_nonlinear
344 an empty list, just mark the architecture private page flag bit.
345 Later, in update_mmu_cache(), a check is made of this flag bit,
346 and if set the flush is done and the flag bit is cleared.
348 IMPORTANT NOTE: It is often important, if you defer the flush,
349 that the actual flush occurs on the same CPU
350 as did the cpu stores into the page to make it
351 dirty. Again, see sparc64 for examples of how
354 void copy_to_user_page(struct vm_area_struct *vma, struct page *page,
355 unsigned long user_vaddr,
356 void *dst, void *src, int len)
357 void copy_from_user_page(struct vm_area_struct *vma, struct page *page,
358 unsigned long user_vaddr,
359 void *dst, void *src, int len)
360 When the kernel needs to copy arbitrary data in and out
361 of arbitrary user pages (f.e. for ptrace()) it will use
364 Any necessary cache flushing or other coherency operations
365 that need to occur should happen here. If the processor's
366 instruction cache does not snoop cpu stores, it is very
367 likely that you will need to flush the instruction cache
368 for copy_to_user_page().
370 void flush_anon_page(struct vm_area_struct *vma, struct page *page,
371 unsigned long vmaddr)
372 When the kernel needs to access the contents of an anonymous
373 page, it calls this function (currently only
374 get_user_pages()). Note: flush_dcache_page() deliberately
375 doesn't work for an anonymous page. The default
376 implementation is a nop (and should remain so for all coherent
377 architectures). For incoherent architectures, it should flush
378 the cache of the page at vmaddr.
380 void flush_kernel_dcache_page(struct page *page)
381 When the kernel needs to modify a user page is has obtained
382 with kmap, it calls this function after all modifications are
383 complete (but before kunmapping it) to bring the underlying
384 page up to date. It is assumed here that the user has no
385 incoherent cached copies (i.e. the original page was obtained
386 from a mechanism like get_user_pages()). The default
387 implementation is a nop and should remain so on all coherent
388 architectures. On incoherent architectures, this should flush
389 the kernel cache for page (using page_address(page)).
392 void flush_icache_range(unsigned long start, unsigned long end)
393 When the kernel stores into addresses that it will execute
394 out of (eg when loading modules), this function is called.
396 If the icache does not snoop stores then this routine will need
399 void flush_icache_page(struct vm_area_struct *vma, struct page *page)
400 All the functionality of flush_icache_page can be implemented in
401 flush_dcache_page and update_mmu_cache. In 2.7 the hope is to
402 remove this interface completely.