x86: remove duplicated get_model_name() calling
[linux-2.6/mini2440.git] / arch / x86 / kernel / cpu / amd.c
blobe0ba2c7c5a181dbfb6ec5400cd3e6827e6b95f39
1 #include <linux/init.h>
2 #include <linux/bitops.h>
3 #include <linux/mm.h>
4 #include <asm/io.h>
5 #include <asm/processor.h>
6 #include <asm/apic.h>
8 #include <mach_apic.h>
9 #include "cpu.h"
12 * B step AMD K6 before B 9730xxxx have hardware bugs that can cause
13 * misexecution of code under Linux. Owners of such processors should
14 * contact AMD for precise details and a CPU swap.
16 * See http://www.multimania.com/poulot/k6bug.html
17 * http://www.amd.com/K6/k6docs/revgd.html
19 * The following test is erm.. interesting. AMD neglected to up
20 * the chip setting when fixing the bug but they also tweaked some
21 * performance at the same time..
24 extern void vide(void);
25 __asm__(".align 4\nvide: ret");
27 static void __cpuinit early_init_amd(struct cpuinfo_x86 *c)
29 if (cpuid_eax(0x80000000) >= 0x80000007) {
30 c->x86_power = cpuid_edx(0x80000007);
31 if (c->x86_power & (1<<8))
32 set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
35 /* Set MTRR capability flag if appropriate */
36 if (c->x86_model == 13 || c->x86_model == 9 ||
37 (c->x86_model == 8 && c->x86_mask >= 8))
38 set_cpu_cap(c, X86_FEATURE_K6_MTRR);
41 static void __cpuinit init_amd(struct cpuinfo_x86 *c)
43 u32 l, h;
44 int mbytes = num_physpages >> (20-PAGE_SHIFT);
46 #ifdef CONFIG_SMP
47 unsigned long long value;
50 * Disable TLB flush filter by setting HWCR.FFDIS on K8
51 * bit 6 of msr C001_0015
53 * Errata 63 for SH-B3 steppings
54 * Errata 122 for all steppings (F+ have it disabled by default)
56 if (c->x86 == 15) {
57 rdmsrl(MSR_K7_HWCR, value);
58 value |= 1 << 6;
59 wrmsrl(MSR_K7_HWCR, value);
61 #endif
63 early_init_amd(c);
66 * FIXME: We should handle the K5 here. Set up the write
67 * range and also turn on MSR 83 bits 4 and 31 (write alloc,
68 * no bus pipeline)
72 * Bit 31 in normal CPUID used for nonstandard 3DNow ID;
73 * 3DNow is IDd by bit 31 in extended CPUID (1*32+31) anyway
75 clear_cpu_cap(c, 0*32+31);
77 switch (c->x86) {
78 case 4:
80 * General Systems BIOSen alias the cpu frequency registers
81 * of the Elan at 0x000df000. Unfortuantly, one of the Linux
82 * drivers subsequently pokes it, and changes the CPU speed.
83 * Workaround : Remove the unneeded alias.
85 #define CBAR (0xfffc) /* Configuration Base Address (32-bit) */
86 #define CBAR_ENB (0x80000000)
87 #define CBAR_KEY (0X000000CB)
88 if (c->x86_model == 9 || c->x86_model == 10) {
89 if (inl (CBAR) & CBAR_ENB)
90 outl (0 | CBAR_KEY, CBAR);
92 break;
93 case 5:
94 if (c->x86_model < 6) {
95 /* Based on AMD doc 20734R - June 2000 */
96 if (c->x86_model == 0) {
97 clear_cpu_cap(c, X86_FEATURE_APIC);
98 set_cpu_cap(c, X86_FEATURE_PGE);
100 break;
103 if (c->x86_model == 6 && c->x86_mask == 1) {
104 const int K6_BUG_LOOP = 1000000;
105 int n;
106 void (*f_vide)(void);
107 unsigned long d, d2;
109 printk(KERN_INFO "AMD K6 stepping B detected - ");
112 * It looks like AMD fixed the 2.6.2 bug and improved indirect
113 * calls at the same time.
116 n = K6_BUG_LOOP;
117 f_vide = vide;
118 rdtscl(d);
119 while (n--)
120 f_vide();
121 rdtscl(d2);
122 d = d2-d;
124 if (d > 20*K6_BUG_LOOP)
125 printk("system stability may be impaired when more than 32 MB are used.\n");
126 else
127 printk("probably OK (after B9730xxxx).\n");
128 printk(KERN_INFO "Please see http://membres.lycos.fr/poulot/k6bug.html\n");
131 /* K6 with old style WHCR */
132 if (c->x86_model < 8 ||
133 (c->x86_model == 8 && c->x86_mask < 8)) {
134 /* We can only write allocate on the low 508Mb */
135 if (mbytes > 508)
136 mbytes = 508;
138 rdmsr(MSR_K6_WHCR, l, h);
139 if ((l&0x0000FFFF) == 0) {
140 unsigned long flags;
141 l = (1<<0)|((mbytes/4)<<1);
142 local_irq_save(flags);
143 wbinvd();
144 wrmsr(MSR_K6_WHCR, l, h);
145 local_irq_restore(flags);
146 printk(KERN_INFO "Enabling old style K6 write allocation for %d Mb\n",
147 mbytes);
149 break;
152 if ((c->x86_model == 8 && c->x86_mask > 7) ||
153 c->x86_model == 9 || c->x86_model == 13) {
154 /* The more serious chips .. */
156 if (mbytes > 4092)
157 mbytes = 4092;
159 rdmsr(MSR_K6_WHCR, l, h);
160 if ((l&0xFFFF0000) == 0) {
161 unsigned long flags;
162 l = ((mbytes>>2)<<22)|(1<<16);
163 local_irq_save(flags);
164 wbinvd();
165 wrmsr(MSR_K6_WHCR, l, h);
166 local_irq_restore(flags);
167 printk(KERN_INFO "Enabling new style K6 write allocation for %d Mb\n",
168 mbytes);
171 break;
174 if (c->x86_model == 10) {
175 /* AMD Geode LX is model 10 */
176 /* placeholder for any needed mods */
177 break;
179 break;
180 case 6: /* An Athlon/Duron */
183 * Bit 15 of Athlon specific MSR 15, needs to be 0
184 * to enable SSE on Palomino/Morgan/Barton CPU's.
185 * If the BIOS didn't enable it already, enable it here.
187 if (c->x86_model >= 6 && c->x86_model <= 10) {
188 if (!cpu_has(c, X86_FEATURE_XMM)) {
189 printk(KERN_INFO "Enabling disabled K7/SSE Support.\n");
190 rdmsr(MSR_K7_HWCR, l, h);
191 l &= ~0x00008000;
192 wrmsr(MSR_K7_HWCR, l, h);
193 set_cpu_cap(c, X86_FEATURE_XMM);
198 * It's been determined by AMD that Athlons since model 8 stepping 1
199 * are more robust with CLK_CTL set to 200xxxxx instead of 600xxxxx
200 * As per AMD technical note 27212 0.2
202 if ((c->x86_model == 8 && c->x86_mask >= 1) || (c->x86_model > 8)) {
203 rdmsr(MSR_K7_CLK_CTL, l, h);
204 if ((l & 0xfff00000) != 0x20000000) {
205 printk ("CPU: CLK_CTL MSR was %x. Reprogramming to %x\n", l,
206 ((l & 0x000fffff)|0x20000000));
207 wrmsr(MSR_K7_CLK_CTL, (l & 0x000fffff)|0x20000000, h);
210 break;
213 switch (c->x86) {
214 case 15:
215 /* Use K8 tuning for Fam10h and Fam11h */
216 case 0x10:
217 case 0x11:
218 set_cpu_cap(c, X86_FEATURE_K8);
219 break;
220 case 6:
221 set_cpu_cap(c, X86_FEATURE_K7);
222 break;
224 if (c->x86 >= 6)
225 set_cpu_cap(c, X86_FEATURE_FXSAVE_LEAK);
227 display_cacheinfo(c);
229 if (cpuid_eax(0x80000000) >= 0x80000008)
230 c->x86_max_cores = (cpuid_ecx(0x80000008) & 0xff) + 1;
232 #ifdef CONFIG_X86_HT
234 * On a AMD multi core setup the lower bits of the APIC id
235 * distinguish the cores.
237 if (c->x86_max_cores > 1) {
238 int cpu = smp_processor_id();
239 unsigned bits = (cpuid_ecx(0x80000008) >> 12) & 0xf;
241 if (bits == 0) {
242 while ((1 << bits) < c->x86_max_cores)
243 bits++;
245 c->cpu_core_id = c->phys_proc_id & ((1<<bits)-1);
246 c->phys_proc_id >>= bits;
247 printk(KERN_INFO "CPU %d(%d) -> Core %d\n",
248 cpu, c->x86_max_cores, c->cpu_core_id);
250 #endif
252 if (cpuid_eax(0x80000000) >= 0x80000006) {
253 if ((c->x86 == 0x10) && (cpuid_edx(0x80000006) & 0xf000))
254 num_cache_leaves = 4;
255 else
256 num_cache_leaves = 3;
259 /* K6s reports MCEs but don't actually have all the MSRs */
260 if (c->x86 < 6)
261 clear_cpu_cap(c, X86_FEATURE_MCE);
263 if (cpu_has_xmm2)
264 set_cpu_cap(c, X86_FEATURE_MFENCE_RDTSC);
267 static unsigned int __cpuinit amd_size_cache(struct cpuinfo_x86 *c, unsigned int size)
269 /* AMD errata T13 (order #21922) */
270 if ((c->x86 == 6)) {
271 if (c->x86_model == 3 && c->x86_mask == 0) /* Duron Rev A0 */
272 size = 64;
273 if (c->x86_model == 4 &&
274 (c->x86_mask == 0 || c->x86_mask == 1)) /* Tbird rev A1/A2 */
275 size = 256;
277 return size;
280 static struct cpu_dev amd_cpu_dev __cpuinitdata = {
281 .c_vendor = "AMD",
282 .c_ident = { "AuthenticAMD" },
283 .c_models = {
284 { .vendor = X86_VENDOR_AMD, .family = 4, .model_names =
286 [3] = "486 DX/2",
287 [7] = "486 DX/2-WB",
288 [8] = "486 DX/4",
289 [9] = "486 DX/4-WB",
290 [14] = "Am5x86-WT",
291 [15] = "Am5x86-WB"
295 .c_early_init = early_init_amd,
296 .c_init = init_amd,
297 .c_size_cache = amd_size_cache,
298 .c_x86_vendor = X86_VENDOR_AMD,
301 cpu_dev_register(amd_cpu_dev);