1 /* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
35 #include "drm_pciids.h"
37 static struct pci_device_id pciidlist
[] = {
46 static bool i915_pipe_enabled(struct drm_device
*dev
, enum pipe pipe
)
48 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
51 return (I915_READ(DPLL_A
) & DPLL_VCO_ENABLE
);
53 return (I915_READ(DPLL_B
) & DPLL_VCO_ENABLE
);
56 static void i915_save_palette(struct drm_device
*dev
, enum pipe pipe
)
58 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
59 unsigned long reg
= (pipe
== PIPE_A
? PALETTE_A
: PALETTE_B
);
63 if (!i915_pipe_enabled(dev
, pipe
))
67 array
= dev_priv
->save_palette_a
;
69 array
= dev_priv
->save_palette_b
;
71 for(i
= 0; i
< 256; i
++)
72 array
[i
] = I915_READ(reg
+ (i
<< 2));
75 static void i915_restore_palette(struct drm_device
*dev
, enum pipe pipe
)
77 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
78 unsigned long reg
= (pipe
== PIPE_A
? PALETTE_A
: PALETTE_B
);
82 if (!i915_pipe_enabled(dev
, pipe
))
86 array
= dev_priv
->save_palette_a
;
88 array
= dev_priv
->save_palette_b
;
90 for(i
= 0; i
< 256; i
++)
91 I915_WRITE(reg
+ (i
<< 2), array
[i
]);
94 static u8
i915_read_indexed(u16 index_port
, u16 data_port
, u8 reg
)
96 outb(reg
, index_port
);
97 return inb(data_port
);
100 static u8
i915_read_ar(u16 st01
, u8 reg
, u16 palette_enable
)
103 outb(palette_enable
| reg
, VGA_AR_INDEX
);
104 return inb(VGA_AR_DATA_READ
);
107 static void i915_write_ar(u8 st01
, u8 reg
, u8 val
, u16 palette_enable
)
110 outb(palette_enable
| reg
, VGA_AR_INDEX
);
111 outb(val
, VGA_AR_DATA_WRITE
);
114 static void i915_write_indexed(u16 index_port
, u16 data_port
, u8 reg
, u8 val
)
116 outb(reg
, index_port
);
117 outb(val
, data_port
);
120 static void i915_save_vga(struct drm_device
*dev
)
122 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
124 u16 cr_index
, cr_data
, st01
;
126 /* VGA color palette registers */
127 dev_priv
->saveDACMASK
= inb(VGA_DACMASK
);
128 /* DACCRX automatically increments during read */
130 /* Read 3 bytes of color data from each index */
131 for (i
= 0; i
< 256 * 3; i
++)
132 dev_priv
->saveDACDATA
[i
] = inb(VGA_DACDATA
);
135 dev_priv
->saveMSR
= inb(VGA_MSR_READ
);
136 if (dev_priv
->saveMSR
& VGA_MSR_CGA_MODE
) {
137 cr_index
= VGA_CR_INDEX_CGA
;
138 cr_data
= VGA_CR_DATA_CGA
;
141 cr_index
= VGA_CR_INDEX_MDA
;
142 cr_data
= VGA_CR_DATA_MDA
;
146 /* CRT controller regs */
147 i915_write_indexed(cr_index
, cr_data
, 0x11,
148 i915_read_indexed(cr_index
, cr_data
, 0x11) &
150 for (i
= 0; i
< 0x24; i
++)
151 dev_priv
->saveCR
[i
] =
152 i915_read_indexed(cr_index
, cr_data
, i
);
153 /* Make sure we don't turn off CR group 0 writes */
154 dev_priv
->saveCR
[0x11] &= ~0x80;
156 /* Attribute controller registers */
158 dev_priv
->saveAR_INDEX
= inb(VGA_AR_INDEX
);
159 for (i
= 0; i
< 20; i
++)
160 dev_priv
->saveAR
[i
] = i915_read_ar(st01
, i
, 0);
162 outb(dev_priv
->saveAR_INDEX
, VGA_AR_INDEX
);
164 /* Graphics controller registers */
165 for (i
= 0; i
< 9; i
++)
166 dev_priv
->saveGR
[i
] =
167 i915_read_indexed(VGA_GR_INDEX
, VGA_GR_DATA
, i
);
169 dev_priv
->saveGR
[0x10] =
170 i915_read_indexed(VGA_GR_INDEX
, VGA_GR_DATA
, 0x10);
171 dev_priv
->saveGR
[0x11] =
172 i915_read_indexed(VGA_GR_INDEX
, VGA_GR_DATA
, 0x11);
173 dev_priv
->saveGR
[0x18] =
174 i915_read_indexed(VGA_GR_INDEX
, VGA_GR_DATA
, 0x18);
176 /* Sequencer registers */
177 for (i
= 0; i
< 8; i
++)
178 dev_priv
->saveSR
[i
] =
179 i915_read_indexed(VGA_SR_INDEX
, VGA_SR_DATA
, i
);
182 static void i915_restore_vga(struct drm_device
*dev
)
184 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
186 u16 cr_index
, cr_data
, st01
;
189 outb(dev_priv
->saveMSR
, VGA_MSR_WRITE
);
190 if (dev_priv
->saveMSR
& VGA_MSR_CGA_MODE
) {
191 cr_index
= VGA_CR_INDEX_CGA
;
192 cr_data
= VGA_CR_DATA_CGA
;
195 cr_index
= VGA_CR_INDEX_MDA
;
196 cr_data
= VGA_CR_DATA_MDA
;
200 /* Sequencer registers, don't write SR07 */
201 for (i
= 0; i
< 7; i
++)
202 i915_write_indexed(VGA_SR_INDEX
, VGA_SR_DATA
, i
,
203 dev_priv
->saveSR
[i
]);
205 /* CRT controller regs */
206 /* Enable CR group 0 writes */
207 i915_write_indexed(cr_index
, cr_data
, 0x11, dev_priv
->saveCR
[0x11]);
208 for (i
= 0; i
< 0x24; i
++)
209 i915_write_indexed(cr_index
, cr_data
, i
, dev_priv
->saveCR
[i
]);
211 /* Graphics controller regs */
212 for (i
= 0; i
< 9; i
++)
213 i915_write_indexed(VGA_GR_INDEX
, VGA_GR_DATA
, i
,
214 dev_priv
->saveGR
[i
]);
216 i915_write_indexed(VGA_GR_INDEX
, VGA_GR_DATA
, 0x10,
217 dev_priv
->saveGR
[0x10]);
218 i915_write_indexed(VGA_GR_INDEX
, VGA_GR_DATA
, 0x11,
219 dev_priv
->saveGR
[0x11]);
220 i915_write_indexed(VGA_GR_INDEX
, VGA_GR_DATA
, 0x18,
221 dev_priv
->saveGR
[0x18]);
223 /* Attribute controller registers */
224 for (i
= 0; i
< 20; i
++)
225 i915_write_ar(st01
, i
, dev_priv
->saveAR
[i
], 0);
226 inb(st01
); /* switch back to index mode */
227 outb(dev_priv
->saveAR_INDEX
| 0x20, VGA_AR_INDEX
);
229 /* VGA color palette registers */
230 outb(dev_priv
->saveDACMASK
, VGA_DACMASK
);
231 /* DACCRX automatically increments during read */
233 /* Read 3 bytes of color data from each index */
234 for (i
= 0; i
< 256 * 3; i
++)
235 outb(dev_priv
->saveDACDATA
[i
], VGA_DACDATA
);
239 static int i915_suspend(struct drm_device
*dev
)
241 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
244 if (!dev
|| !dev_priv
) {
245 printk(KERN_ERR
"dev: %p, dev_priv: %p\n", dev
, dev_priv
);
246 printk(KERN_ERR
"DRM not initialized, aborting suspend.\n");
250 pci_save_state(dev
->pdev
);
251 pci_read_config_byte(dev
->pdev
, LBB
, &dev_priv
->saveLBB
);
253 /* Pipe & plane A info */
254 dev_priv
->savePIPEACONF
= I915_READ(PIPEACONF
);
255 dev_priv
->savePIPEASRC
= I915_READ(PIPEASRC
);
256 dev_priv
->saveFPA0
= I915_READ(FPA0
);
257 dev_priv
->saveFPA1
= I915_READ(FPA1
);
258 dev_priv
->saveDPLL_A
= I915_READ(DPLL_A
);
260 dev_priv
->saveDPLL_A_MD
= I915_READ(DPLL_A_MD
);
261 dev_priv
->saveHTOTAL_A
= I915_READ(HTOTAL_A
);
262 dev_priv
->saveHBLANK_A
= I915_READ(HBLANK_A
);
263 dev_priv
->saveHSYNC_A
= I915_READ(HSYNC_A
);
264 dev_priv
->saveVTOTAL_A
= I915_READ(VTOTAL_A
);
265 dev_priv
->saveVBLANK_A
= I915_READ(VBLANK_A
);
266 dev_priv
->saveVSYNC_A
= I915_READ(VSYNC_A
);
267 dev_priv
->saveBCLRPAT_A
= I915_READ(BCLRPAT_A
);
269 dev_priv
->saveDSPACNTR
= I915_READ(DSPACNTR
);
270 dev_priv
->saveDSPASTRIDE
= I915_READ(DSPASTRIDE
);
271 dev_priv
->saveDSPASIZE
= I915_READ(DSPASIZE
);
272 dev_priv
->saveDSPAPOS
= I915_READ(DSPAPOS
);
273 dev_priv
->saveDSPABASE
= I915_READ(DSPABASE
);
275 dev_priv
->saveDSPASURF
= I915_READ(DSPASURF
);
276 dev_priv
->saveDSPATILEOFF
= I915_READ(DSPATILEOFF
);
278 i915_save_palette(dev
, PIPE_A
);
279 dev_priv
->savePIPEASTAT
= I915_READ(I915REG_PIPEASTAT
);
281 /* Pipe & plane B info */
282 dev_priv
->savePIPEBCONF
= I915_READ(PIPEBCONF
);
283 dev_priv
->savePIPEBSRC
= I915_READ(PIPEBSRC
);
284 dev_priv
->saveFPB0
= I915_READ(FPB0
);
285 dev_priv
->saveFPB1
= I915_READ(FPB1
);
286 dev_priv
->saveDPLL_B
= I915_READ(DPLL_B
);
288 dev_priv
->saveDPLL_B_MD
= I915_READ(DPLL_B_MD
);
289 dev_priv
->saveHTOTAL_B
= I915_READ(HTOTAL_B
);
290 dev_priv
->saveHBLANK_B
= I915_READ(HBLANK_B
);
291 dev_priv
->saveHSYNC_B
= I915_READ(HSYNC_B
);
292 dev_priv
->saveVTOTAL_B
= I915_READ(VTOTAL_B
);
293 dev_priv
->saveVBLANK_B
= I915_READ(VBLANK_B
);
294 dev_priv
->saveVSYNC_B
= I915_READ(VSYNC_B
);
295 dev_priv
->saveBCLRPAT_A
= I915_READ(BCLRPAT_A
);
297 dev_priv
->saveDSPBCNTR
= I915_READ(DSPBCNTR
);
298 dev_priv
->saveDSPBSTRIDE
= I915_READ(DSPBSTRIDE
);
299 dev_priv
->saveDSPBSIZE
= I915_READ(DSPBSIZE
);
300 dev_priv
->saveDSPBPOS
= I915_READ(DSPBPOS
);
301 dev_priv
->saveDSPBBASE
= I915_READ(DSPBBASE
);
302 if (IS_I965GM(dev
) || IS_IGD_GM(dev
)) {
303 dev_priv
->saveDSPBSURF
= I915_READ(DSPBSURF
);
304 dev_priv
->saveDSPBTILEOFF
= I915_READ(DSPBTILEOFF
);
306 i915_save_palette(dev
, PIPE_B
);
307 dev_priv
->savePIPEBSTAT
= I915_READ(I915REG_PIPEBSTAT
);
310 dev_priv
->saveADPA
= I915_READ(ADPA
);
313 dev_priv
->savePP_CONTROL
= I915_READ(PP_CONTROL
);
314 dev_priv
->savePFIT_PGM_RATIOS
= I915_READ(PFIT_PGM_RATIOS
);
315 dev_priv
->saveBLC_PWM_CTL
= I915_READ(BLC_PWM_CTL
);
317 dev_priv
->saveBLC_PWM_CTL2
= I915_READ(BLC_PWM_CTL2
);
318 if (IS_MOBILE(dev
) && !IS_I830(dev
))
319 dev_priv
->saveLVDS
= I915_READ(LVDS
);
320 if (!IS_I830(dev
) && !IS_845G(dev
))
321 dev_priv
->savePFIT_CONTROL
= I915_READ(PFIT_CONTROL
);
322 dev_priv
->saveLVDSPP_ON
= I915_READ(LVDSPP_ON
);
323 dev_priv
->saveLVDSPP_OFF
= I915_READ(LVDSPP_OFF
);
324 dev_priv
->savePP_CYCLE
= I915_READ(PP_CYCLE
);
326 /* FIXME: save TV & SDVO state */
329 dev_priv
->saveFBC_CFB_BASE
= I915_READ(FBC_CFB_BASE
);
330 dev_priv
->saveFBC_LL_BASE
= I915_READ(FBC_LL_BASE
);
331 dev_priv
->saveFBC_CONTROL2
= I915_READ(FBC_CONTROL2
);
332 dev_priv
->saveFBC_CONTROL
= I915_READ(FBC_CONTROL
);
334 /* Interrupt state */
335 dev_priv
->saveIIR
= I915_READ(I915REG_INT_IDENTITY_R
);
336 dev_priv
->saveIER
= I915_READ(I915REG_INT_ENABLE_R
);
337 dev_priv
->saveIMR
= I915_READ(I915REG_INT_MASK_R
);
340 dev_priv
->saveVCLK_DIVISOR_VGA0
= I915_READ(VCLK_DIVISOR_VGA0
);
341 dev_priv
->saveVCLK_DIVISOR_VGA1
= I915_READ(VCLK_DIVISOR_VGA1
);
342 dev_priv
->saveVCLK_POST_DIV
= I915_READ(VCLK_POST_DIV
);
343 dev_priv
->saveVGACNTRL
= I915_READ(VGACNTRL
);
346 for (i
= 0; i
< 16; i
++) {
347 dev_priv
->saveSWF0
[i
] = I915_READ(SWF0
+ (i
<< 2));
348 dev_priv
->saveSWF1
[i
] = I915_READ(SWF10
+ (i
<< 2));
350 for (i
= 0; i
< 3; i
++)
351 dev_priv
->saveSWF2
[i
] = I915_READ(SWF30
+ (i
<< 2));
355 /* Shut down the device */
356 pci_disable_device(dev
->pdev
);
357 pci_set_power_state(dev
->pdev
, PCI_D3hot
);
362 static int i915_resume(struct drm_device
*dev
)
364 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
367 pci_set_power_state(dev
->pdev
, PCI_D0
);
368 pci_restore_state(dev
->pdev
);
369 if (pci_enable_device(dev
->pdev
))
372 pci_write_config_byte(dev
->pdev
, LBB
, dev_priv
->saveLBB
);
374 /* Pipe & plane A info */
375 /* Prime the clock */
376 if (dev_priv
->saveDPLL_A
& DPLL_VCO_ENABLE
) {
377 I915_WRITE(DPLL_A
, dev_priv
->saveDPLL_A
&
381 I915_WRITE(FPA0
, dev_priv
->saveFPA0
);
382 I915_WRITE(FPA1
, dev_priv
->saveFPA1
);
383 /* Actually enable it */
384 I915_WRITE(DPLL_A
, dev_priv
->saveDPLL_A
);
387 I915_WRITE(DPLL_A_MD
, dev_priv
->saveDPLL_A_MD
);
391 I915_WRITE(HTOTAL_A
, dev_priv
->saveHTOTAL_A
);
392 I915_WRITE(HBLANK_A
, dev_priv
->saveHBLANK_A
);
393 I915_WRITE(HSYNC_A
, dev_priv
->saveHSYNC_A
);
394 I915_WRITE(VTOTAL_A
, dev_priv
->saveVTOTAL_A
);
395 I915_WRITE(VBLANK_A
, dev_priv
->saveVBLANK_A
);
396 I915_WRITE(VSYNC_A
, dev_priv
->saveVSYNC_A
);
397 I915_WRITE(BCLRPAT_A
, dev_priv
->saveBCLRPAT_A
);
399 /* Restore plane info */
400 I915_WRITE(DSPASIZE
, dev_priv
->saveDSPASIZE
);
401 I915_WRITE(DSPAPOS
, dev_priv
->saveDSPAPOS
);
402 I915_WRITE(PIPEASRC
, dev_priv
->savePIPEASRC
);
403 I915_WRITE(DSPABASE
, dev_priv
->saveDSPABASE
);
404 I915_WRITE(DSPASTRIDE
, dev_priv
->saveDSPASTRIDE
);
406 I915_WRITE(DSPASURF
, dev_priv
->saveDSPASURF
);
407 I915_WRITE(DSPATILEOFF
, dev_priv
->saveDSPATILEOFF
);
410 if ((dev_priv
->saveDPLL_A
& DPLL_VCO_ENABLE
) &&
411 (dev_priv
->saveDPLL_A
& DPLL_VGA_MODE_DIS
))
412 I915_WRITE(PIPEACONF
, dev_priv
->savePIPEACONF
);
414 i915_restore_palette(dev
, PIPE_A
);
415 /* Enable the plane */
416 I915_WRITE(DSPACNTR
, dev_priv
->saveDSPACNTR
);
417 I915_WRITE(DSPABASE
, I915_READ(DSPABASE
));
419 /* Pipe & plane B info */
420 if (dev_priv
->saveDPLL_B
& DPLL_VCO_ENABLE
) {
421 I915_WRITE(DPLL_B
, dev_priv
->saveDPLL_B
&
425 I915_WRITE(FPB0
, dev_priv
->saveFPB0
);
426 I915_WRITE(FPB1
, dev_priv
->saveFPB1
);
427 /* Actually enable it */
428 I915_WRITE(DPLL_B
, dev_priv
->saveDPLL_B
);
431 I915_WRITE(DPLL_B_MD
, dev_priv
->saveDPLL_B_MD
);
435 I915_WRITE(HTOTAL_B
, dev_priv
->saveHTOTAL_B
);
436 I915_WRITE(HBLANK_B
, dev_priv
->saveHBLANK_B
);
437 I915_WRITE(HSYNC_B
, dev_priv
->saveHSYNC_B
);
438 I915_WRITE(VTOTAL_B
, dev_priv
->saveVTOTAL_B
);
439 I915_WRITE(VBLANK_B
, dev_priv
->saveVBLANK_B
);
440 I915_WRITE(VSYNC_B
, dev_priv
->saveVSYNC_B
);
441 I915_WRITE(BCLRPAT_B
, dev_priv
->saveBCLRPAT_B
);
443 /* Restore plane info */
444 I915_WRITE(DSPBSIZE
, dev_priv
->saveDSPBSIZE
);
445 I915_WRITE(DSPBPOS
, dev_priv
->saveDSPBPOS
);
446 I915_WRITE(PIPEBSRC
, dev_priv
->savePIPEBSRC
);
447 I915_WRITE(DSPBBASE
, dev_priv
->saveDSPBBASE
);
448 I915_WRITE(DSPBSTRIDE
, dev_priv
->saveDSPBSTRIDE
);
450 I915_WRITE(DSPBSURF
, dev_priv
->saveDSPBSURF
);
451 I915_WRITE(DSPBTILEOFF
, dev_priv
->saveDSPBTILEOFF
);
454 if ((dev_priv
->saveDPLL_B
& DPLL_VCO_ENABLE
) &&
455 (dev_priv
->saveDPLL_B
& DPLL_VGA_MODE_DIS
))
456 I915_WRITE(PIPEBCONF
, dev_priv
->savePIPEBCONF
);
457 i915_restore_palette(dev
, PIPE_A
);
458 /* Enable the plane */
459 I915_WRITE(DSPBCNTR
, dev_priv
->saveDSPBCNTR
);
460 I915_WRITE(DSPBBASE
, I915_READ(DSPBBASE
));
463 I915_WRITE(ADPA
, dev_priv
->saveADPA
);
467 I915_WRITE(BLC_PWM_CTL2
, dev_priv
->saveBLC_PWM_CTL2
);
468 if (IS_MOBILE(dev
) && !IS_I830(dev
))
469 I915_WRITE(LVDS
, dev_priv
->saveLVDS
);
470 if (!IS_I830(dev
) && !IS_845G(dev
))
471 I915_WRITE(PFIT_CONTROL
, dev_priv
->savePFIT_CONTROL
);
473 I915_WRITE(PFIT_PGM_RATIOS
, dev_priv
->savePFIT_PGM_RATIOS
);
474 I915_WRITE(BLC_PWM_CTL
, dev_priv
->saveBLC_PWM_CTL
);
475 I915_WRITE(LVDSPP_ON
, dev_priv
->saveLVDSPP_ON
);
476 I915_WRITE(LVDSPP_OFF
, dev_priv
->saveLVDSPP_OFF
);
477 I915_WRITE(PP_CYCLE
, dev_priv
->savePP_CYCLE
);
478 I915_WRITE(PP_CONTROL
, dev_priv
->savePP_CONTROL
);
480 /* FIXME: restore TV & SDVO state */
483 I915_WRITE(FBC_CFB_BASE
, dev_priv
->saveFBC_CFB_BASE
);
484 I915_WRITE(FBC_LL_BASE
, dev_priv
->saveFBC_LL_BASE
);
485 I915_WRITE(FBC_CONTROL2
, dev_priv
->saveFBC_CONTROL2
);
486 I915_WRITE(FBC_CONTROL
, dev_priv
->saveFBC_CONTROL
);
489 I915_WRITE(VGACNTRL
, dev_priv
->saveVGACNTRL
);
490 I915_WRITE(VCLK_DIVISOR_VGA0
, dev_priv
->saveVCLK_DIVISOR_VGA0
);
491 I915_WRITE(VCLK_DIVISOR_VGA1
, dev_priv
->saveVCLK_DIVISOR_VGA1
);
492 I915_WRITE(VCLK_POST_DIV
, dev_priv
->saveVCLK_POST_DIV
);
495 for (i
= 0; i
< 16; i
++) {
496 I915_WRITE(SWF0
+ (i
<< 2), dev_priv
->saveSWF0
[i
]);
497 I915_WRITE(SWF10
+ (i
<< 2), dev_priv
->saveSWF1
[i
+7]);
499 for (i
= 0; i
< 3; i
++)
500 I915_WRITE(SWF30
+ (i
<< 2), dev_priv
->saveSWF2
[i
]);
502 i915_restore_vga(dev
);
507 static struct drm_driver driver
= {
508 /* don't use mtrr's here, the Xserver or user space app should
509 * deal with them for intel hardware.
512 DRIVER_USE_AGP
| DRIVER_REQUIRE_AGP
| /* DRIVER_USE_MTRR |*/
513 DRIVER_HAVE_IRQ
| DRIVER_IRQ_SHARED
| DRIVER_IRQ_VBL
|
515 .load
= i915_driver_load
,
516 .unload
= i915_driver_unload
,
517 .lastclose
= i915_driver_lastclose
,
518 .preclose
= i915_driver_preclose
,
519 .suspend
= i915_suspend
,
520 .resume
= i915_resume
,
521 .device_is_agp
= i915_driver_device_is_agp
,
522 .vblank_wait
= i915_driver_vblank_wait
,
523 .vblank_wait2
= i915_driver_vblank_wait2
,
524 .irq_preinstall
= i915_driver_irq_preinstall
,
525 .irq_postinstall
= i915_driver_irq_postinstall
,
526 .irq_uninstall
= i915_driver_irq_uninstall
,
527 .irq_handler
= i915_driver_irq_handler
,
528 .reclaim_buffers
= drm_core_reclaim_buffers
,
529 .get_map_ofs
= drm_core_get_map_ofs
,
530 .get_reg_ofs
= drm_core_get_reg_ofs
,
531 .ioctls
= i915_ioctls
,
533 .owner
= THIS_MODULE
,
535 .release
= drm_release
,
539 .fasync
= drm_fasync
,
541 .compat_ioctl
= i915_compat_ioctl
,
547 .id_table
= pciidlist
,
553 .major
= DRIVER_MAJOR
,
554 .minor
= DRIVER_MINOR
,
555 .patchlevel
= DRIVER_PATCHLEVEL
,
558 static int __init
i915_init(void)
560 driver
.num_ioctls
= i915_max_ioctl
;
561 return drm_init(&driver
);
564 static void __exit
i915_exit(void)
569 module_init(i915_init
);
570 module_exit(i915_exit
);
572 MODULE_AUTHOR(DRIVER_AUTHOR
);
573 MODULE_DESCRIPTION(DRIVER_DESC
);
574 MODULE_LICENSE("GPL and additional rights");