ACPI: Add support for acpi_load_table/acpi_unload_table_id
[linux-2.6/linux-loongson.git] / arch / x86_64 / kernel / apic.c
blob124b2d27b4acd2e912d0d7db6f9dbe1a85bb5019
1 /*
2 * Local APIC handling, local APIC timers
4 * (c) 1999, 2000 Ingo Molnar <mingo@redhat.com>
6 * Fixes
7 * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
8 * thanks to Eric Gilmore
9 * and Rolf G. Tews
10 * for testing these extensively.
11 * Maciej W. Rozycki : Various updates and fixes.
12 * Mikael Pettersson : Power Management for UP-APIC.
13 * Pavel Machek and
14 * Mikael Pettersson : PM converted to driver model.
17 #include <linux/init.h>
19 #include <linux/mm.h>
20 #include <linux/delay.h>
21 #include <linux/bootmem.h>
22 #include <linux/smp_lock.h>
23 #include <linux/interrupt.h>
24 #include <linux/mc146818rtc.h>
25 #include <linux/kernel_stat.h>
26 #include <linux/sysdev.h>
27 #include <linux/module.h>
28 #include <linux/ioport.h>
30 #include <asm/atomic.h>
31 #include <asm/smp.h>
32 #include <asm/mtrr.h>
33 #include <asm/mpspec.h>
34 #include <asm/pgalloc.h>
35 #include <asm/mach_apic.h>
36 #include <asm/nmi.h>
37 #include <asm/idle.h>
38 #include <asm/proto.h>
39 #include <asm/timex.h>
40 #include <asm/apic.h>
42 int apic_mapped;
43 int apic_verbosity;
44 int apic_runs_main_timer;
45 int apic_calibrate_pmtmr __initdata;
47 int disable_apic_timer __initdata;
49 static struct resource *ioapic_resources;
50 static struct resource lapic_resource = {
51 .name = "Local APIC",
52 .flags = IORESOURCE_MEM | IORESOURCE_BUSY,
56 * cpu_mask that denotes the CPUs that needs timer interrupt coming in as
57 * IPIs in place of local APIC timers
59 static cpumask_t timer_interrupt_broadcast_ipi_mask;
61 /* Using APIC to generate smp_local_timer_interrupt? */
62 int using_apic_timer __read_mostly = 0;
64 static void apic_pm_activate(void);
66 void enable_NMI_through_LVT0 (void * dummy)
68 unsigned int v;
70 v = APIC_DM_NMI; /* unmask and set to NMI */
71 apic_write(APIC_LVT0, v);
74 int get_maxlvt(void)
76 unsigned int v, maxlvt;
78 v = apic_read(APIC_LVR);
79 maxlvt = GET_APIC_MAXLVT(v);
80 return maxlvt;
84 * 'what should we do if we get a hw irq event on an illegal vector'.
85 * each architecture has to answer this themselves.
87 void ack_bad_irq(unsigned int irq)
89 printk("unexpected IRQ trap at vector %02x\n", irq);
91 * Currently unexpected vectors happen only on SMP and APIC.
92 * We _must_ ack these because every local APIC has only N
93 * irq slots per priority level, and a 'hanging, unacked' IRQ
94 * holds up an irq slot - in excessive cases (when multiple
95 * unexpected vectors occur) that might lock up the APIC
96 * completely.
97 * But don't ack when the APIC is disabled. -AK
99 if (!disable_apic)
100 ack_APIC_irq();
103 void clear_local_APIC(void)
105 int maxlvt;
106 unsigned int v;
108 maxlvt = get_maxlvt();
111 * Masking an LVT entry can trigger a local APIC error
112 * if the vector is zero. Mask LVTERR first to prevent this.
114 if (maxlvt >= 3) {
115 v = ERROR_APIC_VECTOR; /* any non-zero vector will do */
116 apic_write(APIC_LVTERR, v | APIC_LVT_MASKED);
119 * Careful: we have to set masks only first to deassert
120 * any level-triggered sources.
122 v = apic_read(APIC_LVTT);
123 apic_write(APIC_LVTT, v | APIC_LVT_MASKED);
124 v = apic_read(APIC_LVT0);
125 apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
126 v = apic_read(APIC_LVT1);
127 apic_write(APIC_LVT1, v | APIC_LVT_MASKED);
128 if (maxlvt >= 4) {
129 v = apic_read(APIC_LVTPC);
130 apic_write(APIC_LVTPC, v | APIC_LVT_MASKED);
134 * Clean APIC state for other OSs:
136 apic_write(APIC_LVTT, APIC_LVT_MASKED);
137 apic_write(APIC_LVT0, APIC_LVT_MASKED);
138 apic_write(APIC_LVT1, APIC_LVT_MASKED);
139 if (maxlvt >= 3)
140 apic_write(APIC_LVTERR, APIC_LVT_MASKED);
141 if (maxlvt >= 4)
142 apic_write(APIC_LVTPC, APIC_LVT_MASKED);
143 apic_write(APIC_ESR, 0);
144 apic_read(APIC_ESR);
147 void disconnect_bsp_APIC(int virt_wire_setup)
149 /* Go back to Virtual Wire compatibility mode */
150 unsigned long value;
152 /* For the spurious interrupt use vector F, and enable it */
153 value = apic_read(APIC_SPIV);
154 value &= ~APIC_VECTOR_MASK;
155 value |= APIC_SPIV_APIC_ENABLED;
156 value |= 0xf;
157 apic_write(APIC_SPIV, value);
159 if (!virt_wire_setup) {
160 /* For LVT0 make it edge triggered, active high, external and enabled */
161 value = apic_read(APIC_LVT0);
162 value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
163 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
164 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED );
165 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
166 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT);
167 apic_write(APIC_LVT0, value);
168 } else {
169 /* Disable LVT0 */
170 apic_write(APIC_LVT0, APIC_LVT_MASKED);
173 /* For LVT1 make it edge triggered, active high, nmi and enabled */
174 value = apic_read(APIC_LVT1);
175 value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
176 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
177 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
178 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
179 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI);
180 apic_write(APIC_LVT1, value);
183 void disable_local_APIC(void)
185 unsigned int value;
187 clear_local_APIC();
190 * Disable APIC (implies clearing of registers
191 * for 82489DX!).
193 value = apic_read(APIC_SPIV);
194 value &= ~APIC_SPIV_APIC_ENABLED;
195 apic_write(APIC_SPIV, value);
199 * This is to verify that we're looking at a real local APIC.
200 * Check these against your board if the CPUs aren't getting
201 * started for no apparent reason.
203 int __init verify_local_APIC(void)
205 unsigned int reg0, reg1;
208 * The version register is read-only in a real APIC.
210 reg0 = apic_read(APIC_LVR);
211 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0);
212 apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK);
213 reg1 = apic_read(APIC_LVR);
214 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1);
217 * The two version reads above should print the same
218 * numbers. If the second one is different, then we
219 * poke at a non-APIC.
221 if (reg1 != reg0)
222 return 0;
225 * Check if the version looks reasonably.
227 reg1 = GET_APIC_VERSION(reg0);
228 if (reg1 == 0x00 || reg1 == 0xff)
229 return 0;
230 reg1 = get_maxlvt();
231 if (reg1 < 0x02 || reg1 == 0xff)
232 return 0;
235 * The ID register is read/write in a real APIC.
237 reg0 = apic_read(APIC_ID);
238 apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0);
239 apic_write(APIC_ID, reg0 ^ APIC_ID_MASK);
240 reg1 = apic_read(APIC_ID);
241 apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg1);
242 apic_write(APIC_ID, reg0);
243 if (reg1 != (reg0 ^ APIC_ID_MASK))
244 return 0;
247 * The next two are just to see if we have sane values.
248 * They're only really relevant if we're in Virtual Wire
249 * compatibility mode, but most boxes are anymore.
251 reg0 = apic_read(APIC_LVT0);
252 apic_printk(APIC_DEBUG,"Getting LVT0: %x\n", reg0);
253 reg1 = apic_read(APIC_LVT1);
254 apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1);
256 return 1;
259 void __init sync_Arb_IDs(void)
261 /* Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 */
262 unsigned int ver = GET_APIC_VERSION(apic_read(APIC_LVR));
263 if (ver >= 0x14) /* P4 or higher */
264 return;
267 * Wait for idle.
269 apic_wait_icr_idle();
271 apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n");
272 apic_write(APIC_ICR, APIC_DEST_ALLINC | APIC_INT_LEVELTRIG
273 | APIC_DM_INIT);
277 * An initial setup of the virtual wire mode.
279 void __init init_bsp_APIC(void)
281 unsigned int value;
284 * Don't do the setup now if we have a SMP BIOS as the
285 * through-I/O-APIC virtual wire mode might be active.
287 if (smp_found_config || !cpu_has_apic)
288 return;
290 value = apic_read(APIC_LVR);
293 * Do not trust the local APIC being empty at bootup.
295 clear_local_APIC();
298 * Enable APIC.
300 value = apic_read(APIC_SPIV);
301 value &= ~APIC_VECTOR_MASK;
302 value |= APIC_SPIV_APIC_ENABLED;
303 value |= APIC_SPIV_FOCUS_DISABLED;
304 value |= SPURIOUS_APIC_VECTOR;
305 apic_write(APIC_SPIV, value);
308 * Set up the virtual wire mode.
310 apic_write(APIC_LVT0, APIC_DM_EXTINT);
311 value = APIC_DM_NMI;
312 apic_write(APIC_LVT1, value);
315 void __cpuinit setup_local_APIC (void)
317 unsigned int value, maxlvt;
318 int i, j;
320 value = apic_read(APIC_LVR);
322 BUILD_BUG_ON((SPURIOUS_APIC_VECTOR & 0x0f) != 0x0f);
325 * Double-check whether this APIC is really registered.
326 * This is meaningless in clustered apic mode, so we skip it.
328 if (!apic_id_registered())
329 BUG();
332 * Intel recommends to set DFR, LDR and TPR before enabling
333 * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
334 * document number 292116). So here it goes...
336 init_apic_ldr();
339 * Set Task Priority to 'accept all'. We never change this
340 * later on.
342 value = apic_read(APIC_TASKPRI);
343 value &= ~APIC_TPRI_MASK;
344 apic_write(APIC_TASKPRI, value);
347 * After a crash, we no longer service the interrupts and a pending
348 * interrupt from previous kernel might still have ISR bit set.
350 * Most probably by now CPU has serviced that pending interrupt and
351 * it might not have done the ack_APIC_irq() because it thought,
352 * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
353 * does not clear the ISR bit and cpu thinks it has already serivced
354 * the interrupt. Hence a vector might get locked. It was noticed
355 * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
357 for (i = APIC_ISR_NR - 1; i >= 0; i--) {
358 value = apic_read(APIC_ISR + i*0x10);
359 for (j = 31; j >= 0; j--) {
360 if (value & (1<<j))
361 ack_APIC_irq();
366 * Now that we are all set up, enable the APIC
368 value = apic_read(APIC_SPIV);
369 value &= ~APIC_VECTOR_MASK;
371 * Enable APIC
373 value |= APIC_SPIV_APIC_ENABLED;
375 /* We always use processor focus */
378 * Set spurious IRQ vector
380 value |= SPURIOUS_APIC_VECTOR;
381 apic_write(APIC_SPIV, value);
384 * Set up LVT0, LVT1:
386 * set up through-local-APIC on the BP's LINT0. This is not
387 * strictly necessary in pure symmetric-IO mode, but sometimes
388 * we delegate interrupts to the 8259A.
391 * TODO: set up through-local-APIC from through-I/O-APIC? --macro
393 value = apic_read(APIC_LVT0) & APIC_LVT_MASKED;
394 if (!smp_processor_id() && !value) {
395 value = APIC_DM_EXTINT;
396 apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n", smp_processor_id());
397 } else {
398 value = APIC_DM_EXTINT | APIC_LVT_MASKED;
399 apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n", smp_processor_id());
401 apic_write(APIC_LVT0, value);
404 * only the BP should see the LINT1 NMI signal, obviously.
406 if (!smp_processor_id())
407 value = APIC_DM_NMI;
408 else
409 value = APIC_DM_NMI | APIC_LVT_MASKED;
410 apic_write(APIC_LVT1, value);
413 unsigned oldvalue;
414 maxlvt = get_maxlvt();
415 oldvalue = apic_read(APIC_ESR);
416 value = ERROR_APIC_VECTOR; // enables sending errors
417 apic_write(APIC_LVTERR, value);
419 * spec says clear errors after enabling vector.
421 if (maxlvt > 3)
422 apic_write(APIC_ESR, 0);
423 value = apic_read(APIC_ESR);
424 if (value != oldvalue)
425 apic_printk(APIC_VERBOSE,
426 "ESR value after enabling vector: %08x, after %08x\n",
427 oldvalue, value);
430 nmi_watchdog_default();
431 setup_apic_nmi_watchdog(NULL);
432 apic_pm_activate();
435 #ifdef CONFIG_PM
437 static struct {
438 /* 'active' is true if the local APIC was enabled by us and
439 not the BIOS; this signifies that we are also responsible
440 for disabling it before entering apm/acpi suspend */
441 int active;
442 /* r/w apic fields */
443 unsigned int apic_id;
444 unsigned int apic_taskpri;
445 unsigned int apic_ldr;
446 unsigned int apic_dfr;
447 unsigned int apic_spiv;
448 unsigned int apic_lvtt;
449 unsigned int apic_lvtpc;
450 unsigned int apic_lvt0;
451 unsigned int apic_lvt1;
452 unsigned int apic_lvterr;
453 unsigned int apic_tmict;
454 unsigned int apic_tdcr;
455 unsigned int apic_thmr;
456 } apic_pm_state;
458 static int lapic_suspend(struct sys_device *dev, pm_message_t state)
460 unsigned long flags;
461 int maxlvt;
463 if (!apic_pm_state.active)
464 return 0;
466 maxlvt = get_maxlvt();
468 apic_pm_state.apic_id = apic_read(APIC_ID);
469 apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI);
470 apic_pm_state.apic_ldr = apic_read(APIC_LDR);
471 apic_pm_state.apic_dfr = apic_read(APIC_DFR);
472 apic_pm_state.apic_spiv = apic_read(APIC_SPIV);
473 apic_pm_state.apic_lvtt = apic_read(APIC_LVTT);
474 if (maxlvt >= 4)
475 apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC);
476 apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0);
477 apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1);
478 apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR);
479 apic_pm_state.apic_tmict = apic_read(APIC_TMICT);
480 apic_pm_state.apic_tdcr = apic_read(APIC_TDCR);
481 #ifdef CONFIG_X86_MCE_INTEL
482 if (maxlvt >= 5)
483 apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR);
484 #endif
485 local_irq_save(flags);
486 disable_local_APIC();
487 local_irq_restore(flags);
488 return 0;
491 static int lapic_resume(struct sys_device *dev)
493 unsigned int l, h;
494 unsigned long flags;
495 int maxlvt;
497 if (!apic_pm_state.active)
498 return 0;
500 maxlvt = get_maxlvt();
502 local_irq_save(flags);
503 rdmsr(MSR_IA32_APICBASE, l, h);
504 l &= ~MSR_IA32_APICBASE_BASE;
505 l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr;
506 wrmsr(MSR_IA32_APICBASE, l, h);
507 apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED);
508 apic_write(APIC_ID, apic_pm_state.apic_id);
509 apic_write(APIC_DFR, apic_pm_state.apic_dfr);
510 apic_write(APIC_LDR, apic_pm_state.apic_ldr);
511 apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri);
512 apic_write(APIC_SPIV, apic_pm_state.apic_spiv);
513 apic_write(APIC_LVT0, apic_pm_state.apic_lvt0);
514 apic_write(APIC_LVT1, apic_pm_state.apic_lvt1);
515 #ifdef CONFIG_X86_MCE_INTEL
516 if (maxlvt >= 5)
517 apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr);
518 #endif
519 if (maxlvt >= 4)
520 apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc);
521 apic_write(APIC_LVTT, apic_pm_state.apic_lvtt);
522 apic_write(APIC_TDCR, apic_pm_state.apic_tdcr);
523 apic_write(APIC_TMICT, apic_pm_state.apic_tmict);
524 apic_write(APIC_ESR, 0);
525 apic_read(APIC_ESR);
526 apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr);
527 apic_write(APIC_ESR, 0);
528 apic_read(APIC_ESR);
529 local_irq_restore(flags);
530 return 0;
533 static struct sysdev_class lapic_sysclass = {
534 set_kset_name("lapic"),
535 .resume = lapic_resume,
536 .suspend = lapic_suspend,
539 static struct sys_device device_lapic = {
540 .id = 0,
541 .cls = &lapic_sysclass,
544 static void __cpuinit apic_pm_activate(void)
546 apic_pm_state.active = 1;
549 static int __init init_lapic_sysfs(void)
551 int error;
552 if (!cpu_has_apic)
553 return 0;
554 /* XXX: remove suspend/resume procs if !apic_pm_state.active? */
555 error = sysdev_class_register(&lapic_sysclass);
556 if (!error)
557 error = sysdev_register(&device_lapic);
558 return error;
560 device_initcall(init_lapic_sysfs);
562 #else /* CONFIG_PM */
564 static void apic_pm_activate(void) { }
566 #endif /* CONFIG_PM */
568 static int __init apic_set_verbosity(char *str)
570 if (str == NULL) {
571 skip_ioapic_setup = 0;
572 ioapic_force = 1;
573 return 0;
575 if (strcmp("debug", str) == 0)
576 apic_verbosity = APIC_DEBUG;
577 else if (strcmp("verbose", str) == 0)
578 apic_verbosity = APIC_VERBOSE;
579 else {
580 printk(KERN_WARNING "APIC Verbosity level %s not recognised"
581 " use apic=verbose or apic=debug\n", str);
582 return -EINVAL;
585 return 0;
587 early_param("apic", apic_set_verbosity);
590 * Detect and enable local APICs on non-SMP boards.
591 * Original code written by Keir Fraser.
592 * On AMD64 we trust the BIOS - if it says no APIC it is likely
593 * not correctly set up (usually the APIC timer won't work etc.)
596 static int __init detect_init_APIC (void)
598 if (!cpu_has_apic) {
599 printk(KERN_INFO "No local APIC present\n");
600 return -1;
603 mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
604 boot_cpu_id = 0;
605 return 0;
608 #ifdef CONFIG_X86_IO_APIC
609 static struct resource * __init ioapic_setup_resources(void)
611 #define IOAPIC_RESOURCE_NAME_SIZE 11
612 unsigned long n;
613 struct resource *res;
614 char *mem;
615 int i;
617 if (nr_ioapics <= 0)
618 return NULL;
620 n = IOAPIC_RESOURCE_NAME_SIZE + sizeof(struct resource);
621 n *= nr_ioapics;
623 mem = alloc_bootmem(n);
624 res = (void *)mem;
626 if (mem != NULL) {
627 memset(mem, 0, n);
628 mem += sizeof(struct resource) * nr_ioapics;
630 for (i = 0; i < nr_ioapics; i++) {
631 res[i].name = mem;
632 res[i].flags = IORESOURCE_MEM | IORESOURCE_BUSY;
633 sprintf(mem, "IOAPIC %u", i);
634 mem += IOAPIC_RESOURCE_NAME_SIZE;
638 ioapic_resources = res;
640 return res;
643 static int __init ioapic_insert_resources(void)
645 int i;
646 struct resource *r = ioapic_resources;
648 if (!r) {
649 printk("IO APIC resources could be not be allocated.\n");
650 return -1;
653 for (i = 0; i < nr_ioapics; i++) {
654 insert_resource(&iomem_resource, r);
655 r++;
658 return 0;
661 /* Insert the IO APIC resources after PCI initialization has occured to handle
662 * IO APICS that are mapped in on a BAR in PCI space. */
663 late_initcall(ioapic_insert_resources);
664 #endif
666 void __init init_apic_mappings(void)
668 unsigned long apic_phys;
671 * If no local APIC can be found then set up a fake all
672 * zeroes page to simulate the local APIC and another
673 * one for the IO-APIC.
675 if (!smp_found_config && detect_init_APIC()) {
676 apic_phys = (unsigned long) alloc_bootmem_pages(PAGE_SIZE);
677 apic_phys = __pa(apic_phys);
678 } else
679 apic_phys = mp_lapic_addr;
681 set_fixmap_nocache(FIX_APIC_BASE, apic_phys);
682 apic_mapped = 1;
683 apic_printk(APIC_VERBOSE,"mapped APIC to %16lx (%16lx)\n", APIC_BASE, apic_phys);
685 /* Put local APIC into the resource map. */
686 lapic_resource.start = apic_phys;
687 lapic_resource.end = lapic_resource.start + PAGE_SIZE - 1;
688 insert_resource(&iomem_resource, &lapic_resource);
691 * Fetch the APIC ID of the BSP in case we have a
692 * default configuration (or the MP table is broken).
694 boot_cpu_id = GET_APIC_ID(apic_read(APIC_ID));
697 unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
698 int i;
699 struct resource *ioapic_res;
701 ioapic_res = ioapic_setup_resources();
702 for (i = 0; i < nr_ioapics; i++) {
703 if (smp_found_config) {
704 ioapic_phys = mp_ioapics[i].mpc_apicaddr;
705 } else {
706 ioapic_phys = (unsigned long) alloc_bootmem_pages(PAGE_SIZE);
707 ioapic_phys = __pa(ioapic_phys);
709 set_fixmap_nocache(idx, ioapic_phys);
710 apic_printk(APIC_VERBOSE,"mapped IOAPIC to %016lx (%016lx)\n",
711 __fix_to_virt(idx), ioapic_phys);
712 idx++;
714 if (ioapic_res != NULL) {
715 ioapic_res->start = ioapic_phys;
716 ioapic_res->end = ioapic_phys + (4 * 1024) - 1;
717 ioapic_res++;
724 * This function sets up the local APIC timer, with a timeout of
725 * 'clocks' APIC bus clock. During calibration we actually call
726 * this function twice on the boot CPU, once with a bogus timeout
727 * value, second time for real. The other (noncalibrating) CPUs
728 * call this function only once, with the real, calibrated value.
730 * We do reads before writes even if unnecessary, to get around the
731 * P5 APIC double write bug.
734 #define APIC_DIVISOR 16
736 static void __setup_APIC_LVTT(unsigned int clocks)
738 unsigned int lvtt_value, tmp_value;
739 int cpu = smp_processor_id();
741 lvtt_value = APIC_LVT_TIMER_PERIODIC | LOCAL_TIMER_VECTOR;
743 if (cpu_isset(cpu, timer_interrupt_broadcast_ipi_mask))
744 lvtt_value |= APIC_LVT_MASKED;
746 apic_write(APIC_LVTT, lvtt_value);
749 * Divide PICLK by 16
751 tmp_value = apic_read(APIC_TDCR);
752 apic_write(APIC_TDCR, (tmp_value
753 & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE))
754 | APIC_TDR_DIV_16);
756 apic_write(APIC_TMICT, clocks/APIC_DIVISOR);
759 static void setup_APIC_timer(unsigned int clocks)
761 unsigned long flags;
763 local_irq_save(flags);
765 /* wait for irq slice */
766 if (vxtime.hpet_address && hpet_use_timer) {
767 int trigger = hpet_readl(HPET_T0_CMP);
768 while (hpet_readl(HPET_COUNTER) >= trigger)
769 /* do nothing */ ;
770 while (hpet_readl(HPET_COUNTER) < trigger)
771 /* do nothing */ ;
772 } else {
773 int c1, c2;
774 outb_p(0x00, 0x43);
775 c2 = inb_p(0x40);
776 c2 |= inb_p(0x40) << 8;
777 do {
778 c1 = c2;
779 outb_p(0x00, 0x43);
780 c2 = inb_p(0x40);
781 c2 |= inb_p(0x40) << 8;
782 } while (c2 - c1 < 300);
784 __setup_APIC_LVTT(clocks);
785 /* Turn off PIT interrupt if we use APIC timer as main timer.
786 Only works with the PM timer right now
787 TBD fix it for HPET too. */
788 if (vxtime.mode == VXTIME_PMTMR &&
789 smp_processor_id() == boot_cpu_id &&
790 apic_runs_main_timer == 1 &&
791 !cpu_isset(boot_cpu_id, timer_interrupt_broadcast_ipi_mask)) {
792 stop_timer_interrupt();
793 apic_runs_main_timer++;
795 local_irq_restore(flags);
799 * In this function we calibrate APIC bus clocks to the external
800 * timer. Unfortunately we cannot use jiffies and the timer irq
801 * to calibrate, since some later bootup code depends on getting
802 * the first irq? Ugh.
804 * We want to do the calibration only once since we
805 * want to have local timer irqs syncron. CPUs connected
806 * by the same APIC bus have the very same bus frequency.
807 * And we want to have irqs off anyways, no accidental
808 * APIC irq that way.
811 #define TICK_COUNT 100000000
813 static int __init calibrate_APIC_clock(void)
815 int apic, apic_start, tsc, tsc_start;
816 int result;
818 * Put whatever arbitrary (but long enough) timeout
819 * value into the APIC clock, we just want to get the
820 * counter running for calibration.
822 __setup_APIC_LVTT(1000000000);
824 apic_start = apic_read(APIC_TMCCT);
825 #ifdef CONFIG_X86_PM_TIMER
826 if (apic_calibrate_pmtmr && pmtmr_ioport) {
827 pmtimer_wait(5000); /* 5ms wait */
828 apic = apic_read(APIC_TMCCT);
829 result = (apic_start - apic) * 1000L / 5;
830 } else
831 #endif
833 rdtscl(tsc_start);
835 do {
836 apic = apic_read(APIC_TMCCT);
837 rdtscl(tsc);
838 } while ((tsc - tsc_start) < TICK_COUNT &&
839 (apic - apic_start) < TICK_COUNT);
841 result = (apic_start - apic) * 1000L * cpu_khz /
842 (tsc - tsc_start);
844 printk("result %d\n", result);
847 printk(KERN_INFO "Detected %d.%03d MHz APIC timer.\n",
848 result / 1000 / 1000, result / 1000 % 1000);
850 return result * APIC_DIVISOR / HZ;
853 static unsigned int calibration_result;
855 void __init setup_boot_APIC_clock (void)
857 if (disable_apic_timer) {
858 printk(KERN_INFO "Disabling APIC timer\n");
859 return;
862 printk(KERN_INFO "Using local APIC timer interrupts.\n");
863 using_apic_timer = 1;
865 local_irq_disable();
867 calibration_result = calibrate_APIC_clock();
869 * Now set up the timer for real.
871 setup_APIC_timer(calibration_result);
873 local_irq_enable();
876 void __cpuinit setup_secondary_APIC_clock(void)
878 local_irq_disable(); /* FIXME: Do we need this? --RR */
879 setup_APIC_timer(calibration_result);
880 local_irq_enable();
883 void disable_APIC_timer(void)
885 if (using_apic_timer) {
886 unsigned long v;
888 v = apic_read(APIC_LVTT);
890 * When an illegal vector value (0-15) is written to an LVT
891 * entry and delivery mode is Fixed, the APIC may signal an
892 * illegal vector error, with out regard to whether the mask
893 * bit is set or whether an interrupt is actually seen on input.
895 * Boot sequence might call this function when the LVTT has
896 * '0' vector value. So make sure vector field is set to
897 * valid value.
899 v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
900 apic_write(APIC_LVTT, v);
904 void enable_APIC_timer(void)
906 int cpu = smp_processor_id();
908 if (using_apic_timer &&
909 !cpu_isset(cpu, timer_interrupt_broadcast_ipi_mask)) {
910 unsigned long v;
912 v = apic_read(APIC_LVTT);
913 apic_write(APIC_LVTT, v & ~APIC_LVT_MASKED);
917 void switch_APIC_timer_to_ipi(void *cpumask)
919 cpumask_t mask = *(cpumask_t *)cpumask;
920 int cpu = smp_processor_id();
922 if (cpu_isset(cpu, mask) &&
923 !cpu_isset(cpu, timer_interrupt_broadcast_ipi_mask)) {
924 disable_APIC_timer();
925 cpu_set(cpu, timer_interrupt_broadcast_ipi_mask);
928 EXPORT_SYMBOL(switch_APIC_timer_to_ipi);
930 void smp_send_timer_broadcast_ipi(void)
932 cpumask_t mask;
934 cpus_and(mask, cpu_online_map, timer_interrupt_broadcast_ipi_mask);
935 if (!cpus_empty(mask)) {
936 send_IPI_mask(mask, LOCAL_TIMER_VECTOR);
940 void switch_ipi_to_APIC_timer(void *cpumask)
942 cpumask_t mask = *(cpumask_t *)cpumask;
943 int cpu = smp_processor_id();
945 if (cpu_isset(cpu, mask) &&
946 cpu_isset(cpu, timer_interrupt_broadcast_ipi_mask)) {
947 cpu_clear(cpu, timer_interrupt_broadcast_ipi_mask);
948 enable_APIC_timer();
951 EXPORT_SYMBOL(switch_ipi_to_APIC_timer);
953 int setup_profiling_timer(unsigned int multiplier)
955 return -EINVAL;
958 void setup_APIC_extened_lvt(unsigned char lvt_off, unsigned char vector,
959 unsigned char msg_type, unsigned char mask)
961 unsigned long reg = (lvt_off << 4) + K8_APIC_EXT_LVT_BASE;
962 unsigned int v = (mask << 16) | (msg_type << 8) | vector;
963 apic_write(reg, v);
966 #undef APIC_DIVISOR
969 * Local timer interrupt handler. It does both profiling and
970 * process statistics/rescheduling.
972 * We do profiling in every local tick, statistics/rescheduling
973 * happen only every 'profiling multiplier' ticks. The default
974 * multiplier is 1 and it can be changed by writing the new multiplier
975 * value into /proc/profile.
978 void smp_local_timer_interrupt(void)
980 profile_tick(CPU_PROFILING);
981 #ifdef CONFIG_SMP
982 update_process_times(user_mode(get_irq_regs()));
983 #endif
984 if (apic_runs_main_timer > 1 && smp_processor_id() == boot_cpu_id)
985 main_timer_handler();
987 * We take the 'long' return path, and there every subsystem
988 * grabs the appropriate locks (kernel lock/ irq lock).
990 * We might want to decouple profiling from the 'long path',
991 * and do the profiling totally in assembly.
993 * Currently this isn't too much of an issue (performance wise),
994 * we can take more than 100K local irqs per second on a 100 MHz P5.
999 * Local APIC timer interrupt. This is the most natural way for doing
1000 * local interrupts, but local timer interrupts can be emulated by
1001 * broadcast interrupts too. [in case the hw doesn't support APIC timers]
1003 * [ if a single-CPU system runs an SMP kernel then we call the local
1004 * interrupt as well. Thus we cannot inline the local irq ... ]
1006 void smp_apic_timer_interrupt(struct pt_regs *regs)
1008 struct pt_regs *old_regs = set_irq_regs(regs);
1011 * the NMI deadlock-detector uses this.
1013 add_pda(apic_timer_irqs, 1);
1016 * NOTE! We'd better ACK the irq immediately,
1017 * because timer handling can be slow.
1019 ack_APIC_irq();
1021 * update_process_times() expects us to have done irq_enter().
1022 * Besides, if we don't timer interrupts ignore the global
1023 * interrupt lock, which is the WrongThing (tm) to do.
1025 exit_idle();
1026 irq_enter();
1027 smp_local_timer_interrupt();
1028 irq_exit();
1029 set_irq_regs(old_regs);
1033 * apic_is_clustered_box() -- Check if we can expect good TSC
1035 * Thus far, the major user of this is IBM's Summit2 series:
1037 * Clustered boxes may have unsynced TSC problems if they are
1038 * multi-chassis. Use available data to take a good guess.
1039 * If in doubt, go HPET.
1041 __cpuinit int apic_is_clustered_box(void)
1043 int i, clusters, zeros;
1044 unsigned id;
1045 DECLARE_BITMAP(clustermap, NUM_APIC_CLUSTERS);
1047 bitmap_zero(clustermap, NUM_APIC_CLUSTERS);
1049 for (i = 0; i < NR_CPUS; i++) {
1050 id = bios_cpu_apicid[i];
1051 if (id != BAD_APICID)
1052 __set_bit(APIC_CLUSTERID(id), clustermap);
1055 /* Problem: Partially populated chassis may not have CPUs in some of
1056 * the APIC clusters they have been allocated. Only present CPUs have
1057 * bios_cpu_apicid entries, thus causing zeroes in the bitmap. Since
1058 * clusters are allocated sequentially, count zeros only if they are
1059 * bounded by ones.
1061 clusters = 0;
1062 zeros = 0;
1063 for (i = 0; i < NUM_APIC_CLUSTERS; i++) {
1064 if (test_bit(i, clustermap)) {
1065 clusters += 1 + zeros;
1066 zeros = 0;
1067 } else
1068 ++zeros;
1072 * If clusters > 2, then should be multi-chassis.
1073 * May have to revisit this when multi-core + hyperthreaded CPUs come
1074 * out, but AFAIK this will work even for them.
1076 return (clusters > 2);
1080 * This interrupt should _never_ happen with our APIC/SMP architecture
1082 asmlinkage void smp_spurious_interrupt(void)
1084 unsigned int v;
1085 exit_idle();
1086 irq_enter();
1088 * Check if this really is a spurious interrupt and ACK it
1089 * if it is a vectored one. Just in case...
1090 * Spurious interrupts should not be ACKed.
1092 v = apic_read(APIC_ISR + ((SPURIOUS_APIC_VECTOR & ~0x1f) >> 1));
1093 if (v & (1 << (SPURIOUS_APIC_VECTOR & 0x1f)))
1094 ack_APIC_irq();
1096 #if 0
1097 static unsigned long last_warning;
1098 static unsigned long skipped;
1100 /* see sw-dev-man vol 3, chapter 7.4.13.5 */
1101 if (time_before(last_warning+30*HZ,jiffies)) {
1102 printk(KERN_INFO "spurious APIC interrupt on CPU#%d, %ld skipped.\n",
1103 smp_processor_id(), skipped);
1104 last_warning = jiffies;
1105 skipped = 0;
1106 } else {
1107 skipped++;
1109 #endif
1110 irq_exit();
1114 * This interrupt should never happen with our APIC/SMP architecture
1117 asmlinkage void smp_error_interrupt(void)
1119 unsigned int v, v1;
1121 exit_idle();
1122 irq_enter();
1123 /* First tickle the hardware, only then report what went on. -- REW */
1124 v = apic_read(APIC_ESR);
1125 apic_write(APIC_ESR, 0);
1126 v1 = apic_read(APIC_ESR);
1127 ack_APIC_irq();
1128 atomic_inc(&irq_err_count);
1130 /* Here is what the APIC error bits mean:
1131 0: Send CS error
1132 1: Receive CS error
1133 2: Send accept error
1134 3: Receive accept error
1135 4: Reserved
1136 5: Send illegal vector
1137 6: Received illegal vector
1138 7: Illegal register address
1140 printk (KERN_DEBUG "APIC error on CPU%d: %02x(%02x)\n",
1141 smp_processor_id(), v , v1);
1142 irq_exit();
1145 int disable_apic;
1148 * This initializes the IO-APIC and APIC hardware if this is
1149 * a UP kernel.
1151 int __init APIC_init_uniprocessor (void)
1153 if (disable_apic) {
1154 printk(KERN_INFO "Apic disabled\n");
1155 return -1;
1157 if (!cpu_has_apic) {
1158 disable_apic = 1;
1159 printk(KERN_INFO "Apic disabled by BIOS\n");
1160 return -1;
1163 verify_local_APIC();
1165 phys_cpu_present_map = physid_mask_of_physid(boot_cpu_id);
1166 apic_write(APIC_ID, SET_APIC_ID(boot_cpu_id));
1168 setup_local_APIC();
1170 if (smp_found_config && !skip_ioapic_setup && nr_ioapics)
1171 setup_IO_APIC();
1172 else
1173 nr_ioapics = 0;
1174 setup_boot_APIC_clock();
1175 check_nmi_watchdog();
1176 return 0;
1179 static __init int setup_disableapic(char *str)
1181 disable_apic = 1;
1182 clear_bit(X86_FEATURE_APIC, boot_cpu_data.x86_capability);
1183 return 0;
1185 early_param("disableapic", setup_disableapic);
1187 /* same as disableapic, for compatibility */
1188 static __init int setup_nolapic(char *str)
1190 return setup_disableapic(str);
1192 early_param("nolapic", setup_nolapic);
1194 static __init int setup_noapictimer(char *str)
1196 if (str[0] != ' ' && str[0] != 0)
1197 return 0;
1198 disable_apic_timer = 1;
1199 return 1;
1202 static __init int setup_apicmaintimer(char *str)
1204 apic_runs_main_timer = 1;
1205 nohpet = 1;
1206 return 1;
1208 __setup("apicmaintimer", setup_apicmaintimer);
1210 static __init int setup_noapicmaintimer(char *str)
1212 apic_runs_main_timer = -1;
1213 return 1;
1215 __setup("noapicmaintimer", setup_noapicmaintimer);
1217 static __init int setup_apicpmtimer(char *s)
1219 apic_calibrate_pmtmr = 1;
1220 notsc_setup(NULL);
1221 return setup_apicmaintimer(NULL);
1223 __setup("apicpmtimer", setup_apicpmtimer);
1225 __setup("noapictimer", setup_noapictimer);