2 * Derived from arch/powerpc/kernel/iommu.c
4 * Copyright IBM Corporation, 2006-2007
5 * Copyright (C) 2006 Jon Mason <jdmason@kudzu.us>
7 * Author: Jon Mason <jdmason@kudzu.us>
8 * Author: Muli Ben-Yehuda <muli@il.ibm.com>
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; either version 2 of the License, or
13 * (at your option) any later version.
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
25 #include <linux/kernel.h>
26 #include <linux/init.h>
27 #include <linux/types.h>
28 #include <linux/slab.h>
30 #include <linux/spinlock.h>
31 #include <linux/string.h>
32 #include <linux/crash_dump.h>
33 #include <linux/dma-mapping.h>
34 #include <linux/bitops.h>
35 #include <linux/pci_ids.h>
36 #include <linux/pci.h>
37 #include <linux/delay.h>
38 #include <linux/scatterlist.h>
39 #include <linux/iommu-helper.h>
41 #include <asm/iommu.h>
42 #include <asm/calgary.h>
44 #include <asm/pci-direct.h>
45 #include <asm/system.h>
48 #include <asm/bios_ebda.h>
50 #ifdef CONFIG_CALGARY_IOMMU_ENABLED_BY_DEFAULT
51 int use_calgary __read_mostly
= 1;
53 int use_calgary __read_mostly
= 0;
54 #endif /* CONFIG_CALGARY_DEFAULT_ENABLED */
56 #define PCI_DEVICE_ID_IBM_CALGARY 0x02a1
57 #define PCI_DEVICE_ID_IBM_CALIOC2 0x0308
59 /* register offsets inside the host bridge space */
60 #define CALGARY_CONFIG_REG 0x0108
61 #define PHB_CSR_OFFSET 0x0110 /* Channel Status */
62 #define PHB_PLSSR_OFFSET 0x0120
63 #define PHB_CONFIG_RW_OFFSET 0x0160
64 #define PHB_IOBASE_BAR_LOW 0x0170
65 #define PHB_IOBASE_BAR_HIGH 0x0180
66 #define PHB_MEM_1_LOW 0x0190
67 #define PHB_MEM_1_HIGH 0x01A0
68 #define PHB_IO_ADDR_SIZE 0x01B0
69 #define PHB_MEM_1_SIZE 0x01C0
70 #define PHB_MEM_ST_OFFSET 0x01D0
71 #define PHB_AER_OFFSET 0x0200
72 #define PHB_CONFIG_0_HIGH 0x0220
73 #define PHB_CONFIG_0_LOW 0x0230
74 #define PHB_CONFIG_0_END 0x0240
75 #define PHB_MEM_2_LOW 0x02B0
76 #define PHB_MEM_2_HIGH 0x02C0
77 #define PHB_MEM_2_SIZE_HIGH 0x02D0
78 #define PHB_MEM_2_SIZE_LOW 0x02E0
79 #define PHB_DOSHOLE_OFFSET 0x08E0
81 /* CalIOC2 specific */
82 #define PHB_SAVIOR_L2 0x0DB0
83 #define PHB_PAGE_MIG_CTRL 0x0DA8
84 #define PHB_PAGE_MIG_DEBUG 0x0DA0
85 #define PHB_ROOT_COMPLEX_STATUS 0x0CB0
88 #define PHB_TCE_ENABLE 0x20000000
89 #define PHB_SLOT_DISABLE 0x1C000000
90 #define PHB_DAC_DISABLE 0x01000000
91 #define PHB_MEM2_ENABLE 0x00400000
92 #define PHB_MCSR_ENABLE 0x00100000
93 /* TAR (Table Address Register) */
94 #define TAR_SW_BITS 0x0000ffffffff800fUL
95 #define TAR_VALID 0x0000000000000008UL
96 /* CSR (Channel/DMA Status Register) */
97 #define CSR_AGENT_MASK 0xffe0ffff
98 /* CCR (Calgary Configuration Register) */
99 #define CCR_2SEC_TIMEOUT 0x000000000000000EUL
100 /* PMCR/PMDR (Page Migration Control/Debug Registers */
101 #define PMR_SOFTSTOP 0x80000000
102 #define PMR_SOFTSTOPFAULT 0x40000000
103 #define PMR_HARDSTOP 0x20000000
105 #define MAX_NUM_OF_PHBS 8 /* how many PHBs in total? */
106 #define MAX_NUM_CHASSIS 8 /* max number of chassis */
107 /* MAX_PHB_BUS_NUM is the maximal possible dev->bus->number */
108 #define MAX_PHB_BUS_NUM (MAX_NUM_OF_PHBS * MAX_NUM_CHASSIS * 2)
109 #define PHBS_PER_CALGARY 4
111 /* register offsets in Calgary's internal register space */
112 static const unsigned long tar_offsets
[] = {
119 static const unsigned long split_queue_offsets
[] = {
120 0x4870 /* SPLIT QUEUE 0 */,
121 0x5870 /* SPLIT QUEUE 1 */,
122 0x6870 /* SPLIT QUEUE 2 */,
123 0x7870 /* SPLIT QUEUE 3 */
126 static const unsigned long phb_offsets
[] = {
133 /* PHB debug registers */
135 static const unsigned long phb_debug_offsets
[] = {
136 0x4000 /* PHB 0 DEBUG */,
137 0x5000 /* PHB 1 DEBUG */,
138 0x6000 /* PHB 2 DEBUG */,
139 0x7000 /* PHB 3 DEBUG */
143 * STUFF register for each debug PHB,
144 * byte 1 = start bus number, byte 2 = end bus number
147 #define PHB_DEBUG_STUFF_OFFSET 0x0020
149 #define EMERGENCY_PAGES 32 /* = 128KB */
151 unsigned int specified_table_size
= TCE_TABLE_SIZE_UNSPECIFIED
;
152 static int translate_empty_slots __read_mostly
= 0;
153 static int calgary_detected __read_mostly
= 0;
155 static struct rio_table_hdr
*rio_table_hdr __initdata
;
156 static struct scal_detail
*scal_devs
[MAX_NUMNODES
] __initdata
;
157 static struct rio_detail
*rio_devs
[MAX_NUMNODES
* 4] __initdata
;
159 struct calgary_bus_info
{
161 unsigned char translation_disabled
;
166 static void calgary_handle_quirks(struct iommu_table
*tbl
, struct pci_dev
*dev
);
167 static void calgary_tce_cache_blast(struct iommu_table
*tbl
);
168 static void calgary_dump_error_regs(struct iommu_table
*tbl
);
169 static void calioc2_handle_quirks(struct iommu_table
*tbl
, struct pci_dev
*dev
);
170 static void calioc2_tce_cache_blast(struct iommu_table
*tbl
);
171 static void calioc2_dump_error_regs(struct iommu_table
*tbl
);
172 static void calgary_init_bitmap_from_tce_table(struct iommu_table
*tbl
);
173 static void get_tce_space_from_tar(void);
175 static struct cal_chipset_ops calgary_chip_ops
= {
176 .handle_quirks
= calgary_handle_quirks
,
177 .tce_cache_blast
= calgary_tce_cache_blast
,
178 .dump_error_regs
= calgary_dump_error_regs
181 static struct cal_chipset_ops calioc2_chip_ops
= {
182 .handle_quirks
= calioc2_handle_quirks
,
183 .tce_cache_blast
= calioc2_tce_cache_blast
,
184 .dump_error_regs
= calioc2_dump_error_regs
187 static struct calgary_bus_info bus_info
[MAX_PHB_BUS_NUM
] = { { NULL
, 0, 0 }, };
189 /* enable this to stress test the chip's TCE cache */
190 #ifdef CONFIG_IOMMU_DEBUG
191 static int debugging
= 1;
193 static inline unsigned long verify_bit_range(unsigned long* bitmap
,
194 int expected
, unsigned long start
, unsigned long end
)
196 unsigned long idx
= start
;
198 BUG_ON(start
>= end
);
201 if (!!test_bit(idx
, bitmap
) != expected
)
206 /* all bits have the expected value */
209 #else /* debugging is disabled */
210 static int debugging
;
212 static inline unsigned long verify_bit_range(unsigned long* bitmap
,
213 int expected
, unsigned long start
, unsigned long end
)
218 #endif /* CONFIG_IOMMU_DEBUG */
220 static inline int translation_enabled(struct iommu_table
*tbl
)
222 /* only PHBs with translation enabled have an IOMMU table */
223 return (tbl
!= NULL
);
226 static void iommu_range_reserve(struct iommu_table
*tbl
,
227 unsigned long start_addr
, unsigned int npages
)
231 unsigned long badbit
;
234 index
= start_addr
>> PAGE_SHIFT
;
236 /* bail out if we're asked to reserve a region we don't cover */
237 if (index
>= tbl
->it_size
)
240 end
= index
+ npages
;
241 if (end
> tbl
->it_size
) /* don't go off the table */
244 spin_lock_irqsave(&tbl
->it_lock
, flags
);
246 badbit
= verify_bit_range(tbl
->it_map
, 0, index
, end
);
247 if (badbit
!= ~0UL) {
248 if (printk_ratelimit())
249 printk(KERN_ERR
"Calgary: entry already allocated at "
250 "0x%lx tbl %p dma 0x%lx npages %u\n",
251 badbit
, tbl
, start_addr
, npages
);
254 iommu_area_reserve(tbl
->it_map
, index
, npages
);
256 spin_unlock_irqrestore(&tbl
->it_lock
, flags
);
259 static unsigned long iommu_range_alloc(struct device
*dev
,
260 struct iommu_table
*tbl
,
264 unsigned long offset
;
265 unsigned long boundary_size
;
267 boundary_size
= ALIGN(dma_get_seg_boundary(dev
) + 1,
268 PAGE_SIZE
) >> PAGE_SHIFT
;
272 spin_lock_irqsave(&tbl
->it_lock
, flags
);
274 offset
= iommu_area_alloc(tbl
->it_map
, tbl
->it_size
, tbl
->it_hint
,
275 npages
, 0, boundary_size
, 0);
276 if (offset
== ~0UL) {
277 tbl
->chip_ops
->tce_cache_blast(tbl
);
279 offset
= iommu_area_alloc(tbl
->it_map
, tbl
->it_size
, 0,
280 npages
, 0, boundary_size
, 0);
281 if (offset
== ~0UL) {
282 printk(KERN_WARNING
"Calgary: IOMMU full.\n");
283 spin_unlock_irqrestore(&tbl
->it_lock
, flags
);
284 if (panic_on_overflow
)
285 panic("Calgary: fix the allocator.\n");
287 return bad_dma_address
;
291 tbl
->it_hint
= offset
+ npages
;
292 BUG_ON(tbl
->it_hint
> tbl
->it_size
);
294 spin_unlock_irqrestore(&tbl
->it_lock
, flags
);
299 static dma_addr_t
iommu_alloc(struct device
*dev
, struct iommu_table
*tbl
,
300 void *vaddr
, unsigned int npages
, int direction
)
303 dma_addr_t ret
= bad_dma_address
;
305 entry
= iommu_range_alloc(dev
, tbl
, npages
);
307 if (unlikely(entry
== bad_dma_address
))
310 /* set the return dma address */
311 ret
= (entry
<< PAGE_SHIFT
) | ((unsigned long)vaddr
& ~PAGE_MASK
);
313 /* put the TCEs in the HW table */
314 tce_build(tbl
, entry
, npages
, (unsigned long)vaddr
& PAGE_MASK
,
320 printk(KERN_WARNING
"Calgary: failed to allocate %u pages in "
321 "iommu %p\n", npages
, tbl
);
322 return bad_dma_address
;
325 static void iommu_free(struct iommu_table
*tbl
, dma_addr_t dma_addr
,
329 unsigned long badbit
;
330 unsigned long badend
;
333 /* were we called with bad_dma_address? */
334 badend
= bad_dma_address
+ (EMERGENCY_PAGES
* PAGE_SIZE
);
335 if (unlikely((dma_addr
>= bad_dma_address
) && (dma_addr
< badend
))) {
336 WARN(1, KERN_ERR
"Calgary: driver tried unmapping bad DMA "
337 "address 0x%Lx\n", dma_addr
);
341 entry
= dma_addr
>> PAGE_SHIFT
;
343 BUG_ON(entry
+ npages
> tbl
->it_size
);
345 tce_free(tbl
, entry
, npages
);
347 spin_lock_irqsave(&tbl
->it_lock
, flags
);
349 badbit
= verify_bit_range(tbl
->it_map
, 1, entry
, entry
+ npages
);
350 if (badbit
!= ~0UL) {
351 if (printk_ratelimit())
352 printk(KERN_ERR
"Calgary: bit is off at 0x%lx "
353 "tbl %p dma 0x%Lx entry 0x%lx npages %u\n",
354 badbit
, tbl
, dma_addr
, entry
, npages
);
357 iommu_area_free(tbl
->it_map
, entry
, npages
);
359 spin_unlock_irqrestore(&tbl
->it_lock
, flags
);
362 static inline struct iommu_table
*find_iommu_table(struct device
*dev
)
364 struct pci_dev
*pdev
;
365 struct pci_bus
*pbus
;
366 struct iommu_table
*tbl
;
368 pdev
= to_pci_dev(dev
);
372 /* is the device behind a bridge? Look for the root bus */
376 tbl
= pci_iommu(pbus
);
378 BUG_ON(tbl
&& (tbl
->it_busno
!= pbus
->number
));
383 static void calgary_unmap_sg(struct device
*dev
,
384 struct scatterlist
*sglist
, int nelems
, int direction
)
386 struct iommu_table
*tbl
= find_iommu_table(dev
);
387 struct scatterlist
*s
;
390 if (!translation_enabled(tbl
))
393 for_each_sg(sglist
, s
, nelems
, i
) {
395 dma_addr_t dma
= s
->dma_address
;
396 unsigned int dmalen
= s
->dma_length
;
401 npages
= iommu_num_pages(dma
, dmalen
, PAGE_SIZE
);
402 iommu_free(tbl
, dma
, npages
);
406 static int calgary_map_sg(struct device
*dev
, struct scatterlist
*sg
,
407 int nelems
, int direction
)
409 struct iommu_table
*tbl
= find_iommu_table(dev
);
410 struct scatterlist
*s
;
416 for_each_sg(sg
, s
, nelems
, i
) {
419 vaddr
= (unsigned long) sg_virt(s
);
420 npages
= iommu_num_pages(vaddr
, s
->length
, PAGE_SIZE
);
422 entry
= iommu_range_alloc(dev
, tbl
, npages
);
423 if (entry
== bad_dma_address
) {
424 /* makes sure unmap knows to stop */
429 s
->dma_address
= (entry
<< PAGE_SHIFT
) | s
->offset
;
431 /* insert into HW table */
432 tce_build(tbl
, entry
, npages
, vaddr
& PAGE_MASK
,
435 s
->dma_length
= s
->length
;
440 calgary_unmap_sg(dev
, sg
, nelems
, direction
);
441 for_each_sg(sg
, s
, nelems
, i
) {
442 sg
->dma_address
= bad_dma_address
;
448 static dma_addr_t
calgary_map_single(struct device
*dev
, phys_addr_t paddr
,
449 size_t size
, int direction
)
451 void *vaddr
= phys_to_virt(paddr
);
454 struct iommu_table
*tbl
= find_iommu_table(dev
);
456 uaddr
= (unsigned long)vaddr
;
457 npages
= iommu_num_pages(uaddr
, size
, PAGE_SIZE
);
459 return iommu_alloc(dev
, tbl
, vaddr
, npages
, direction
);
462 static void calgary_unmap_single(struct device
*dev
, dma_addr_t dma_handle
,
463 size_t size
, int direction
)
465 struct iommu_table
*tbl
= find_iommu_table(dev
);
468 npages
= iommu_num_pages(dma_handle
, size
, PAGE_SIZE
);
469 iommu_free(tbl
, dma_handle
, npages
);
472 static void* calgary_alloc_coherent(struct device
*dev
, size_t size
,
473 dma_addr_t
*dma_handle
, gfp_t flag
)
477 unsigned int npages
, order
;
478 struct iommu_table
*tbl
= find_iommu_table(dev
);
480 size
= PAGE_ALIGN(size
); /* size rounded up to full pages */
481 npages
= size
>> PAGE_SHIFT
;
482 order
= get_order(size
);
484 flag
&= ~(__GFP_DMA
| __GFP_HIGHMEM
| __GFP_DMA32
);
486 /* alloc enough pages (and possibly more) */
487 ret
= (void *)__get_free_pages(flag
, order
);
490 memset(ret
, 0, size
);
492 /* set up tces to cover the allocated range */
493 mapping
= iommu_alloc(dev
, tbl
, ret
, npages
, DMA_BIDIRECTIONAL
);
494 if (mapping
== bad_dma_address
)
496 *dma_handle
= mapping
;
499 free_pages((unsigned long)ret
, get_order(size
));
505 static void calgary_free_coherent(struct device
*dev
, size_t size
,
506 void *vaddr
, dma_addr_t dma_handle
)
509 struct iommu_table
*tbl
= find_iommu_table(dev
);
511 size
= PAGE_ALIGN(size
);
512 npages
= size
>> PAGE_SHIFT
;
514 iommu_free(tbl
, dma_handle
, npages
);
515 free_pages((unsigned long)vaddr
, get_order(size
));
518 static struct dma_mapping_ops calgary_dma_ops
= {
519 .alloc_coherent
= calgary_alloc_coherent
,
520 .free_coherent
= calgary_free_coherent
,
521 .map_single
= calgary_map_single
,
522 .unmap_single
= calgary_unmap_single
,
523 .map_sg
= calgary_map_sg
,
524 .unmap_sg
= calgary_unmap_sg
,
527 static inline void __iomem
* busno_to_bbar(unsigned char num
)
529 return bus_info
[num
].bbar
;
532 static inline int busno_to_phbid(unsigned char num
)
534 return bus_info
[num
].phbid
;
537 static inline unsigned long split_queue_offset(unsigned char num
)
539 size_t idx
= busno_to_phbid(num
);
541 return split_queue_offsets
[idx
];
544 static inline unsigned long tar_offset(unsigned char num
)
546 size_t idx
= busno_to_phbid(num
);
548 return tar_offsets
[idx
];
551 static inline unsigned long phb_offset(unsigned char num
)
553 size_t idx
= busno_to_phbid(num
);
555 return phb_offsets
[idx
];
558 static inline void __iomem
* calgary_reg(void __iomem
*bar
, unsigned long offset
)
560 unsigned long target
= ((unsigned long)bar
) | offset
;
561 return (void __iomem
*)target
;
564 static inline int is_calioc2(unsigned short device
)
566 return (device
== PCI_DEVICE_ID_IBM_CALIOC2
);
569 static inline int is_calgary(unsigned short device
)
571 return (device
== PCI_DEVICE_ID_IBM_CALGARY
);
574 static inline int is_cal_pci_dev(unsigned short device
)
576 return (is_calgary(device
) || is_calioc2(device
));
579 static void calgary_tce_cache_blast(struct iommu_table
*tbl
)
584 void __iomem
*bbar
= tbl
->bbar
;
585 void __iomem
*target
;
587 /* disable arbitration on the bus */
588 target
= calgary_reg(bbar
, phb_offset(tbl
->it_busno
) | PHB_AER_OFFSET
);
592 /* read plssr to ensure it got there */
593 target
= calgary_reg(bbar
, phb_offset(tbl
->it_busno
) | PHB_PLSSR_OFFSET
);
596 /* poll split queues until all DMA activity is done */
597 target
= calgary_reg(bbar
, split_queue_offset(tbl
->it_busno
));
601 } while ((val
& 0xff) != 0xff && i
< 100);
603 printk(KERN_WARNING
"Calgary: PCI bus not quiesced, "
604 "continuing anyway\n");
606 /* invalidate TCE cache */
607 target
= calgary_reg(bbar
, tar_offset(tbl
->it_busno
));
608 writeq(tbl
->tar_val
, target
);
610 /* enable arbitration */
611 target
= calgary_reg(bbar
, phb_offset(tbl
->it_busno
) | PHB_AER_OFFSET
);
613 (void)readl(target
); /* flush */
616 static void calioc2_tce_cache_blast(struct iommu_table
*tbl
)
618 void __iomem
*bbar
= tbl
->bbar
;
619 void __iomem
*target
;
624 unsigned char bus
= tbl
->it_busno
;
627 printk(KERN_DEBUG
"Calgary: CalIOC2 bus 0x%x entering tce cache blast "
628 "sequence - count %d\n", bus
, count
);
630 /* 1. using the Page Migration Control reg set SoftStop */
631 target
= calgary_reg(bbar
, phb_offset(bus
) | PHB_PAGE_MIG_CTRL
);
632 val
= be32_to_cpu(readl(target
));
633 printk(KERN_DEBUG
"1a. read 0x%x [LE] from %p\n", val
, target
);
635 printk(KERN_DEBUG
"1b. writing 0x%x [LE] to %p\n", val
, target
);
636 writel(cpu_to_be32(val
), target
);
638 /* 2. poll split queues until all DMA activity is done */
639 printk(KERN_DEBUG
"2a. starting to poll split queues\n");
640 target
= calgary_reg(bbar
, split_queue_offset(bus
));
642 val64
= readq(target
);
644 } while ((val64
& 0xff) != 0xff && i
< 100);
646 printk(KERN_WARNING
"CalIOC2: PCI bus not quiesced, "
647 "continuing anyway\n");
649 /* 3. poll Page Migration DEBUG for SoftStopFault */
650 target
= calgary_reg(bbar
, phb_offset(bus
) | PHB_PAGE_MIG_DEBUG
);
651 val
= be32_to_cpu(readl(target
));
652 printk(KERN_DEBUG
"3. read 0x%x [LE] from %p\n", val
, target
);
654 /* 4. if SoftStopFault - goto (1) */
655 if (val
& PMR_SOFTSTOPFAULT
) {
659 printk(KERN_WARNING
"CalIOC2: too many SoftStopFaults, "
660 "aborting TCE cache flush sequence!\n");
661 return; /* pray for the best */
665 /* 5. Slam into HardStop by reading PHB_PAGE_MIG_CTRL */
666 target
= calgary_reg(bbar
, phb_offset(bus
) | PHB_PAGE_MIG_CTRL
);
667 printk(KERN_DEBUG
"5a. slamming into HardStop by reading %p\n", target
);
668 val
= be32_to_cpu(readl(target
));
669 printk(KERN_DEBUG
"5b. read 0x%x [LE] from %p\n", val
, target
);
670 target
= calgary_reg(bbar
, phb_offset(bus
) | PHB_PAGE_MIG_DEBUG
);
671 val
= be32_to_cpu(readl(target
));
672 printk(KERN_DEBUG
"5c. read 0x%x [LE] from %p (debug)\n", val
, target
);
674 /* 6. invalidate TCE cache */
675 printk(KERN_DEBUG
"6. invalidating TCE cache\n");
676 target
= calgary_reg(bbar
, tar_offset(bus
));
677 writeq(tbl
->tar_val
, target
);
679 /* 7. Re-read PMCR */
680 printk(KERN_DEBUG
"7a. Re-reading PMCR\n");
681 target
= calgary_reg(bbar
, phb_offset(bus
) | PHB_PAGE_MIG_CTRL
);
682 val
= be32_to_cpu(readl(target
));
683 printk(KERN_DEBUG
"7b. read 0x%x [LE] from %p\n", val
, target
);
685 /* 8. Remove HardStop */
686 printk(KERN_DEBUG
"8a. removing HardStop from PMCR\n");
687 target
= calgary_reg(bbar
, phb_offset(bus
) | PHB_PAGE_MIG_CTRL
);
689 printk(KERN_DEBUG
"8b. writing 0x%x [LE] to %p\n", val
, target
);
690 writel(cpu_to_be32(val
), target
);
691 val
= be32_to_cpu(readl(target
));
692 printk(KERN_DEBUG
"8c. read 0x%x [LE] from %p\n", val
, target
);
695 static void __init
calgary_reserve_mem_region(struct pci_dev
*dev
, u64 start
,
698 unsigned int numpages
;
700 limit
= limit
| 0xfffff;
703 numpages
= ((limit
- start
) >> PAGE_SHIFT
);
704 iommu_range_reserve(pci_iommu(dev
->bus
), start
, numpages
);
707 static void __init
calgary_reserve_peripheral_mem_1(struct pci_dev
*dev
)
709 void __iomem
*target
;
710 u64 low
, high
, sizelow
;
712 struct iommu_table
*tbl
= pci_iommu(dev
->bus
);
713 unsigned char busnum
= dev
->bus
->number
;
714 void __iomem
*bbar
= tbl
->bbar
;
716 /* peripheral MEM_1 region */
717 target
= calgary_reg(bbar
, phb_offset(busnum
) | PHB_MEM_1_LOW
);
718 low
= be32_to_cpu(readl(target
));
719 target
= calgary_reg(bbar
, phb_offset(busnum
) | PHB_MEM_1_HIGH
);
720 high
= be32_to_cpu(readl(target
));
721 target
= calgary_reg(bbar
, phb_offset(busnum
) | PHB_MEM_1_SIZE
);
722 sizelow
= be32_to_cpu(readl(target
));
724 start
= (high
<< 32) | low
;
727 calgary_reserve_mem_region(dev
, start
, limit
);
730 static void __init
calgary_reserve_peripheral_mem_2(struct pci_dev
*dev
)
732 void __iomem
*target
;
734 u64 low
, high
, sizelow
, sizehigh
;
736 struct iommu_table
*tbl
= pci_iommu(dev
->bus
);
737 unsigned char busnum
= dev
->bus
->number
;
738 void __iomem
*bbar
= tbl
->bbar
;
741 target
= calgary_reg(bbar
, phb_offset(busnum
) | PHB_CONFIG_RW_OFFSET
);
742 val32
= be32_to_cpu(readl(target
));
743 if (!(val32
& PHB_MEM2_ENABLE
))
746 target
= calgary_reg(bbar
, phb_offset(busnum
) | PHB_MEM_2_LOW
);
747 low
= be32_to_cpu(readl(target
));
748 target
= calgary_reg(bbar
, phb_offset(busnum
) | PHB_MEM_2_HIGH
);
749 high
= be32_to_cpu(readl(target
));
750 target
= calgary_reg(bbar
, phb_offset(busnum
) | PHB_MEM_2_SIZE_LOW
);
751 sizelow
= be32_to_cpu(readl(target
));
752 target
= calgary_reg(bbar
, phb_offset(busnum
) | PHB_MEM_2_SIZE_HIGH
);
753 sizehigh
= be32_to_cpu(readl(target
));
755 start
= (high
<< 32) | low
;
756 limit
= (sizehigh
<< 32) | sizelow
;
758 calgary_reserve_mem_region(dev
, start
, limit
);
762 * some regions of the IO address space do not get translated, so we
763 * must not give devices IO addresses in those regions. The regions
764 * are the 640KB-1MB region and the two PCI peripheral memory holes.
765 * Reserve all of them in the IOMMU bitmap to avoid giving them out
768 static void __init
calgary_reserve_regions(struct pci_dev
*dev
)
772 struct iommu_table
*tbl
= pci_iommu(dev
->bus
);
774 /* reserve EMERGENCY_PAGES from bad_dma_address and up */
775 iommu_range_reserve(tbl
, bad_dma_address
, EMERGENCY_PAGES
);
777 /* avoid the BIOS/VGA first 640KB-1MB region */
778 /* for CalIOC2 - avoid the entire first MB */
779 if (is_calgary(dev
->device
)) {
780 start
= (640 * 1024);
781 npages
= ((1024 - 640) * 1024) >> PAGE_SHIFT
;
782 } else { /* calioc2 */
784 npages
= (1 * 1024 * 1024) >> PAGE_SHIFT
;
786 iommu_range_reserve(tbl
, start
, npages
);
788 /* reserve the two PCI peripheral memory regions in IO space */
789 calgary_reserve_peripheral_mem_1(dev
);
790 calgary_reserve_peripheral_mem_2(dev
);
793 static int __init
calgary_setup_tar(struct pci_dev
*dev
, void __iomem
*bbar
)
797 void __iomem
*target
;
799 struct iommu_table
*tbl
;
801 /* build TCE tables for each PHB */
802 ret
= build_tce_table(dev
, bbar
);
806 tbl
= pci_iommu(dev
->bus
);
807 tbl
->it_base
= (unsigned long)bus_info
[dev
->bus
->number
].tce_space
;
809 if (is_kdump_kernel())
810 calgary_init_bitmap_from_tce_table(tbl
);
812 tce_free(tbl
, 0, tbl
->it_size
);
814 if (is_calgary(dev
->device
))
815 tbl
->chip_ops
= &calgary_chip_ops
;
816 else if (is_calioc2(dev
->device
))
817 tbl
->chip_ops
= &calioc2_chip_ops
;
821 calgary_reserve_regions(dev
);
823 /* set TARs for each PHB */
824 target
= calgary_reg(bbar
, tar_offset(dev
->bus
->number
));
825 val64
= be64_to_cpu(readq(target
));
827 /* zero out all TAR bits under sw control */
828 val64
&= ~TAR_SW_BITS
;
829 table_phys
= (u64
)__pa(tbl
->it_base
);
833 BUG_ON(specified_table_size
> TCE_TABLE_SIZE_8M
);
834 val64
|= (u64
) specified_table_size
;
836 tbl
->tar_val
= cpu_to_be64(val64
);
838 writeq(tbl
->tar_val
, target
);
839 readq(target
); /* flush */
844 static void __init
calgary_free_bus(struct pci_dev
*dev
)
847 struct iommu_table
*tbl
= pci_iommu(dev
->bus
);
848 void __iomem
*target
;
849 unsigned int bitmapsz
;
851 target
= calgary_reg(tbl
->bbar
, tar_offset(dev
->bus
->number
));
852 val64
= be64_to_cpu(readq(target
));
853 val64
&= ~TAR_SW_BITS
;
854 writeq(cpu_to_be64(val64
), target
);
855 readq(target
); /* flush */
857 bitmapsz
= tbl
->it_size
/ BITS_PER_BYTE
;
858 free_pages((unsigned long)tbl
->it_map
, get_order(bitmapsz
));
863 set_pci_iommu(dev
->bus
, NULL
);
865 /* Can't free bootmem allocated memory after system is up :-( */
866 bus_info
[dev
->bus
->number
].tce_space
= NULL
;
869 static void calgary_dump_error_regs(struct iommu_table
*tbl
)
871 void __iomem
*bbar
= tbl
->bbar
;
872 void __iomem
*target
;
875 target
= calgary_reg(bbar
, phb_offset(tbl
->it_busno
) | PHB_CSR_OFFSET
);
876 csr
= be32_to_cpu(readl(target
));
878 target
= calgary_reg(bbar
, phb_offset(tbl
->it_busno
) | PHB_PLSSR_OFFSET
);
879 plssr
= be32_to_cpu(readl(target
));
881 /* If no error, the agent ID in the CSR is not valid */
882 printk(KERN_EMERG
"Calgary: DMA error on Calgary PHB 0x%x, "
883 "0x%08x@CSR 0x%08x@PLSSR\n", tbl
->it_busno
, csr
, plssr
);
886 static void calioc2_dump_error_regs(struct iommu_table
*tbl
)
888 void __iomem
*bbar
= tbl
->bbar
;
889 u32 csr
, csmr
, plssr
, mck
, rcstat
;
890 void __iomem
*target
;
891 unsigned long phboff
= phb_offset(tbl
->it_busno
);
892 unsigned long erroff
;
897 target
= calgary_reg(bbar
, phboff
| PHB_CSR_OFFSET
);
898 csr
= be32_to_cpu(readl(target
));
900 target
= calgary_reg(bbar
, phboff
| PHB_PLSSR_OFFSET
);
901 plssr
= be32_to_cpu(readl(target
));
903 target
= calgary_reg(bbar
, phboff
| 0x290);
904 csmr
= be32_to_cpu(readl(target
));
906 target
= calgary_reg(bbar
, phboff
| 0x800);
907 mck
= be32_to_cpu(readl(target
));
909 printk(KERN_EMERG
"Calgary: DMA error on CalIOC2 PHB 0x%x\n",
912 printk(KERN_EMERG
"Calgary: 0x%08x@CSR 0x%08x@PLSSR 0x%08x@CSMR 0x%08x@MCK\n",
913 csr
, plssr
, csmr
, mck
);
915 /* dump rest of error regs */
916 printk(KERN_EMERG
"Calgary: ");
917 for (i
= 0; i
< ARRAY_SIZE(errregs
); i
++) {
918 /* err regs are at 0x810 - 0x870 */
919 erroff
= (0x810 + (i
* 0x10));
920 target
= calgary_reg(bbar
, phboff
| erroff
);
921 errregs
[i
] = be32_to_cpu(readl(target
));
922 printk("0x%08x@0x%lx ", errregs
[i
], erroff
);
926 /* root complex status */
927 target
= calgary_reg(bbar
, phboff
| PHB_ROOT_COMPLEX_STATUS
);
928 rcstat
= be32_to_cpu(readl(target
));
929 printk(KERN_EMERG
"Calgary: 0x%08x@0x%x\n", rcstat
,
930 PHB_ROOT_COMPLEX_STATUS
);
933 static void calgary_watchdog(unsigned long data
)
935 struct pci_dev
*dev
= (struct pci_dev
*)data
;
936 struct iommu_table
*tbl
= pci_iommu(dev
->bus
);
937 void __iomem
*bbar
= tbl
->bbar
;
939 void __iomem
*target
;
941 target
= calgary_reg(bbar
, phb_offset(tbl
->it_busno
) | PHB_CSR_OFFSET
);
942 val32
= be32_to_cpu(readl(target
));
944 /* If no error, the agent ID in the CSR is not valid */
945 if (val32
& CSR_AGENT_MASK
) {
946 tbl
->chip_ops
->dump_error_regs(tbl
);
951 /* Disable bus that caused the error */
952 target
= calgary_reg(bbar
, phb_offset(tbl
->it_busno
) |
953 PHB_CONFIG_RW_OFFSET
);
954 val32
= be32_to_cpu(readl(target
));
955 val32
|= PHB_SLOT_DISABLE
;
956 writel(cpu_to_be32(val32
), target
);
957 readl(target
); /* flush */
959 /* Reset the timer */
960 mod_timer(&tbl
->watchdog_timer
, jiffies
+ 2 * HZ
);
964 static void __init
calgary_set_split_completion_timeout(void __iomem
*bbar
,
965 unsigned char busnum
, unsigned long timeout
)
968 void __iomem
*target
;
969 unsigned int phb_shift
= ~0; /* silence gcc */
972 switch (busno_to_phbid(busnum
)) {
973 case 0: phb_shift
= (63 - 19);
975 case 1: phb_shift
= (63 - 23);
977 case 2: phb_shift
= (63 - 27);
979 case 3: phb_shift
= (63 - 35);
982 BUG_ON(busno_to_phbid(busnum
));
985 target
= calgary_reg(bbar
, CALGARY_CONFIG_REG
);
986 val64
= be64_to_cpu(readq(target
));
988 /* zero out this PHB's timer bits */
989 mask
= ~(0xFUL
<< phb_shift
);
991 val64
|= (timeout
<< phb_shift
);
992 writeq(cpu_to_be64(val64
), target
);
993 readq(target
); /* flush */
996 static void __init
calioc2_handle_quirks(struct iommu_table
*tbl
, struct pci_dev
*dev
)
998 unsigned char busnum
= dev
->bus
->number
;
999 void __iomem
*bbar
= tbl
->bbar
;
1000 void __iomem
*target
;
1004 * CalIOC2 designers recommend setting bit 8 in 0xnDB0 to 1
1006 target
= calgary_reg(bbar
, phb_offset(busnum
) | PHB_SAVIOR_L2
);
1007 val
= cpu_to_be32(readl(target
));
1009 writel(cpu_to_be32(val
), target
);
1012 static void __init
calgary_handle_quirks(struct iommu_table
*tbl
, struct pci_dev
*dev
)
1014 unsigned char busnum
= dev
->bus
->number
;
1017 * Give split completion a longer timeout on bus 1 for aic94xx
1018 * http://bugzilla.kernel.org/show_bug.cgi?id=7180
1020 if (is_calgary(dev
->device
) && (busnum
== 1))
1021 calgary_set_split_completion_timeout(tbl
->bbar
, busnum
,
1025 static void __init
calgary_enable_translation(struct pci_dev
*dev
)
1028 unsigned char busnum
;
1029 void __iomem
*target
;
1031 struct iommu_table
*tbl
;
1033 busnum
= dev
->bus
->number
;
1034 tbl
= pci_iommu(dev
->bus
);
1037 /* enable TCE in PHB Config Register */
1038 target
= calgary_reg(bbar
, phb_offset(busnum
) | PHB_CONFIG_RW_OFFSET
);
1039 val32
= be32_to_cpu(readl(target
));
1040 val32
|= PHB_TCE_ENABLE
| PHB_DAC_DISABLE
| PHB_MCSR_ENABLE
;
1042 printk(KERN_INFO
"Calgary: enabling translation on %s PHB %#x\n",
1043 (dev
->device
== PCI_DEVICE_ID_IBM_CALGARY
) ?
1044 "Calgary" : "CalIOC2", busnum
);
1045 printk(KERN_INFO
"Calgary: errant DMAs will now be prevented on this "
1048 writel(cpu_to_be32(val32
), target
);
1049 readl(target
); /* flush */
1051 init_timer(&tbl
->watchdog_timer
);
1052 tbl
->watchdog_timer
.function
= &calgary_watchdog
;
1053 tbl
->watchdog_timer
.data
= (unsigned long)dev
;
1054 mod_timer(&tbl
->watchdog_timer
, jiffies
);
1057 static void __init
calgary_disable_translation(struct pci_dev
*dev
)
1060 unsigned char busnum
;
1061 void __iomem
*target
;
1063 struct iommu_table
*tbl
;
1065 busnum
= dev
->bus
->number
;
1066 tbl
= pci_iommu(dev
->bus
);
1069 /* disable TCE in PHB Config Register */
1070 target
= calgary_reg(bbar
, phb_offset(busnum
) | PHB_CONFIG_RW_OFFSET
);
1071 val32
= be32_to_cpu(readl(target
));
1072 val32
&= ~(PHB_TCE_ENABLE
| PHB_DAC_DISABLE
| PHB_MCSR_ENABLE
);
1074 printk(KERN_INFO
"Calgary: disabling translation on PHB %#x!\n", busnum
);
1075 writel(cpu_to_be32(val32
), target
);
1076 readl(target
); /* flush */
1078 del_timer_sync(&tbl
->watchdog_timer
);
1081 static void __init
calgary_init_one_nontraslated(struct pci_dev
*dev
)
1084 set_pci_iommu(dev
->bus
, NULL
);
1086 /* is the device behind a bridge? */
1087 if (dev
->bus
->parent
)
1088 dev
->bus
->parent
->self
= dev
;
1090 dev
->bus
->self
= dev
;
1093 static int __init
calgary_init_one(struct pci_dev
*dev
)
1096 struct iommu_table
*tbl
;
1099 BUG_ON(dev
->bus
->number
>= MAX_PHB_BUS_NUM
);
1101 bbar
= busno_to_bbar(dev
->bus
->number
);
1102 ret
= calgary_setup_tar(dev
, bbar
);
1108 if (dev
->bus
->parent
) {
1109 if (dev
->bus
->parent
->self
)
1110 printk(KERN_WARNING
"Calgary: IEEEE, dev %p has "
1111 "bus->parent->self!\n", dev
);
1112 dev
->bus
->parent
->self
= dev
;
1114 dev
->bus
->self
= dev
;
1116 tbl
= pci_iommu(dev
->bus
);
1117 tbl
->chip_ops
->handle_quirks(tbl
, dev
);
1119 calgary_enable_translation(dev
);
1127 static int __init
calgary_locate_bbars(void)
1130 int rioidx
, phb
, bus
;
1132 void __iomem
*target
;
1133 unsigned long offset
;
1134 u8 start_bus
, end_bus
;
1138 for (rioidx
= 0; rioidx
< rio_table_hdr
->num_rio_dev
; rioidx
++) {
1139 struct rio_detail
*rio
= rio_devs
[rioidx
];
1141 if ((rio
->type
!= COMPAT_CALGARY
) && (rio
->type
!= ALT_CALGARY
))
1144 /* map entire 1MB of Calgary config space */
1145 bbar
= ioremap_nocache(rio
->BBAR
, 1024 * 1024);
1149 for (phb
= 0; phb
< PHBS_PER_CALGARY
; phb
++) {
1150 offset
= phb_debug_offsets
[phb
] | PHB_DEBUG_STUFF_OFFSET
;
1151 target
= calgary_reg(bbar
, offset
);
1153 val
= be32_to_cpu(readl(target
));
1155 start_bus
= (u8
)((val
& 0x00FF0000) >> 16);
1156 end_bus
= (u8
)((val
& 0x0000FF00) >> 8);
1159 for (bus
= start_bus
; bus
<= end_bus
; bus
++) {
1160 bus_info
[bus
].bbar
= bbar
;
1161 bus_info
[bus
].phbid
= phb
;
1164 bus_info
[start_bus
].bbar
= bbar
;
1165 bus_info
[start_bus
].phbid
= phb
;
1173 /* scan bus_info and iounmap any bbars we previously ioremap'd */
1174 for (bus
= 0; bus
< ARRAY_SIZE(bus_info
); bus
++)
1175 if (bus_info
[bus
].bbar
)
1176 iounmap(bus_info
[bus
].bbar
);
1181 static int __init
calgary_init(void)
1184 struct pci_dev
*dev
= NULL
;
1185 struct calgary_bus_info
*info
;
1187 ret
= calgary_locate_bbars();
1191 /* Purely for kdump kernel case */
1192 if (is_kdump_kernel())
1193 get_tce_space_from_tar();
1196 dev
= pci_get_device(PCI_VENDOR_ID_IBM
, PCI_ANY_ID
, dev
);
1199 if (!is_cal_pci_dev(dev
->device
))
1202 info
= &bus_info
[dev
->bus
->number
];
1203 if (info
->translation_disabled
) {
1204 calgary_init_one_nontraslated(dev
);
1208 if (!info
->tce_space
&& !translate_empty_slots
)
1211 ret
= calgary_init_one(dev
);
1217 for_each_pci_dev(dev
) {
1218 struct iommu_table
*tbl
;
1220 tbl
= find_iommu_table(&dev
->dev
);
1222 if (translation_enabled(tbl
))
1223 dev
->dev
.archdata
.dma_ops
= &calgary_dma_ops
;
1230 dev
= pci_get_device(PCI_VENDOR_ID_IBM
, PCI_ANY_ID
, dev
);
1233 if (!is_cal_pci_dev(dev
->device
))
1236 info
= &bus_info
[dev
->bus
->number
];
1237 if (info
->translation_disabled
) {
1241 if (!info
->tce_space
&& !translate_empty_slots
)
1244 calgary_disable_translation(dev
);
1245 calgary_free_bus(dev
);
1246 pci_dev_put(dev
); /* Undo calgary_init_one()'s pci_dev_get() */
1247 dev
->dev
.archdata
.dma_ops
= NULL
;
1253 static inline int __init
determine_tce_table_size(u64 ram
)
1257 if (specified_table_size
!= TCE_TABLE_SIZE_UNSPECIFIED
)
1258 return specified_table_size
;
1261 * Table sizes are from 0 to 7 (TCE_TABLE_SIZE_64K to
1262 * TCE_TABLE_SIZE_8M). Table size 0 has 8K entries and each
1263 * larger table size has twice as many entries, so shift the
1264 * max ram address by 13 to divide by 8K and then look at the
1265 * order of the result to choose between 0-7.
1267 ret
= get_order(ram
>> 13);
1268 if (ret
> TCE_TABLE_SIZE_8M
)
1269 ret
= TCE_TABLE_SIZE_8M
;
1274 static int __init
build_detail_arrays(void)
1277 unsigned numnodes
, i
;
1278 int scal_detail_size
, rio_detail_size
;
1280 numnodes
= rio_table_hdr
->num_scal_dev
;
1281 if (numnodes
> MAX_NUMNODES
){
1283 "Calgary: MAX_NUMNODES too low! Defined as %d, "
1284 "but system has %d nodes.\n",
1285 MAX_NUMNODES
, numnodes
);
1289 switch (rio_table_hdr
->version
){
1291 scal_detail_size
= 11;
1292 rio_detail_size
= 13;
1295 scal_detail_size
= 12;
1296 rio_detail_size
= 15;
1300 "Calgary: Invalid Rio Grande Table Version: %d\n",
1301 rio_table_hdr
->version
);
1305 ptr
= ((unsigned long)rio_table_hdr
) + 3;
1306 for (i
= 0; i
< numnodes
; i
++, ptr
+= scal_detail_size
)
1307 scal_devs
[i
] = (struct scal_detail
*)ptr
;
1309 for (i
= 0; i
< rio_table_hdr
->num_rio_dev
;
1310 i
++, ptr
+= rio_detail_size
)
1311 rio_devs
[i
] = (struct rio_detail
*)ptr
;
1316 static int __init
calgary_bus_has_devices(int bus
, unsigned short pci_dev
)
1321 if (pci_dev
== PCI_DEVICE_ID_IBM_CALIOC2
) {
1323 * FIXME: properly scan for devices accross the
1324 * PCI-to-PCI bridge on every CalIOC2 port.
1329 for (dev
= 1; dev
< 8; dev
++) {
1330 val
= read_pci_config(bus
, dev
, 0, 0);
1331 if (val
!= 0xffffffff)
1334 return (val
!= 0xffffffff);
1338 * calgary_init_bitmap_from_tce_table():
1339 * Funtion for kdump case. In the second/kdump kernel initialize
1340 * the bitmap based on the tce table entries obtained from first kernel
1342 static void calgary_init_bitmap_from_tce_table(struct iommu_table
*tbl
)
1346 tp
= ((u64
*)tbl
->it_base
);
1347 for (index
= 0 ; index
< tbl
->it_size
; index
++) {
1349 set_bit(index
, tbl
->it_map
);
1355 * get_tce_space_from_tar():
1356 * Function for kdump case. Get the tce tables from first kernel
1357 * by reading the contents of the base adress register of calgary iommu
1359 static void __init
get_tce_space_from_tar(void)
1362 void __iomem
*target
;
1363 unsigned long tce_space
;
1365 for (bus
= 0; bus
< MAX_PHB_BUS_NUM
; bus
++) {
1366 struct calgary_bus_info
*info
= &bus_info
[bus
];
1367 unsigned short pci_device
;
1370 val
= read_pci_config(bus
, 0, 0, 0);
1371 pci_device
= (val
& 0xFFFF0000) >> 16;
1373 if (!is_cal_pci_dev(pci_device
))
1375 if (info
->translation_disabled
)
1378 if (calgary_bus_has_devices(bus
, pci_device
) ||
1379 translate_empty_slots
) {
1380 target
= calgary_reg(bus_info
[bus
].bbar
,
1382 tce_space
= be64_to_cpu(readq(target
));
1383 tce_space
= tce_space
& TAR_SW_BITS
;
1385 tce_space
= tce_space
& (~specified_table_size
);
1386 info
->tce_space
= (u64
*)__va(tce_space
);
1392 void __init
detect_calgary(void)
1396 int calgary_found
= 0;
1398 unsigned int offset
, prev_offset
;
1402 * if the user specified iommu=off or iommu=soft or we found
1403 * another HW IOMMU already, bail out.
1405 if (swiotlb
|| no_iommu
|| iommu_detected
)
1411 if (!early_pci_allowed())
1414 printk(KERN_DEBUG
"Calgary: detecting Calgary via BIOS EBDA area\n");
1416 ptr
= (unsigned long)phys_to_virt(get_bios_ebda());
1418 rio_table_hdr
= NULL
;
1422 * The next offset is stored in the 1st word.
1423 * Only parse up until the offset increases:
1425 while (offset
> prev_offset
) {
1426 /* The block id is stored in the 2nd word */
1427 if (*((unsigned short *)(ptr
+ offset
+ 2)) == 0x4752){
1428 /* set the pointer past the offset & block id */
1429 rio_table_hdr
= (struct rio_table_hdr
*)(ptr
+ offset
+ 4);
1432 prev_offset
= offset
;
1433 offset
= *((unsigned short *)(ptr
+ offset
));
1435 if (!rio_table_hdr
) {
1436 printk(KERN_DEBUG
"Calgary: Unable to locate Rio Grande table "
1437 "in EBDA - bailing!\n");
1441 ret
= build_detail_arrays();
1443 printk(KERN_DEBUG
"Calgary: build_detail_arrays ret %d\n", ret
);
1447 specified_table_size
= determine_tce_table_size((is_kdump_kernel() ?
1448 saved_max_pfn
: max_pfn
) * PAGE_SIZE
);
1450 for (bus
= 0; bus
< MAX_PHB_BUS_NUM
; bus
++) {
1451 struct calgary_bus_info
*info
= &bus_info
[bus
];
1452 unsigned short pci_device
;
1455 val
= read_pci_config(bus
, 0, 0, 0);
1456 pci_device
= (val
& 0xFFFF0000) >> 16;
1458 if (!is_cal_pci_dev(pci_device
))
1461 if (info
->translation_disabled
)
1464 if (calgary_bus_has_devices(bus
, pci_device
) ||
1465 translate_empty_slots
) {
1467 * If it is kdump kernel, find and use tce tables
1468 * from first kernel, else allocate tce tables here
1470 if (!is_kdump_kernel()) {
1471 tbl
= alloc_tce_table();
1474 info
->tce_space
= tbl
;
1480 printk(KERN_DEBUG
"Calgary: finished detection, Calgary %s\n",
1481 calgary_found
? "found" : "not found");
1483 if (calgary_found
) {
1485 calgary_detected
= 1;
1486 printk(KERN_INFO
"PCI-DMA: Calgary IOMMU detected.\n");
1487 printk(KERN_INFO
"PCI-DMA: Calgary TCE table spec is %d, "
1488 "CONFIG_IOMMU_DEBUG is %s.\n", specified_table_size
,
1489 debugging
? "enabled" : "disabled");
1491 /* swiotlb for devices that aren't behind the Calgary. */
1492 if (max_pfn
> MAX_DMA32_PFN
)
1498 for (--bus
; bus
>= 0; --bus
) {
1499 struct calgary_bus_info
*info
= &bus_info
[bus
];
1501 if (info
->tce_space
)
1502 free_tce_table(info
->tce_space
);
1506 int __init
calgary_iommu_init(void)
1510 if (no_iommu
|| (swiotlb
&& !calgary_detected
))
1513 if (!calgary_detected
)
1516 /* ok, we're trying to use Calgary - let's roll */
1517 printk(KERN_INFO
"PCI-DMA: Using Calgary IOMMU\n");
1519 ret
= calgary_init();
1521 printk(KERN_ERR
"PCI-DMA: Calgary init failed %d, "
1522 "falling back to no_iommu\n", ret
);
1527 bad_dma_address
= 0x0;
1528 /* dma_ops is set to swiotlb or nommu */
1530 dma_ops
= &nommu_dma_ops
;
1535 static int __init
calgary_parse_options(char *p
)
1537 unsigned int bridge
;
1542 if (!strncmp(p
, "64k", 3))
1543 specified_table_size
= TCE_TABLE_SIZE_64K
;
1544 else if (!strncmp(p
, "128k", 4))
1545 specified_table_size
= TCE_TABLE_SIZE_128K
;
1546 else if (!strncmp(p
, "256k", 4))
1547 specified_table_size
= TCE_TABLE_SIZE_256K
;
1548 else if (!strncmp(p
, "512k", 4))
1549 specified_table_size
= TCE_TABLE_SIZE_512K
;
1550 else if (!strncmp(p
, "1M", 2))
1551 specified_table_size
= TCE_TABLE_SIZE_1M
;
1552 else if (!strncmp(p
, "2M", 2))
1553 specified_table_size
= TCE_TABLE_SIZE_2M
;
1554 else if (!strncmp(p
, "4M", 2))
1555 specified_table_size
= TCE_TABLE_SIZE_4M
;
1556 else if (!strncmp(p
, "8M", 2))
1557 specified_table_size
= TCE_TABLE_SIZE_8M
;
1559 len
= strlen("translate_empty_slots");
1560 if (!strncmp(p
, "translate_empty_slots", len
))
1561 translate_empty_slots
= 1;
1563 len
= strlen("disable");
1564 if (!strncmp(p
, "disable", len
)) {
1570 bridge
= simple_strtoul(p
, &endp
, 0);
1574 if (bridge
< MAX_PHB_BUS_NUM
) {
1575 printk(KERN_INFO
"Calgary: disabling "
1576 "translation for PHB %#x\n", bridge
);
1577 bus_info
[bridge
].translation_disabled
= 1;
1581 p
= strpbrk(p
, ",");
1589 __setup("calgary=", calgary_parse_options
);
1591 static void __init
calgary_fixup_one_tce_space(struct pci_dev
*dev
)
1593 struct iommu_table
*tbl
;
1594 unsigned int npages
;
1597 tbl
= pci_iommu(dev
->bus
);
1599 for (i
= 0; i
< 4; i
++) {
1600 struct resource
*r
= &dev
->resource
[PCI_BRIDGE_RESOURCES
+ i
];
1602 /* Don't give out TCEs that map MEM resources */
1603 if (!(r
->flags
& IORESOURCE_MEM
))
1606 /* 0-based? we reserve the whole 1st MB anyway */
1610 /* cover the whole region */
1611 npages
= (r
->end
- r
->start
) >> PAGE_SHIFT
;
1614 iommu_range_reserve(tbl
, r
->start
, npages
);
1618 static int __init
calgary_fixup_tce_spaces(void)
1620 struct pci_dev
*dev
= NULL
;
1621 struct calgary_bus_info
*info
;
1623 if (no_iommu
|| swiotlb
|| !calgary_detected
)
1626 printk(KERN_DEBUG
"Calgary: fixing up tce spaces\n");
1629 dev
= pci_get_device(PCI_VENDOR_ID_IBM
, PCI_ANY_ID
, dev
);
1632 if (!is_cal_pci_dev(dev
->device
))
1635 info
= &bus_info
[dev
->bus
->number
];
1636 if (info
->translation_disabled
)
1639 if (!info
->tce_space
)
1642 calgary_fixup_one_tce_space(dev
);
1650 * We need to be call after pcibios_assign_resources (fs_initcall level)
1651 * and before device_initcall.
1653 rootfs_initcall(calgary_fixup_tce_spaces
);