2 * SuperH Ethernet device driver
4 * Copyright (C) 2006-2008 Nobuhiro Iwamatsu
5 * Copyright (C) 2008-2009 Renesas Solutions Corp.
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms and conditions of the GNU General Public License,
9 * version 2, as published by the Free Software Foundation.
11 * This program is distributed in the hope it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
15 * You should have received a copy of the GNU General Public License along with
16 * this program; if not, write to the Free Software Foundation, Inc.,
17 * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
19 * The full GNU General Public License is included in this distribution in
20 * the file called "COPYING".
23 #include <linux/init.h>
24 #include <linux/dma-mapping.h>
25 #include <linux/etherdevice.h>
26 #include <linux/delay.h>
27 #include <linux/platform_device.h>
28 #include <linux/mdio-bitbang.h>
29 #include <linux/netdevice.h>
30 #include <linux/phy.h>
31 #include <linux/cache.h>
33 #include <linux/pm_runtime.h>
34 #include <linux/slab.h>
35 #include <asm/cacheflush.h>
39 /* There is CPU dependent code */
40 #if defined(CONFIG_CPU_SUBTYPE_SH7724)
41 #define SH_ETH_RESET_DEFAULT 1
42 static void sh_eth_set_duplex(struct net_device
*ndev
)
44 struct sh_eth_private
*mdp
= netdev_priv(ndev
);
45 u32 ioaddr
= ndev
->base_addr
;
47 if (mdp
->duplex
) /* Full */
48 ctrl_outl(ctrl_inl(ioaddr
+ ECMR
) | ECMR_DM
, ioaddr
+ ECMR
);
50 ctrl_outl(ctrl_inl(ioaddr
+ ECMR
) & ~ECMR_DM
, ioaddr
+ ECMR
);
53 static void sh_eth_set_rate(struct net_device
*ndev
)
55 struct sh_eth_private
*mdp
= netdev_priv(ndev
);
56 u32 ioaddr
= ndev
->base_addr
;
60 ctrl_outl(ctrl_inl(ioaddr
+ ECMR
) & ~ECMR_RTM
, ioaddr
+ ECMR
);
62 case 100:/* 100BASE */
63 ctrl_outl(ctrl_inl(ioaddr
+ ECMR
) | ECMR_RTM
, ioaddr
+ ECMR
);
71 static struct sh_eth_cpu_data sh_eth_my_cpu_data
= {
72 .set_duplex
= sh_eth_set_duplex
,
73 .set_rate
= sh_eth_set_rate
,
75 .ecsr_value
= ECSR_PSRTO
| ECSR_LCHNG
| ECSR_ICD
,
76 .ecsipr_value
= ECSIPR_PSRTOIP
| ECSIPR_LCHNGIP
| ECSIPR_ICDIP
,
77 .eesipr_value
= DMAC_M_RFRMER
| DMAC_M_ECI
| 0x01ff009f,
79 .tx_check
= EESR_FTC
| EESR_CND
| EESR_DLC
| EESR_CD
| EESR_RTO
,
80 .eesr_err_check
= EESR_TWB
| EESR_TABT
| EESR_RABT
| EESR_RDE
|
81 EESR_RFRMER
| EESR_TFE
| EESR_TDE
| EESR_ECI
,
82 .tx_error_check
= EESR_TWB
| EESR_TABT
| EESR_TDE
| EESR_TFE
,
89 .rpadir_value
= 0x00020000, /* NET_IP_ALIGN assumed to be 2 */
91 #elif defined(CONFIG_CPU_SUBTYPE_SH7757)
92 #define SH_ETH_RESET_DEFAULT 1
93 static void sh_eth_set_duplex(struct net_device
*ndev
)
95 struct sh_eth_private
*mdp
= netdev_priv(ndev
);
96 u32 ioaddr
= ndev
->base_addr
;
98 if (mdp
->duplex
) /* Full */
99 ctrl_outl(ctrl_inl(ioaddr
+ ECMR
) | ECMR_DM
, ioaddr
+ ECMR
);
101 ctrl_outl(ctrl_inl(ioaddr
+ ECMR
) & ~ECMR_DM
, ioaddr
+ ECMR
);
104 static void sh_eth_set_rate(struct net_device
*ndev
)
106 struct sh_eth_private
*mdp
= netdev_priv(ndev
);
107 u32 ioaddr
= ndev
->base_addr
;
109 switch (mdp
->speed
) {
110 case 10: /* 10BASE */
111 ctrl_outl(0, ioaddr
+ RTRATE
);
113 case 100:/* 100BASE */
114 ctrl_outl(1, ioaddr
+ RTRATE
);
122 static struct sh_eth_cpu_data sh_eth_my_cpu_data
= {
123 .set_duplex
= sh_eth_set_duplex
,
124 .set_rate
= sh_eth_set_rate
,
126 .eesipr_value
= DMAC_M_RFRMER
| DMAC_M_ECI
| 0x003fffff,
127 .rmcr_value
= 0x00000001,
129 .tx_check
= EESR_FTC
| EESR_CND
| EESR_DLC
| EESR_CD
| EESR_RTO
,
130 .eesr_err_check
= EESR_TWB
| EESR_TABT
| EESR_RABT
| EESR_RDE
|
131 EESR_RFRMER
| EESR_TFE
| EESR_TDE
| EESR_ECI
,
132 .tx_error_check
= EESR_TWB
| EESR_TABT
| EESR_TDE
| EESR_TFE
,
141 #elif defined(CONFIG_CPU_SUBTYPE_SH7763)
142 #define SH_ETH_HAS_TSU 1
143 static void sh_eth_chip_reset(struct net_device
*ndev
)
146 ctrl_outl(ARSTR_ARSTR
, ARSTR
);
150 static void sh_eth_reset(struct net_device
*ndev
)
152 u32 ioaddr
= ndev
->base_addr
;
155 ctrl_outl(EDSR_ENALL
, ioaddr
+ EDSR
);
156 ctrl_outl(ctrl_inl(ioaddr
+ EDMR
) | EDMR_SRST
, ioaddr
+ EDMR
);
158 if (!(ctrl_inl(ioaddr
+ EDMR
) & 0x3))
164 printk(KERN_ERR
"Device reset fail\n");
167 ctrl_outl(0x0, ioaddr
+ TDLAR
);
168 ctrl_outl(0x0, ioaddr
+ TDFAR
);
169 ctrl_outl(0x0, ioaddr
+ TDFXR
);
170 ctrl_outl(0x0, ioaddr
+ TDFFR
);
171 ctrl_outl(0x0, ioaddr
+ RDLAR
);
172 ctrl_outl(0x0, ioaddr
+ RDFAR
);
173 ctrl_outl(0x0, ioaddr
+ RDFXR
);
174 ctrl_outl(0x0, ioaddr
+ RDFFR
);
177 static void sh_eth_set_duplex(struct net_device
*ndev
)
179 struct sh_eth_private
*mdp
= netdev_priv(ndev
);
180 u32 ioaddr
= ndev
->base_addr
;
182 if (mdp
->duplex
) /* Full */
183 ctrl_outl(ctrl_inl(ioaddr
+ ECMR
) | ECMR_DM
, ioaddr
+ ECMR
);
185 ctrl_outl(ctrl_inl(ioaddr
+ ECMR
) & ~ECMR_DM
, ioaddr
+ ECMR
);
188 static void sh_eth_set_rate(struct net_device
*ndev
)
190 struct sh_eth_private
*mdp
= netdev_priv(ndev
);
191 u32 ioaddr
= ndev
->base_addr
;
193 switch (mdp
->speed
) {
194 case 10: /* 10BASE */
195 ctrl_outl(GECMR_10
, ioaddr
+ GECMR
);
197 case 100:/* 100BASE */
198 ctrl_outl(GECMR_100
, ioaddr
+ GECMR
);
200 case 1000: /* 1000BASE */
201 ctrl_outl(GECMR_1000
, ioaddr
+ GECMR
);
209 static struct sh_eth_cpu_data sh_eth_my_cpu_data
= {
210 .chip_reset
= sh_eth_chip_reset
,
211 .set_duplex
= sh_eth_set_duplex
,
212 .set_rate
= sh_eth_set_rate
,
214 .ecsr_value
= ECSR_ICD
| ECSR_MPD
,
215 .ecsipr_value
= ECSIPR_LCHNGIP
| ECSIPR_ICDIP
| ECSIPR_MPDIP
,
216 .eesipr_value
= DMAC_M_RFRMER
| DMAC_M_ECI
| 0x003fffff,
218 .tx_check
= EESR_TC1
| EESR_FTC
,
219 .eesr_err_check
= EESR_TWB1
| EESR_TWB
| EESR_TABT
| EESR_RABT
| \
220 EESR_RDE
| EESR_RFRMER
| EESR_TFE
| EESR_TDE
| \
222 .tx_error_check
= EESR_TWB1
| EESR_TWB
| EESR_TABT
| EESR_TDE
| \
234 #elif defined(CONFIG_CPU_SUBTYPE_SH7619)
235 #define SH_ETH_RESET_DEFAULT 1
236 static struct sh_eth_cpu_data sh_eth_my_cpu_data
= {
237 .eesipr_value
= DMAC_M_RFRMER
| DMAC_M_ECI
| 0x003fffff,
244 #elif defined(CONFIG_CPU_SUBTYPE_SH7710) || defined(CONFIG_CPU_SUBTYPE_SH7712)
245 #define SH_ETH_RESET_DEFAULT 1
246 #define SH_ETH_HAS_TSU 1
247 static struct sh_eth_cpu_data sh_eth_my_cpu_data
= {
248 .eesipr_value
= DMAC_M_RFRMER
| DMAC_M_ECI
| 0x003fffff,
252 static void sh_eth_set_default_cpu_data(struct sh_eth_cpu_data
*cd
)
255 cd
->ecsr_value
= DEFAULT_ECSR_INIT
;
257 if (!cd
->ecsipr_value
)
258 cd
->ecsipr_value
= DEFAULT_ECSIPR_INIT
;
260 if (!cd
->fcftr_value
)
261 cd
->fcftr_value
= DEFAULT_FIFO_F_D_RFF
| \
262 DEFAULT_FIFO_F_D_RFD
;
265 cd
->fdr_value
= DEFAULT_FDR_INIT
;
268 cd
->rmcr_value
= DEFAULT_RMCR_VALUE
;
271 cd
->tx_check
= DEFAULT_TX_CHECK
;
273 if (!cd
->eesr_err_check
)
274 cd
->eesr_err_check
= DEFAULT_EESR_ERR_CHECK
;
276 if (!cd
->tx_error_check
)
277 cd
->tx_error_check
= DEFAULT_TX_ERROR_CHECK
;
280 #if defined(SH_ETH_RESET_DEFAULT)
282 static void sh_eth_reset(struct net_device
*ndev
)
284 u32 ioaddr
= ndev
->base_addr
;
286 ctrl_outl(ctrl_inl(ioaddr
+ EDMR
) | EDMR_SRST
, ioaddr
+ EDMR
);
288 ctrl_outl(ctrl_inl(ioaddr
+ EDMR
) & ~EDMR_SRST
, ioaddr
+ EDMR
);
292 #if defined(CONFIG_CPU_SH4)
293 static void sh_eth_set_receive_align(struct sk_buff
*skb
)
297 reserve
= SH4_SKB_RX_ALIGN
- ((u32
)skb
->data
& (SH4_SKB_RX_ALIGN
- 1));
299 skb_reserve(skb
, reserve
);
302 static void sh_eth_set_receive_align(struct sk_buff
*skb
)
304 skb_reserve(skb
, SH2_SH3_SKB_RX_ALIGN
);
309 /* CPU <-> EDMAC endian convert */
310 static inline __u32
cpu_to_edmac(struct sh_eth_private
*mdp
, u32 x
)
312 switch (mdp
->edmac_endian
) {
313 case EDMAC_LITTLE_ENDIAN
:
314 return cpu_to_le32(x
);
315 case EDMAC_BIG_ENDIAN
:
316 return cpu_to_be32(x
);
321 static inline __u32
edmac_to_cpu(struct sh_eth_private
*mdp
, u32 x
)
323 switch (mdp
->edmac_endian
) {
324 case EDMAC_LITTLE_ENDIAN
:
325 return le32_to_cpu(x
);
326 case EDMAC_BIG_ENDIAN
:
327 return be32_to_cpu(x
);
333 * Program the hardware MAC address from dev->dev_addr.
335 static void update_mac_address(struct net_device
*ndev
)
337 u32 ioaddr
= ndev
->base_addr
;
339 ctrl_outl((ndev
->dev_addr
[0] << 24) | (ndev
->dev_addr
[1] << 16) |
340 (ndev
->dev_addr
[2] << 8) | (ndev
->dev_addr
[3]),
342 ctrl_outl((ndev
->dev_addr
[4] << 8) | (ndev
->dev_addr
[5]),
347 * Get MAC address from SuperH MAC address register
349 * SuperH's Ethernet device doesn't have 'ROM' to MAC address.
350 * This driver get MAC address that use by bootloader(U-boot or sh-ipl+g).
351 * When you want use this device, you must set MAC address in bootloader.
354 static void read_mac_address(struct net_device
*ndev
, unsigned char *mac
)
356 u32 ioaddr
= ndev
->base_addr
;
358 if (mac
[0] || mac
[1] || mac
[2] || mac
[3] || mac
[4] || mac
[5]) {
359 memcpy(ndev
->dev_addr
, mac
, 6);
361 ndev
->dev_addr
[0] = (ctrl_inl(ioaddr
+ MAHR
) >> 24);
362 ndev
->dev_addr
[1] = (ctrl_inl(ioaddr
+ MAHR
) >> 16) & 0xFF;
363 ndev
->dev_addr
[2] = (ctrl_inl(ioaddr
+ MAHR
) >> 8) & 0xFF;
364 ndev
->dev_addr
[3] = (ctrl_inl(ioaddr
+ MAHR
) & 0xFF);
365 ndev
->dev_addr
[4] = (ctrl_inl(ioaddr
+ MALR
) >> 8) & 0xFF;
366 ndev
->dev_addr
[5] = (ctrl_inl(ioaddr
+ MALR
) & 0xFF);
371 struct mdiobb_ctrl ctrl
;
373 u32 mmd_msk
;/* MMD */
380 static void bb_set(u32 addr
, u32 msk
)
382 ctrl_outl(ctrl_inl(addr
) | msk
, addr
);
386 static void bb_clr(u32 addr
, u32 msk
)
388 ctrl_outl((ctrl_inl(addr
) & ~msk
), addr
);
392 static int bb_read(u32 addr
, u32 msk
)
394 return (ctrl_inl(addr
) & msk
) != 0;
397 /* Data I/O pin control */
398 static void sh_mmd_ctrl(struct mdiobb_ctrl
*ctrl
, int bit
)
400 struct bb_info
*bitbang
= container_of(ctrl
, struct bb_info
, ctrl
);
402 bb_set(bitbang
->addr
, bitbang
->mmd_msk
);
404 bb_clr(bitbang
->addr
, bitbang
->mmd_msk
);
408 static void sh_set_mdio(struct mdiobb_ctrl
*ctrl
, int bit
)
410 struct bb_info
*bitbang
= container_of(ctrl
, struct bb_info
, ctrl
);
413 bb_set(bitbang
->addr
, bitbang
->mdo_msk
);
415 bb_clr(bitbang
->addr
, bitbang
->mdo_msk
);
419 static int sh_get_mdio(struct mdiobb_ctrl
*ctrl
)
421 struct bb_info
*bitbang
= container_of(ctrl
, struct bb_info
, ctrl
);
422 return bb_read(bitbang
->addr
, bitbang
->mdi_msk
);
425 /* MDC pin control */
426 static void sh_mdc_ctrl(struct mdiobb_ctrl
*ctrl
, int bit
)
428 struct bb_info
*bitbang
= container_of(ctrl
, struct bb_info
, ctrl
);
431 bb_set(bitbang
->addr
, bitbang
->mdc_msk
);
433 bb_clr(bitbang
->addr
, bitbang
->mdc_msk
);
436 /* mdio bus control struct */
437 static struct mdiobb_ops bb_ops
= {
438 .owner
= THIS_MODULE
,
439 .set_mdc
= sh_mdc_ctrl
,
440 .set_mdio_dir
= sh_mmd_ctrl
,
441 .set_mdio_data
= sh_set_mdio
,
442 .get_mdio_data
= sh_get_mdio
,
445 /* free skb and descriptor buffer */
446 static void sh_eth_ring_free(struct net_device
*ndev
)
448 struct sh_eth_private
*mdp
= netdev_priv(ndev
);
451 /* Free Rx skb ringbuffer */
452 if (mdp
->rx_skbuff
) {
453 for (i
= 0; i
< RX_RING_SIZE
; i
++) {
454 if (mdp
->rx_skbuff
[i
])
455 dev_kfree_skb(mdp
->rx_skbuff
[i
]);
458 kfree(mdp
->rx_skbuff
);
460 /* Free Tx skb ringbuffer */
461 if (mdp
->tx_skbuff
) {
462 for (i
= 0; i
< TX_RING_SIZE
; i
++) {
463 if (mdp
->tx_skbuff
[i
])
464 dev_kfree_skb(mdp
->tx_skbuff
[i
]);
467 kfree(mdp
->tx_skbuff
);
470 /* format skb and descriptor buffer */
471 static void sh_eth_ring_format(struct net_device
*ndev
)
473 u32 ioaddr
= ndev
->base_addr
;
474 struct sh_eth_private
*mdp
= netdev_priv(ndev
);
477 struct sh_eth_rxdesc
*rxdesc
= NULL
;
478 struct sh_eth_txdesc
*txdesc
= NULL
;
479 int rx_ringsize
= sizeof(*rxdesc
) * RX_RING_SIZE
;
480 int tx_ringsize
= sizeof(*txdesc
) * TX_RING_SIZE
;
482 mdp
->cur_rx
= mdp
->cur_tx
= 0;
483 mdp
->dirty_rx
= mdp
->dirty_tx
= 0;
485 memset(mdp
->rx_ring
, 0, rx_ringsize
);
487 /* build Rx ring buffer */
488 for (i
= 0; i
< RX_RING_SIZE
; i
++) {
490 mdp
->rx_skbuff
[i
] = NULL
;
491 skb
= dev_alloc_skb(mdp
->rx_buf_sz
);
492 mdp
->rx_skbuff
[i
] = skb
;
495 dma_map_single(&ndev
->dev
, skb
->tail
, mdp
->rx_buf_sz
,
497 skb
->dev
= ndev
; /* Mark as being used by this device. */
498 sh_eth_set_receive_align(skb
);
501 rxdesc
= &mdp
->rx_ring
[i
];
502 rxdesc
->addr
= virt_to_phys(PTR_ALIGN(skb
->data
, 4));
503 rxdesc
->status
= cpu_to_edmac(mdp
, RD_RACT
| RD_RFP
);
505 /* The size of the buffer is 16 byte boundary. */
506 rxdesc
->buffer_length
= ALIGN(mdp
->rx_buf_sz
, 16);
507 /* Rx descriptor address set */
509 ctrl_outl(mdp
->rx_desc_dma
, ioaddr
+ RDLAR
);
510 #if defined(CONFIG_CPU_SUBTYPE_SH7763)
511 ctrl_outl(mdp
->rx_desc_dma
, ioaddr
+ RDFAR
);
516 mdp
->dirty_rx
= (u32
) (i
- RX_RING_SIZE
);
518 /* Mark the last entry as wrapping the ring. */
519 rxdesc
->status
|= cpu_to_edmac(mdp
, RD_RDEL
);
521 memset(mdp
->tx_ring
, 0, tx_ringsize
);
523 /* build Tx ring buffer */
524 for (i
= 0; i
< TX_RING_SIZE
; i
++) {
525 mdp
->tx_skbuff
[i
] = NULL
;
526 txdesc
= &mdp
->tx_ring
[i
];
527 txdesc
->status
= cpu_to_edmac(mdp
, TD_TFP
);
528 txdesc
->buffer_length
= 0;
530 /* Tx descriptor address set */
531 ctrl_outl(mdp
->tx_desc_dma
, ioaddr
+ TDLAR
);
532 #if defined(CONFIG_CPU_SUBTYPE_SH7763)
533 ctrl_outl(mdp
->tx_desc_dma
, ioaddr
+ TDFAR
);
538 txdesc
->status
|= cpu_to_edmac(mdp
, TD_TDLE
);
541 /* Get skb and descriptor buffer */
542 static int sh_eth_ring_init(struct net_device
*ndev
)
544 struct sh_eth_private
*mdp
= netdev_priv(ndev
);
545 int rx_ringsize
, tx_ringsize
, ret
= 0;
548 * +26 gets the maximum ethernet encapsulation, +7 & ~7 because the
549 * card needs room to do 8 byte alignment, +2 so we can reserve
550 * the first 2 bytes, and +16 gets room for the status word from the
553 mdp
->rx_buf_sz
= (ndev
->mtu
<= 1492 ? PKT_BUF_SZ
:
554 (((ndev
->mtu
+ 26 + 7) & ~7) + 2 + 16));
556 mdp
->rx_buf_sz
+= NET_IP_ALIGN
;
558 /* Allocate RX and TX skb rings */
559 mdp
->rx_skbuff
= kmalloc(sizeof(*mdp
->rx_skbuff
) * RX_RING_SIZE
,
561 if (!mdp
->rx_skbuff
) {
562 dev_err(&ndev
->dev
, "Cannot allocate Rx skb\n");
567 mdp
->tx_skbuff
= kmalloc(sizeof(*mdp
->tx_skbuff
) * TX_RING_SIZE
,
569 if (!mdp
->tx_skbuff
) {
570 dev_err(&ndev
->dev
, "Cannot allocate Tx skb\n");
575 /* Allocate all Rx descriptors. */
576 rx_ringsize
= sizeof(struct sh_eth_rxdesc
) * RX_RING_SIZE
;
577 mdp
->rx_ring
= dma_alloc_coherent(NULL
, rx_ringsize
, &mdp
->rx_desc_dma
,
581 dev_err(&ndev
->dev
, "Cannot allocate Rx Ring (size %d bytes)\n",
589 /* Allocate all Tx descriptors. */
590 tx_ringsize
= sizeof(struct sh_eth_txdesc
) * TX_RING_SIZE
;
591 mdp
->tx_ring
= dma_alloc_coherent(NULL
, tx_ringsize
, &mdp
->tx_desc_dma
,
594 dev_err(&ndev
->dev
, "Cannot allocate Tx Ring (size %d bytes)\n",
602 /* free DMA buffer */
603 dma_free_coherent(NULL
, rx_ringsize
, mdp
->rx_ring
, mdp
->rx_desc_dma
);
606 /* Free Rx and Tx skb ring buffer */
607 sh_eth_ring_free(ndev
);
612 static int sh_eth_dev_init(struct net_device
*ndev
)
615 struct sh_eth_private
*mdp
= netdev_priv(ndev
);
616 u32 ioaddr
= ndev
->base_addr
;
617 u_int32_t rx_int_var
, tx_int_var
;
623 /* Descriptor format */
624 sh_eth_ring_format(ndev
);
626 ctrl_outl(mdp
->cd
->rpadir_value
, ioaddr
+ RPADIR
);
628 /* all sh_eth int mask */
629 ctrl_outl(0, ioaddr
+ EESIPR
);
631 #if defined(__LITTLE_ENDIAN__)
632 if (mdp
->cd
->hw_swap
)
633 ctrl_outl(EDMR_EL
, ioaddr
+ EDMR
);
636 ctrl_outl(0, ioaddr
+ EDMR
);
639 ctrl_outl(mdp
->cd
->fdr_value
, ioaddr
+ FDR
);
640 ctrl_outl(0, ioaddr
+ TFTR
);
642 /* Frame recv control */
643 ctrl_outl(mdp
->cd
->rmcr_value
, ioaddr
+ RMCR
);
645 rx_int_var
= mdp
->rx_int_var
= DESC_I_RINT8
| DESC_I_RINT5
;
646 tx_int_var
= mdp
->tx_int_var
= DESC_I_TINT2
;
647 ctrl_outl(rx_int_var
| tx_int_var
, ioaddr
+ TRSCER
);
650 ctrl_outl(0x800, ioaddr
+ BCULR
); /* Burst sycle set */
652 ctrl_outl(mdp
->cd
->fcftr_value
, ioaddr
+ FCFTR
);
654 if (!mdp
->cd
->no_trimd
)
655 ctrl_outl(0, ioaddr
+ TRIMD
);
657 /* Recv frame limit set register */
658 ctrl_outl(RFLR_VALUE
, ioaddr
+ RFLR
);
660 ctrl_outl(ctrl_inl(ioaddr
+ EESR
), ioaddr
+ EESR
);
661 ctrl_outl(mdp
->cd
->eesipr_value
, ioaddr
+ EESIPR
);
663 /* PAUSE Prohibition */
664 val
= (ctrl_inl(ioaddr
+ ECMR
) & ECMR_DM
) |
665 ECMR_ZPF
| (mdp
->duplex
? ECMR_DM
: 0) | ECMR_TE
| ECMR_RE
;
667 ctrl_outl(val
, ioaddr
+ ECMR
);
669 if (mdp
->cd
->set_rate
)
670 mdp
->cd
->set_rate(ndev
);
672 /* E-MAC Status Register clear */
673 ctrl_outl(mdp
->cd
->ecsr_value
, ioaddr
+ ECSR
);
675 /* E-MAC Interrupt Enable register */
676 ctrl_outl(mdp
->cd
->ecsipr_value
, ioaddr
+ ECSIPR
);
678 /* Set MAC address */
679 update_mac_address(ndev
);
683 ctrl_outl(APR_AP
, ioaddr
+ APR
);
685 ctrl_outl(MPR_MP
, ioaddr
+ MPR
);
686 if (mdp
->cd
->tpauser
)
687 ctrl_outl(TPAUSER_UNLIMITED
, ioaddr
+ TPAUSER
);
689 /* Setting the Rx mode will start the Rx process. */
690 ctrl_outl(EDRRR_R
, ioaddr
+ EDRRR
);
692 netif_start_queue(ndev
);
697 /* free Tx skb function */
698 static int sh_eth_txfree(struct net_device
*ndev
)
700 struct sh_eth_private
*mdp
= netdev_priv(ndev
);
701 struct sh_eth_txdesc
*txdesc
;
705 for (; mdp
->cur_tx
- mdp
->dirty_tx
> 0; mdp
->dirty_tx
++) {
706 entry
= mdp
->dirty_tx
% TX_RING_SIZE
;
707 txdesc
= &mdp
->tx_ring
[entry
];
708 if (txdesc
->status
& cpu_to_edmac(mdp
, TD_TACT
))
710 /* Free the original skb. */
711 if (mdp
->tx_skbuff
[entry
]) {
712 dev_kfree_skb_irq(mdp
->tx_skbuff
[entry
]);
713 mdp
->tx_skbuff
[entry
] = NULL
;
716 txdesc
->status
= cpu_to_edmac(mdp
, TD_TFP
);
717 if (entry
>= TX_RING_SIZE
- 1)
718 txdesc
->status
|= cpu_to_edmac(mdp
, TD_TDLE
);
720 mdp
->stats
.tx_packets
++;
721 mdp
->stats
.tx_bytes
+= txdesc
->buffer_length
;
726 /* Packet receive function */
727 static int sh_eth_rx(struct net_device
*ndev
)
729 struct sh_eth_private
*mdp
= netdev_priv(ndev
);
730 struct sh_eth_rxdesc
*rxdesc
;
732 int entry
= mdp
->cur_rx
% RX_RING_SIZE
;
733 int boguscnt
= (mdp
->dirty_rx
+ RX_RING_SIZE
) - mdp
->cur_rx
;
738 rxdesc
= &mdp
->rx_ring
[entry
];
739 while (!(rxdesc
->status
& cpu_to_edmac(mdp
, RD_RACT
))) {
740 desc_status
= edmac_to_cpu(mdp
, rxdesc
->status
);
741 pkt_len
= rxdesc
->frame_length
;
746 if (!(desc_status
& RDFEND
))
747 mdp
->stats
.rx_length_errors
++;
749 if (desc_status
& (RD_RFS1
| RD_RFS2
| RD_RFS3
| RD_RFS4
|
750 RD_RFS5
| RD_RFS6
| RD_RFS10
)) {
751 mdp
->stats
.rx_errors
++;
752 if (desc_status
& RD_RFS1
)
753 mdp
->stats
.rx_crc_errors
++;
754 if (desc_status
& RD_RFS2
)
755 mdp
->stats
.rx_frame_errors
++;
756 if (desc_status
& RD_RFS3
)
757 mdp
->stats
.rx_length_errors
++;
758 if (desc_status
& RD_RFS4
)
759 mdp
->stats
.rx_length_errors
++;
760 if (desc_status
& RD_RFS6
)
761 mdp
->stats
.rx_missed_errors
++;
762 if (desc_status
& RD_RFS10
)
763 mdp
->stats
.rx_over_errors
++;
765 if (!mdp
->cd
->hw_swap
)
767 phys_to_virt(ALIGN(rxdesc
->addr
, 4)),
769 skb
= mdp
->rx_skbuff
[entry
];
770 mdp
->rx_skbuff
[entry
] = NULL
;
772 skb_reserve(skb
, NET_IP_ALIGN
);
773 skb_put(skb
, pkt_len
);
774 skb
->protocol
= eth_type_trans(skb
, ndev
);
776 mdp
->stats
.rx_packets
++;
777 mdp
->stats
.rx_bytes
+= pkt_len
;
779 rxdesc
->status
|= cpu_to_edmac(mdp
, RD_RACT
);
780 entry
= (++mdp
->cur_rx
) % RX_RING_SIZE
;
781 rxdesc
= &mdp
->rx_ring
[entry
];
784 /* Refill the Rx ring buffers. */
785 for (; mdp
->cur_rx
- mdp
->dirty_rx
> 0; mdp
->dirty_rx
++) {
786 entry
= mdp
->dirty_rx
% RX_RING_SIZE
;
787 rxdesc
= &mdp
->rx_ring
[entry
];
788 /* The size of the buffer is 16 byte boundary. */
789 rxdesc
->buffer_length
= ALIGN(mdp
->rx_buf_sz
, 16);
791 if (mdp
->rx_skbuff
[entry
] == NULL
) {
792 skb
= dev_alloc_skb(mdp
->rx_buf_sz
);
793 mdp
->rx_skbuff
[entry
] = skb
;
795 break; /* Better luck next round. */
796 dma_map_single(&ndev
->dev
, skb
->tail
, mdp
->rx_buf_sz
,
799 sh_eth_set_receive_align(skb
);
801 skb_checksum_none_assert(skb
);
802 rxdesc
->addr
= virt_to_phys(PTR_ALIGN(skb
->data
, 4));
804 if (entry
>= RX_RING_SIZE
- 1)
806 cpu_to_edmac(mdp
, RD_RACT
| RD_RFP
| RD_RDEL
);
809 cpu_to_edmac(mdp
, RD_RACT
| RD_RFP
);
812 /* Restart Rx engine if stopped. */
813 /* If we don't need to check status, don't. -KDU */
814 if (!(ctrl_inl(ndev
->base_addr
+ EDRRR
) & EDRRR_R
))
815 ctrl_outl(EDRRR_R
, ndev
->base_addr
+ EDRRR
);
820 /* error control function */
821 static void sh_eth_error(struct net_device
*ndev
, int intr_status
)
823 struct sh_eth_private
*mdp
= netdev_priv(ndev
);
824 u32 ioaddr
= ndev
->base_addr
;
829 if (intr_status
& EESR_ECI
) {
830 felic_stat
= ctrl_inl(ioaddr
+ ECSR
);
831 ctrl_outl(felic_stat
, ioaddr
+ ECSR
); /* clear int */
832 if (felic_stat
& ECSR_ICD
)
833 mdp
->stats
.tx_carrier_errors
++;
834 if (felic_stat
& ECSR_LCHNG
) {
836 if (mdp
->cd
->no_psr
|| mdp
->no_ether_link
) {
837 if (mdp
->link
== PHY_DOWN
)
840 link_stat
= PHY_ST_LINK
;
842 link_stat
= (ctrl_inl(ioaddr
+ PSR
));
843 if (mdp
->ether_link_active_low
)
844 link_stat
= ~link_stat
;
846 if (!(link_stat
& PHY_ST_LINK
)) {
847 /* Link Down : disable tx and rx */
848 ctrl_outl(ctrl_inl(ioaddr
+ ECMR
) &
849 ~(ECMR_RE
| ECMR_TE
), ioaddr
+ ECMR
);
852 ctrl_outl(ctrl_inl(ioaddr
+ EESIPR
) &
853 ~DMAC_M_ECI
, ioaddr
+ EESIPR
);
855 ctrl_outl(ctrl_inl(ioaddr
+ ECSR
),
857 ctrl_outl(ctrl_inl(ioaddr
+ EESIPR
) |
858 DMAC_M_ECI
, ioaddr
+ EESIPR
);
859 /* enable tx and rx */
860 ctrl_outl(ctrl_inl(ioaddr
+ ECMR
) |
861 (ECMR_RE
| ECMR_TE
), ioaddr
+ ECMR
);
866 if (intr_status
& EESR_TWB
) {
867 /* Write buck end. unused write back interrupt */
868 if (intr_status
& EESR_TABT
) /* Transmit Abort int */
869 mdp
->stats
.tx_aborted_errors
++;
872 if (intr_status
& EESR_RABT
) {
873 /* Receive Abort int */
874 if (intr_status
& EESR_RFRMER
) {
875 /* Receive Frame Overflow int */
876 mdp
->stats
.rx_frame_errors
++;
877 dev_err(&ndev
->dev
, "Receive Frame Overflow\n");
881 if (!mdp
->cd
->no_ade
) {
882 if (intr_status
& EESR_ADE
&& intr_status
& EESR_TDE
&&
883 intr_status
& EESR_TFE
)
884 mdp
->stats
.tx_fifo_errors
++;
887 if (intr_status
& EESR_RDE
) {
888 /* Receive Descriptor Empty int */
889 mdp
->stats
.rx_over_errors
++;
891 if (ctrl_inl(ioaddr
+ EDRRR
) ^ EDRRR_R
)
892 ctrl_outl(EDRRR_R
, ioaddr
+ EDRRR
);
893 dev_err(&ndev
->dev
, "Receive Descriptor Empty\n");
895 if (intr_status
& EESR_RFE
) {
896 /* Receive FIFO Overflow int */
897 mdp
->stats
.rx_fifo_errors
++;
898 dev_err(&ndev
->dev
, "Receive FIFO Overflow\n");
901 mask
= EESR_TWB
| EESR_TABT
| EESR_ADE
| EESR_TDE
| EESR_TFE
;
904 if (intr_status
& mask
) {
906 u32 edtrr
= ctrl_inl(ndev
->base_addr
+ EDTRR
);
908 dev_err(&ndev
->dev
, "TX error. status=%8.8x cur_tx=%8.8x ",
909 intr_status
, mdp
->cur_tx
);
910 dev_err(&ndev
->dev
, "dirty_tx=%8.8x state=%8.8x EDTRR=%8.8x.\n",
911 mdp
->dirty_tx
, (u32
) ndev
->state
, edtrr
);
912 /* dirty buffer free */
916 if (edtrr
^ EDTRR_TRNS
) {
918 ctrl_outl(EDTRR_TRNS
, ndev
->base_addr
+ EDTRR
);
921 netif_wake_queue(ndev
);
925 static irqreturn_t
sh_eth_interrupt(int irq
, void *netdev
)
927 struct net_device
*ndev
= netdev
;
928 struct sh_eth_private
*mdp
= netdev_priv(ndev
);
929 struct sh_eth_cpu_data
*cd
= mdp
->cd
;
930 irqreturn_t ret
= IRQ_NONE
;
931 u32 ioaddr
, intr_status
= 0;
933 ioaddr
= ndev
->base_addr
;
934 spin_lock(&mdp
->lock
);
936 /* Get interrpt stat */
937 intr_status
= ctrl_inl(ioaddr
+ EESR
);
938 /* Clear interrupt */
939 if (intr_status
& (EESR_FRC
| EESR_RMAF
| EESR_RRF
|
940 EESR_RTLF
| EESR_RTSF
| EESR_PRE
| EESR_CERF
|
941 cd
->tx_check
| cd
->eesr_err_check
)) {
942 ctrl_outl(intr_status
, ioaddr
+ EESR
);
947 if (intr_status
& (EESR_FRC
| /* Frame recv*/
948 EESR_RMAF
| /* Multi cast address recv*/
949 EESR_RRF
| /* Bit frame recv */
950 EESR_RTLF
| /* Long frame recv*/
951 EESR_RTSF
| /* short frame recv */
952 EESR_PRE
| /* PHY-LSI recv error */
953 EESR_CERF
)){ /* recv frame CRC error */
958 if (intr_status
& cd
->tx_check
) {
960 netif_wake_queue(ndev
);
963 if (intr_status
& cd
->eesr_err_check
)
964 sh_eth_error(ndev
, intr_status
);
967 spin_unlock(&mdp
->lock
);
972 static void sh_eth_timer(unsigned long data
)
974 struct net_device
*ndev
= (struct net_device
*)data
;
975 struct sh_eth_private
*mdp
= netdev_priv(ndev
);
977 mod_timer(&mdp
->timer
, jiffies
+ (10 * HZ
));
980 /* PHY state control function */
981 static void sh_eth_adjust_link(struct net_device
*ndev
)
983 struct sh_eth_private
*mdp
= netdev_priv(ndev
);
984 struct phy_device
*phydev
= mdp
->phydev
;
985 u32 ioaddr
= ndev
->base_addr
;
988 if (phydev
->link
!= PHY_DOWN
) {
989 if (phydev
->duplex
!= mdp
->duplex
) {
991 mdp
->duplex
= phydev
->duplex
;
992 if (mdp
->cd
->set_duplex
)
993 mdp
->cd
->set_duplex(ndev
);
996 if (phydev
->speed
!= mdp
->speed
) {
998 mdp
->speed
= phydev
->speed
;
999 if (mdp
->cd
->set_rate
)
1000 mdp
->cd
->set_rate(ndev
);
1002 if (mdp
->link
== PHY_DOWN
) {
1003 ctrl_outl((ctrl_inl(ioaddr
+ ECMR
) & ~ECMR_TXF
)
1004 | ECMR_DM
, ioaddr
+ ECMR
);
1006 mdp
->link
= phydev
->link
;
1008 } else if (mdp
->link
) {
1010 mdp
->link
= PHY_DOWN
;
1016 phy_print_status(phydev
);
1019 /* PHY init function */
1020 static int sh_eth_phy_init(struct net_device
*ndev
)
1022 struct sh_eth_private
*mdp
= netdev_priv(ndev
);
1023 char phy_id
[MII_BUS_ID_SIZE
+ 3];
1024 struct phy_device
*phydev
= NULL
;
1026 snprintf(phy_id
, sizeof(phy_id
), PHY_ID_FMT
,
1027 mdp
->mii_bus
->id
, mdp
->phy_id
);
1029 mdp
->link
= PHY_DOWN
;
1033 /* Try connect to PHY */
1034 phydev
= phy_connect(ndev
, phy_id
, sh_eth_adjust_link
,
1035 0, PHY_INTERFACE_MODE_MII
);
1036 if (IS_ERR(phydev
)) {
1037 dev_err(&ndev
->dev
, "phy_connect failed\n");
1038 return PTR_ERR(phydev
);
1041 dev_info(&ndev
->dev
, "attached phy %i to driver %s\n",
1042 phydev
->addr
, phydev
->drv
->name
);
1044 mdp
->phydev
= phydev
;
1049 /* PHY control start function */
1050 static int sh_eth_phy_start(struct net_device
*ndev
)
1052 struct sh_eth_private
*mdp
= netdev_priv(ndev
);
1055 ret
= sh_eth_phy_init(ndev
);
1059 /* reset phy - this also wakes it from PDOWN */
1060 phy_write(mdp
->phydev
, MII_BMCR
, BMCR_RESET
);
1061 phy_start(mdp
->phydev
);
1066 /* network device open function */
1067 static int sh_eth_open(struct net_device
*ndev
)
1070 struct sh_eth_private
*mdp
= netdev_priv(ndev
);
1072 pm_runtime_get_sync(&mdp
->pdev
->dev
);
1074 ret
= request_irq(ndev
->irq
, sh_eth_interrupt
,
1075 #if defined(CONFIG_CPU_SUBTYPE_SH7763) || \
1076 defined(CONFIG_CPU_SUBTYPE_SH7764) || \
1077 defined(CONFIG_CPU_SUBTYPE_SH7757)
1084 dev_err(&ndev
->dev
, "Can not assign IRQ number\n");
1088 /* Descriptor set */
1089 ret
= sh_eth_ring_init(ndev
);
1094 ret
= sh_eth_dev_init(ndev
);
1098 /* PHY control start*/
1099 ret
= sh_eth_phy_start(ndev
);
1103 /* Set the timer to check for link beat. */
1104 init_timer(&mdp
->timer
);
1105 mdp
->timer
.expires
= (jiffies
+ (24 * HZ
)) / 10;/* 2.4 sec. */
1106 setup_timer(&mdp
->timer
, sh_eth_timer
, (unsigned long)ndev
);
1111 free_irq(ndev
->irq
, ndev
);
1112 pm_runtime_put_sync(&mdp
->pdev
->dev
);
1116 /* Timeout function */
1117 static void sh_eth_tx_timeout(struct net_device
*ndev
)
1119 struct sh_eth_private
*mdp
= netdev_priv(ndev
);
1120 u32 ioaddr
= ndev
->base_addr
;
1121 struct sh_eth_rxdesc
*rxdesc
;
1124 netif_stop_queue(ndev
);
1126 /* worning message out. */
1127 printk(KERN_WARNING
"%s: transmit timed out, status %8.8x,"
1128 " resetting...\n", ndev
->name
, (int)ctrl_inl(ioaddr
+ EESR
));
1130 /* tx_errors count up */
1131 mdp
->stats
.tx_errors
++;
1134 del_timer_sync(&mdp
->timer
);
1136 /* Free all the skbuffs in the Rx queue. */
1137 for (i
= 0; i
< RX_RING_SIZE
; i
++) {
1138 rxdesc
= &mdp
->rx_ring
[i
];
1140 rxdesc
->addr
= 0xBADF00D0;
1141 if (mdp
->rx_skbuff
[i
])
1142 dev_kfree_skb(mdp
->rx_skbuff
[i
]);
1143 mdp
->rx_skbuff
[i
] = NULL
;
1145 for (i
= 0; i
< TX_RING_SIZE
; i
++) {
1146 if (mdp
->tx_skbuff
[i
])
1147 dev_kfree_skb(mdp
->tx_skbuff
[i
]);
1148 mdp
->tx_skbuff
[i
] = NULL
;
1152 sh_eth_dev_init(ndev
);
1155 mdp
->timer
.expires
= (jiffies
+ (24 * HZ
)) / 10;/* 2.4 sec. */
1156 add_timer(&mdp
->timer
);
1159 /* Packet transmit function */
1160 static int sh_eth_start_xmit(struct sk_buff
*skb
, struct net_device
*ndev
)
1162 struct sh_eth_private
*mdp
= netdev_priv(ndev
);
1163 struct sh_eth_txdesc
*txdesc
;
1165 unsigned long flags
;
1167 spin_lock_irqsave(&mdp
->lock
, flags
);
1168 if ((mdp
->cur_tx
- mdp
->dirty_tx
) >= (TX_RING_SIZE
- 4)) {
1169 if (!sh_eth_txfree(ndev
)) {
1170 netif_stop_queue(ndev
);
1171 spin_unlock_irqrestore(&mdp
->lock
, flags
);
1172 return NETDEV_TX_BUSY
;
1175 spin_unlock_irqrestore(&mdp
->lock
, flags
);
1177 entry
= mdp
->cur_tx
% TX_RING_SIZE
;
1178 mdp
->tx_skbuff
[entry
] = skb
;
1179 txdesc
= &mdp
->tx_ring
[entry
];
1180 txdesc
->addr
= virt_to_phys(skb
->data
);
1182 if (!mdp
->cd
->hw_swap
)
1183 sh_eth_soft_swap(phys_to_virt(ALIGN(txdesc
->addr
, 4)),
1186 __flush_purge_region(skb
->data
, skb
->len
);
1187 if (skb
->len
< ETHERSMALL
)
1188 txdesc
->buffer_length
= ETHERSMALL
;
1190 txdesc
->buffer_length
= skb
->len
;
1192 if (entry
>= TX_RING_SIZE
- 1)
1193 txdesc
->status
|= cpu_to_edmac(mdp
, TD_TACT
| TD_TDLE
);
1195 txdesc
->status
|= cpu_to_edmac(mdp
, TD_TACT
);
1199 if (!(ctrl_inl(ndev
->base_addr
+ EDTRR
) & EDTRR_TRNS
))
1200 ctrl_outl(EDTRR_TRNS
, ndev
->base_addr
+ EDTRR
);
1202 return NETDEV_TX_OK
;
1205 /* device close function */
1206 static int sh_eth_close(struct net_device
*ndev
)
1208 struct sh_eth_private
*mdp
= netdev_priv(ndev
);
1209 u32 ioaddr
= ndev
->base_addr
;
1212 netif_stop_queue(ndev
);
1214 /* Disable interrupts by clearing the interrupt mask. */
1215 ctrl_outl(0x0000, ioaddr
+ EESIPR
);
1217 /* Stop the chip's Tx and Rx processes. */
1218 ctrl_outl(0, ioaddr
+ EDTRR
);
1219 ctrl_outl(0, ioaddr
+ EDRRR
);
1221 /* PHY Disconnect */
1223 phy_stop(mdp
->phydev
);
1224 phy_disconnect(mdp
->phydev
);
1227 free_irq(ndev
->irq
, ndev
);
1229 del_timer_sync(&mdp
->timer
);
1231 /* Free all the skbuffs in the Rx queue. */
1232 sh_eth_ring_free(ndev
);
1234 /* free DMA buffer */
1235 ringsize
= sizeof(struct sh_eth_rxdesc
) * RX_RING_SIZE
;
1236 dma_free_coherent(NULL
, ringsize
, mdp
->rx_ring
, mdp
->rx_desc_dma
);
1238 /* free DMA buffer */
1239 ringsize
= sizeof(struct sh_eth_txdesc
) * TX_RING_SIZE
;
1240 dma_free_coherent(NULL
, ringsize
, mdp
->tx_ring
, mdp
->tx_desc_dma
);
1242 pm_runtime_put_sync(&mdp
->pdev
->dev
);
1247 static struct net_device_stats
*sh_eth_get_stats(struct net_device
*ndev
)
1249 struct sh_eth_private
*mdp
= netdev_priv(ndev
);
1250 u32 ioaddr
= ndev
->base_addr
;
1252 pm_runtime_get_sync(&mdp
->pdev
->dev
);
1254 mdp
->stats
.tx_dropped
+= ctrl_inl(ioaddr
+ TROCR
);
1255 ctrl_outl(0, ioaddr
+ TROCR
); /* (write clear) */
1256 mdp
->stats
.collisions
+= ctrl_inl(ioaddr
+ CDCR
);
1257 ctrl_outl(0, ioaddr
+ CDCR
); /* (write clear) */
1258 mdp
->stats
.tx_carrier_errors
+= ctrl_inl(ioaddr
+ LCCR
);
1259 ctrl_outl(0, ioaddr
+ LCCR
); /* (write clear) */
1260 #if defined(CONFIG_CPU_SUBTYPE_SH7763)
1261 mdp
->stats
.tx_carrier_errors
+= ctrl_inl(ioaddr
+ CERCR
);/* CERCR */
1262 ctrl_outl(0, ioaddr
+ CERCR
); /* (write clear) */
1263 mdp
->stats
.tx_carrier_errors
+= ctrl_inl(ioaddr
+ CEECR
);/* CEECR */
1264 ctrl_outl(0, ioaddr
+ CEECR
); /* (write clear) */
1266 mdp
->stats
.tx_carrier_errors
+= ctrl_inl(ioaddr
+ CNDCR
);
1267 ctrl_outl(0, ioaddr
+ CNDCR
); /* (write clear) */
1269 pm_runtime_put_sync(&mdp
->pdev
->dev
);
1274 /* ioctl to device funciotn*/
1275 static int sh_eth_do_ioctl(struct net_device
*ndev
, struct ifreq
*rq
,
1278 struct sh_eth_private
*mdp
= netdev_priv(ndev
);
1279 struct phy_device
*phydev
= mdp
->phydev
;
1281 if (!netif_running(ndev
))
1287 return phy_mii_ioctl(phydev
, rq
, cmd
);
1290 #if defined(SH_ETH_HAS_TSU)
1291 /* Multicast reception directions set */
1292 static void sh_eth_set_multicast_list(struct net_device
*ndev
)
1294 u32 ioaddr
= ndev
->base_addr
;
1296 if (ndev
->flags
& IFF_PROMISC
) {
1297 /* Set promiscuous. */
1298 ctrl_outl((ctrl_inl(ioaddr
+ ECMR
) & ~ECMR_MCT
) | ECMR_PRM
,
1301 /* Normal, unicast/broadcast-only mode. */
1302 ctrl_outl((ctrl_inl(ioaddr
+ ECMR
) & ~ECMR_PRM
) | ECMR_MCT
,
1307 /* SuperH's TSU register init function */
1308 static void sh_eth_tsu_init(u32 ioaddr
)
1310 ctrl_outl(0, ioaddr
+ TSU_FWEN0
); /* Disable forward(0->1) */
1311 ctrl_outl(0, ioaddr
+ TSU_FWEN1
); /* Disable forward(1->0) */
1312 ctrl_outl(0, ioaddr
+ TSU_FCM
); /* forward fifo 3k-3k */
1313 ctrl_outl(0xc, ioaddr
+ TSU_BSYSL0
);
1314 ctrl_outl(0xc, ioaddr
+ TSU_BSYSL1
);
1315 ctrl_outl(0, ioaddr
+ TSU_PRISL0
);
1316 ctrl_outl(0, ioaddr
+ TSU_PRISL1
);
1317 ctrl_outl(0, ioaddr
+ TSU_FWSL0
);
1318 ctrl_outl(0, ioaddr
+ TSU_FWSL1
);
1319 ctrl_outl(TSU_FWSLC_POSTENU
| TSU_FWSLC_POSTENL
, ioaddr
+ TSU_FWSLC
);
1320 #if defined(CONFIG_CPU_SUBTYPE_SH7763)
1321 ctrl_outl(0, ioaddr
+ TSU_QTAG0
); /* Disable QTAG(0->1) */
1322 ctrl_outl(0, ioaddr
+ TSU_QTAG1
); /* Disable QTAG(1->0) */
1324 ctrl_outl(0, ioaddr
+ TSU_QTAGM0
); /* Disable QTAG(0->1) */
1325 ctrl_outl(0, ioaddr
+ TSU_QTAGM1
); /* Disable QTAG(1->0) */
1327 ctrl_outl(0, ioaddr
+ TSU_FWSR
); /* all interrupt status clear */
1328 ctrl_outl(0, ioaddr
+ TSU_FWINMK
); /* Disable all interrupt */
1329 ctrl_outl(0, ioaddr
+ TSU_TEN
); /* Disable all CAM entry */
1330 ctrl_outl(0, ioaddr
+ TSU_POST1
); /* Disable CAM entry [ 0- 7] */
1331 ctrl_outl(0, ioaddr
+ TSU_POST2
); /* Disable CAM entry [ 8-15] */
1332 ctrl_outl(0, ioaddr
+ TSU_POST3
); /* Disable CAM entry [16-23] */
1333 ctrl_outl(0, ioaddr
+ TSU_POST4
); /* Disable CAM entry [24-31] */
1335 #endif /* SH_ETH_HAS_TSU */
1337 /* MDIO bus release function */
1338 static int sh_mdio_release(struct net_device
*ndev
)
1340 struct mii_bus
*bus
= dev_get_drvdata(&ndev
->dev
);
1342 /* unregister mdio bus */
1343 mdiobus_unregister(bus
);
1345 /* remove mdio bus info from net_device */
1346 dev_set_drvdata(&ndev
->dev
, NULL
);
1348 /* free interrupts memory */
1351 /* free bitbang info */
1352 free_mdio_bitbang(bus
);
1357 /* MDIO bus init function */
1358 static int sh_mdio_init(struct net_device
*ndev
, int id
)
1361 struct bb_info
*bitbang
;
1362 struct sh_eth_private
*mdp
= netdev_priv(ndev
);
1364 /* create bit control struct for PHY */
1365 bitbang
= kzalloc(sizeof(struct bb_info
), GFP_KERNEL
);
1372 bitbang
->addr
= ndev
->base_addr
+ PIR
;
1373 bitbang
->mdi_msk
= 0x08;
1374 bitbang
->mdo_msk
= 0x04;
1375 bitbang
->mmd_msk
= 0x02;/* MMD */
1376 bitbang
->mdc_msk
= 0x01;
1377 bitbang
->ctrl
.ops
= &bb_ops
;
1379 /* MII controller setting */
1380 mdp
->mii_bus
= alloc_mdio_bitbang(&bitbang
->ctrl
);
1381 if (!mdp
->mii_bus
) {
1383 goto out_free_bitbang
;
1386 /* Hook up MII support for ethtool */
1387 mdp
->mii_bus
->name
= "sh_mii";
1388 mdp
->mii_bus
->parent
= &ndev
->dev
;
1389 snprintf(mdp
->mii_bus
->id
, MII_BUS_ID_SIZE
, "%x", id
);
1392 mdp
->mii_bus
->irq
= kmalloc(sizeof(int)*PHY_MAX_ADDR
, GFP_KERNEL
);
1393 if (!mdp
->mii_bus
->irq
) {
1398 for (i
= 0; i
< PHY_MAX_ADDR
; i
++)
1399 mdp
->mii_bus
->irq
[i
] = PHY_POLL
;
1401 /* regist mdio bus */
1402 ret
= mdiobus_register(mdp
->mii_bus
);
1406 dev_set_drvdata(&ndev
->dev
, mdp
->mii_bus
);
1411 kfree(mdp
->mii_bus
->irq
);
1414 free_mdio_bitbang(mdp
->mii_bus
);
1423 static const struct net_device_ops sh_eth_netdev_ops
= {
1424 .ndo_open
= sh_eth_open
,
1425 .ndo_stop
= sh_eth_close
,
1426 .ndo_start_xmit
= sh_eth_start_xmit
,
1427 .ndo_get_stats
= sh_eth_get_stats
,
1428 #if defined(SH_ETH_HAS_TSU)
1429 .ndo_set_multicast_list
= sh_eth_set_multicast_list
,
1431 .ndo_tx_timeout
= sh_eth_tx_timeout
,
1432 .ndo_do_ioctl
= sh_eth_do_ioctl
,
1433 .ndo_validate_addr
= eth_validate_addr
,
1434 .ndo_set_mac_address
= eth_mac_addr
,
1435 .ndo_change_mtu
= eth_change_mtu
,
1438 static int sh_eth_drv_probe(struct platform_device
*pdev
)
1441 struct resource
*res
;
1442 struct net_device
*ndev
= NULL
;
1443 struct sh_eth_private
*mdp
;
1444 struct sh_eth_plat_data
*pd
;
1447 res
= platform_get_resource(pdev
, IORESOURCE_MEM
, 0);
1448 if (unlikely(res
== NULL
)) {
1449 dev_err(&pdev
->dev
, "invalid resource\n");
1454 ndev
= alloc_etherdev(sizeof(struct sh_eth_private
));
1456 dev_err(&pdev
->dev
, "Could not allocate device.\n");
1461 /* The sh Ether-specific entries in the device structure. */
1462 ndev
->base_addr
= res
->start
;
1468 ret
= platform_get_irq(pdev
, 0);
1475 SET_NETDEV_DEV(ndev
, &pdev
->dev
);
1477 /* Fill in the fields of the device structure with ethernet values. */
1480 mdp
= netdev_priv(ndev
);
1481 spin_lock_init(&mdp
->lock
);
1483 pm_runtime_enable(&pdev
->dev
);
1484 pm_runtime_resume(&pdev
->dev
);
1486 pd
= (struct sh_eth_plat_data
*)(pdev
->dev
.platform_data
);
1488 mdp
->phy_id
= pd
->phy
;
1490 mdp
->edmac_endian
= pd
->edmac_endian
;
1491 mdp
->no_ether_link
= pd
->no_ether_link
;
1492 mdp
->ether_link_active_low
= pd
->ether_link_active_low
;
1495 mdp
->cd
= &sh_eth_my_cpu_data
;
1496 sh_eth_set_default_cpu_data(mdp
->cd
);
1499 ndev
->netdev_ops
= &sh_eth_netdev_ops
;
1500 ndev
->watchdog_timeo
= TX_TIMEOUT
;
1502 mdp
->post_rx
= POST_RX
>> (devno
<< 1);
1503 mdp
->post_fw
= POST_FW
>> (devno
<< 1);
1505 /* read and set MAC address */
1506 read_mac_address(ndev
, pd
->mac_addr
);
1508 /* First device only init */
1510 if (mdp
->cd
->chip_reset
)
1511 mdp
->cd
->chip_reset(ndev
);
1513 #if defined(SH_ETH_HAS_TSU)
1514 /* TSU init (Init only)*/
1515 sh_eth_tsu_init(SH_TSU_ADDR
);
1519 /* network device register */
1520 ret
= register_netdev(ndev
);
1525 ret
= sh_mdio_init(ndev
, pdev
->id
);
1527 goto out_unregister
;
1529 /* print device infomation */
1530 pr_info("Base address at 0x%x, %pM, IRQ %d.\n",
1531 (u32
)ndev
->base_addr
, ndev
->dev_addr
, ndev
->irq
);
1533 platform_set_drvdata(pdev
, ndev
);
1538 unregister_netdev(ndev
);
1549 static int sh_eth_drv_remove(struct platform_device
*pdev
)
1551 struct net_device
*ndev
= platform_get_drvdata(pdev
);
1553 sh_mdio_release(ndev
);
1554 unregister_netdev(ndev
);
1555 flush_scheduled_work();
1556 pm_runtime_disable(&pdev
->dev
);
1558 platform_set_drvdata(pdev
, NULL
);
1563 static int sh_eth_runtime_nop(struct device
*dev
)
1566 * Runtime PM callback shared between ->runtime_suspend()
1567 * and ->runtime_resume(). Simply returns success.
1569 * This driver re-initializes all registers after
1570 * pm_runtime_get_sync() anyway so there is no need
1571 * to save and restore registers here.
1576 static struct dev_pm_ops sh_eth_dev_pm_ops
= {
1577 .runtime_suspend
= sh_eth_runtime_nop
,
1578 .runtime_resume
= sh_eth_runtime_nop
,
1581 static struct platform_driver sh_eth_driver
= {
1582 .probe
= sh_eth_drv_probe
,
1583 .remove
= sh_eth_drv_remove
,
1586 .pm
= &sh_eth_dev_pm_ops
,
1590 static int __init
sh_eth_init(void)
1592 return platform_driver_register(&sh_eth_driver
);
1595 static void __exit
sh_eth_cleanup(void)
1597 platform_driver_unregister(&sh_eth_driver
);
1600 module_init(sh_eth_init
);
1601 module_exit(sh_eth_cleanup
);
1603 MODULE_AUTHOR("Nobuhiro Iwamatsu, Yoshihiro Shimoda");
1604 MODULE_DESCRIPTION("Renesas SuperH Ethernet driver");
1605 MODULE_LICENSE("GPL v2");