2 * drivers/char/watchdog/davinci_wdt.c
4 * Watchdog driver for DaVinci DM644x/DM646x processors
6 * Copyright (C) 2006 Texas Instruments.
8 * 2007 (c) MontaVista Software, Inc. This file is licensed under
9 * the terms of the GNU General Public License version 2. This program
10 * is licensed "as is" without any warranty of any kind, whether express
14 #include <linux/module.h>
15 #include <linux/moduleparam.h>
16 #include <linux/types.h>
17 #include <linux/kernel.h>
19 #include <linux/miscdevice.h>
20 #include <linux/watchdog.h>
21 #include <linux/init.h>
22 #include <linux/bitops.h>
23 #include <linux/platform_device.h>
24 #include <linux/spinlock.h>
25 #include <linux/uaccess.h>
27 #include <linux/device.h>
29 #define MODULE_NAME "DAVINCI-WDT: "
31 #define DEFAULT_HEARTBEAT 60
32 #define MAX_HEARTBEAT 600 /* really the max margin is 264/27MHz*/
34 /* Timer register set definition */
45 /* TCR bit definitions */
46 #define ENAMODE12_DISABLED (0 << 6)
47 #define ENAMODE12_ONESHOT (1 << 6)
48 #define ENAMODE12_PERIODIC (2 << 6)
50 /* TGCR bit definitions */
51 #define TIM12RS_UNRESET (1 << 0)
52 #define TIM34RS_UNRESET (1 << 1)
53 #define TIMMODE_64BIT_WDOG (2 << 2)
55 /* WDTCR bit definitions */
56 #define WDEN (1 << 14)
57 #define WDFLAG (1 << 15)
58 #define WDKEY_SEQ0 (0xa5c6 << 16)
59 #define WDKEY_SEQ1 (0xda7e << 16)
61 static int heartbeat
= DEFAULT_HEARTBEAT
;
63 static DEFINE_SPINLOCK(io_lock
);
64 static unsigned long wdt_status
;
66 #define WDT_OK_TO_CLOSE 1
67 #define WDT_REGION_INITED 2
68 #define WDT_DEVICE_INITED 3
70 static struct resource
*wdt_mem
;
71 static void __iomem
*wdt_base
;
73 static void wdt_service(void)
77 /* put watchdog in service state */
78 iowrite32(WDKEY_SEQ0
, wdt_base
+ WDTCR
);
79 /* put watchdog in active state */
80 iowrite32(WDKEY_SEQ1
, wdt_base
+ WDTCR
);
82 spin_unlock(&io_lock
);
85 static void wdt_enable(void)
92 /* disable, internal clock source */
93 iowrite32(0, wdt_base
+ TCR
);
94 /* reset timer, set mode to 64-bit watchdog, and unreset */
95 iowrite32(0, wdt_base
+ TGCR
);
96 tgcr
= TIMMODE_64BIT_WDOG
| TIM12RS_UNRESET
| TIM34RS_UNRESET
;
97 iowrite32(tgcr
, wdt_base
+ TGCR
);
98 /* clear counter regs */
99 iowrite32(0, wdt_base
+ TIM12
);
100 iowrite32(0, wdt_base
+ TIM34
);
101 /* set timeout period */
102 timer_margin
= (((u64
)heartbeat
* CLOCK_TICK_RATE
) & 0xffffffff);
103 iowrite32(timer_margin
, wdt_base
+ PRD12
);
104 timer_margin
= (((u64
)heartbeat
* CLOCK_TICK_RATE
) >> 32);
105 iowrite32(timer_margin
, wdt_base
+ PRD34
);
106 /* enable run continuously */
107 iowrite32(ENAMODE12_PERIODIC
, wdt_base
+ TCR
);
108 /* Once the WDT is in pre-active state write to
109 * TIM12, TIM34, PRD12, PRD34, TCR, TGCR, WDTCR are
110 * write protected (except for the WDKEY field)
112 /* put watchdog in pre-active state */
113 iowrite32(WDKEY_SEQ0
| WDEN
, wdt_base
+ WDTCR
);
114 /* put watchdog in active state */
115 iowrite32(WDKEY_SEQ1
| WDEN
, wdt_base
+ WDTCR
);
117 spin_unlock(&io_lock
);
120 static int davinci_wdt_open(struct inode
*inode
, struct file
*file
)
122 if (test_and_set_bit(WDT_IN_USE
, &wdt_status
))
127 return nonseekable_open(inode
, file
);
131 davinci_wdt_write(struct file
*file
, const char *data
, size_t len
,
140 static struct watchdog_info ident
= {
141 .options
= WDIOF_KEEPALIVEPING
,
142 .identity
= "DaVinci Watchdog",
145 static long davinci_wdt_ioctl(struct file
*file
,
146 unsigned int cmd
, unsigned long arg
)
151 case WDIOC_GETSUPPORT
:
152 ret
= copy_to_user((struct watchdog_info
*)arg
, &ident
,
153 sizeof(ident
)) ? -EFAULT
: 0;
156 case WDIOC_GETSTATUS
:
157 case WDIOC_GETBOOTSTATUS
:
158 ret
= put_user(0, (int *)arg
);
161 case WDIOC_KEEPALIVE
:
166 case WDIOC_GETTIMEOUT
:
167 ret
= put_user(heartbeat
, (int *)arg
);
173 static int davinci_wdt_release(struct inode
*inode
, struct file
*file
)
176 clear_bit(WDT_IN_USE
, &wdt_status
);
181 static const struct file_operations davinci_wdt_fops
= {
182 .owner
= THIS_MODULE
,
184 .write
= davinci_wdt_write
,
185 .unlocked_ioctl
= davinci_wdt_ioctl
,
186 .open
= davinci_wdt_open
,
187 .release
= davinci_wdt_release
,
190 static struct miscdevice davinci_wdt_miscdev
= {
191 .minor
= WATCHDOG_MINOR
,
193 .fops
= &davinci_wdt_fops
,
196 static int davinci_wdt_probe(struct platform_device
*pdev
)
199 struct resource
*res
;
200 struct device
*dev
= &pdev
->dev
;
202 if (heartbeat
< 1 || heartbeat
> MAX_HEARTBEAT
)
203 heartbeat
= DEFAULT_HEARTBEAT
;
205 dev_info(dev
, "heartbeat %d sec\n", heartbeat
);
207 res
= platform_get_resource(pdev
, IORESOURCE_MEM
, 0);
209 dev_err(dev
, "failed to get memory region resource\n");
213 size
= res
->end
- res
->start
+ 1;
214 wdt_mem
= request_mem_region(res
->start
, size
, pdev
->name
);
216 if (wdt_mem
== NULL
) {
217 dev_err(dev
, "failed to get memory region\n");
221 wdt_base
= ioremap(res
->start
, size
);
223 dev_err(dev
, "failed to map memory region\n");
227 ret
= misc_register(&davinci_wdt_miscdev
);
229 dev_err(dev
, "cannot register misc device\n");
230 release_resource(wdt_mem
);
233 set_bit(WDT_DEVICE_INITED
, &wdt_status
);
240 static int davinci_wdt_remove(struct platform_device
*pdev
)
242 misc_deregister(&davinci_wdt_miscdev
);
244 release_resource(wdt_mem
);
251 static struct platform_driver platform_wdt_driver
= {
254 .owner
= THIS_MODULE
,
256 .probe
= davinci_wdt_probe
,
257 .remove
= davinci_wdt_remove
,
260 static int __init
davinci_wdt_init(void)
262 return platform_driver_register(&platform_wdt_driver
);
265 static void __exit
davinci_wdt_exit(void)
267 platform_driver_unregister(&platform_wdt_driver
);
270 module_init(davinci_wdt_init
);
271 module_exit(davinci_wdt_exit
);
273 MODULE_AUTHOR("Texas Instruments");
274 MODULE_DESCRIPTION("DaVinci Watchdog Driver");
276 module_param(heartbeat
, int, 0);
277 MODULE_PARM_DESC(heartbeat
,
278 "Watchdog heartbeat period in seconds from 1 to "
279 __MODULE_STRING(MAX_HEARTBEAT
) ", default "
280 __MODULE_STRING(DEFAULT_HEARTBEAT
));
282 MODULE_LICENSE("GPL");
283 MODULE_ALIAS_MISCDEV(WATCHDOG_MINOR
);
284 MODULE_ALIAS("platform:watchdog");