Linux 2.6.38-rc6
[linux-2.6/linux-acpi-2.6/ibm-acpi-2.6.git] / arch / arm / mach-s5pv310 / include / mach / map.h
blob901657fa7a12cf7a739c1fc76267cdeccd1c5060
1 /* linux/arch/arm/mach-s5pv310/include/mach/map.h
3 * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
4 * http://www.samsung.com/
6 * S5PV310 - Memory map definitions
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
13 #ifndef __ASM_ARCH_MAP_H
14 #define __ASM_ARCH_MAP_H __FILE__
16 #include <plat/map-base.h>
19 * S5PV310 UART offset is 0x10000 but the older S5P SoCs are 0x400.
20 * So need to define it, and here is to avoid redefinition warning.
22 #define S3C_UART_OFFSET (0x10000)
24 #include <plat/map-s5p.h>
26 #define S5PV310_PA_SYSRAM 0x02025000
28 #define S5PV310_PA_I2S0 0x03830000
29 #define S5PV310_PA_I2S1 0xE3100000
30 #define S5PV310_PA_I2S2 0xE2A00000
32 #define S5PV310_PA_PCM0 0x03840000
33 #define S5PV310_PA_PCM1 0x13980000
34 #define S5PV310_PA_PCM2 0x13990000
36 #define S5PV310_PA_SROM_BANK(x) (0x04000000 + ((x) * 0x01000000))
38 #define S5PC210_PA_ONENAND 0x0C000000
39 #define S5PC210_PA_ONENAND_DMA 0x0C600000
41 #define S5PV310_PA_CHIPID 0x10000000
43 #define S5PV310_PA_SYSCON 0x10010000
44 #define S5PV310_PA_PMU 0x10020000
45 #define S5PV310_PA_CMU 0x10030000
47 #define S5PV310_PA_WATCHDOG 0x10060000
48 #define S5PV310_PA_RTC 0x10070000
50 #define S5PV310_PA_DMC0 0x10400000
52 #define S5PV310_PA_COMBINER 0x10448000
54 #define S5PV310_PA_COREPERI 0x10500000
55 #define S5PV310_PA_GIC_CPU 0x10500100
56 #define S5PV310_PA_TWD 0x10500600
57 #define S5PV310_PA_GIC_DIST 0x10501000
58 #define S5PV310_PA_L2CC 0x10502000
60 #define S5PV310_PA_MDMA 0x10810000
61 #define S5PV310_PA_PDMA0 0x12680000
62 #define S5PV310_PA_PDMA1 0x12690000
64 #define S5PV310_PA_SYSMMU_MDMA 0x10A40000
65 #define S5PV310_PA_SYSMMU_SSS 0x10A50000
66 #define S5PV310_PA_SYSMMU_FIMC0 0x11A20000
67 #define S5PV310_PA_SYSMMU_FIMC1 0x11A30000
68 #define S5PV310_PA_SYSMMU_FIMC2 0x11A40000
69 #define S5PV310_PA_SYSMMU_FIMC3 0x11A50000
70 #define S5PV310_PA_SYSMMU_JPEG 0x11A60000
71 #define S5PV310_PA_SYSMMU_FIMD0 0x11E20000
72 #define S5PV310_PA_SYSMMU_FIMD1 0x12220000
73 #define S5PV310_PA_SYSMMU_PCIe 0x12620000
74 #define S5PV310_PA_SYSMMU_G2D 0x12A20000
75 #define S5PV310_PA_SYSMMU_ROTATOR 0x12A30000
76 #define S5PV310_PA_SYSMMU_MDMA2 0x12A40000
77 #define S5PV310_PA_SYSMMU_TV 0x12E20000
78 #define S5PV310_PA_SYSMMU_MFC_L 0x13620000
79 #define S5PV310_PA_SYSMMU_MFC_R 0x13630000
81 #define S5PV310_PA_GPIO1 0x11400000
82 #define S5PV310_PA_GPIO2 0x11000000
83 #define S5PV310_PA_GPIO3 0x03860000
85 #define S5PV310_PA_MIPI_CSIS0 0x11880000
86 #define S5PV310_PA_MIPI_CSIS1 0x11890000
88 #define S5PV310_PA_HSMMC(x) (0x12510000 + ((x) * 0x10000))
90 #define S5PV310_PA_SROMC 0x12570000
92 #define S5PV310_PA_UART 0x13800000
94 #define S5PV310_PA_IIC(x) (0x13860000 + ((x) * 0x10000))
96 #define S5PV310_PA_AC97 0x139A0000
98 #define S5PV310_PA_TIMER 0x139D0000
100 #define S5PV310_PA_SDRAM 0x40000000
102 #define S5PV310_PA_SPDIF 0xE1100000
104 /* Compatibiltiy Defines */
106 #define S3C_PA_HSMMC0 S5PV310_PA_HSMMC(0)
107 #define S3C_PA_HSMMC1 S5PV310_PA_HSMMC(1)
108 #define S3C_PA_HSMMC2 S5PV310_PA_HSMMC(2)
109 #define S3C_PA_HSMMC3 S5PV310_PA_HSMMC(3)
110 #define S3C_PA_IIC S5PV310_PA_IIC(0)
111 #define S3C_PA_IIC1 S5PV310_PA_IIC(1)
112 #define S3C_PA_IIC2 S5PV310_PA_IIC(2)
113 #define S3C_PA_IIC3 S5PV310_PA_IIC(3)
114 #define S3C_PA_IIC4 S5PV310_PA_IIC(4)
115 #define S3C_PA_IIC5 S5PV310_PA_IIC(5)
116 #define S3C_PA_IIC6 S5PV310_PA_IIC(6)
117 #define S3C_PA_IIC7 S5PV310_PA_IIC(7)
118 #define S3C_PA_RTC S5PV310_PA_RTC
119 #define S3C_PA_WDT S5PV310_PA_WATCHDOG
121 #define S5P_PA_CHIPID S5PV310_PA_CHIPID
122 #define S5P_PA_MIPI_CSIS0 S5PV310_PA_MIPI_CSIS0
123 #define S5P_PA_MIPI_CSIS1 S5PV310_PA_MIPI_CSIS1
124 #define S5P_PA_ONENAND S5PC210_PA_ONENAND
125 #define S5P_PA_ONENAND_DMA S5PC210_PA_ONENAND_DMA
126 #define S5P_PA_SDRAM S5PV310_PA_SDRAM
127 #define S5P_PA_SROMC S5PV310_PA_SROMC
128 #define S5P_PA_SYSCON S5PV310_PA_SYSCON
129 #define S5P_PA_TIMER S5PV310_PA_TIMER
131 /* UART */
133 #define S3C_PA_UART S5PV310_PA_UART
135 #define S5P_PA_UART(x) (S3C_PA_UART + ((x) * S3C_UART_OFFSET))
136 #define S5P_PA_UART0 S5P_PA_UART(0)
137 #define S5P_PA_UART1 S5P_PA_UART(1)
138 #define S5P_PA_UART2 S5P_PA_UART(2)
139 #define S5P_PA_UART3 S5P_PA_UART(3)
140 #define S5P_PA_UART4 S5P_PA_UART(4)
142 #define S5P_SZ_UART SZ_256
144 #endif /* __ASM_ARCH_MAP_H */