PCI: fix typo in pci_save_pcix_state
[linux-2.6/linux-acpi-2.6/ibm-acpi-2.6.git] / drivers / pci / pci.c
blobb01ed9a5ab43e3b8723197aca6b9210016af02c8
1 /*
2 * $Id: pci.c,v 1.91 1999/01/21 13:34:01 davem Exp $
4 * PCI Bus Services, see include/linux/pci.h for further explanation.
6 * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter,
7 * David Mosberger-Tang
9 * Copyright 1997 -- 2000 Martin Mares <mj@ucw.cz>
12 #include <linux/kernel.h>
13 #include <linux/delay.h>
14 #include <linux/init.h>
15 #include <linux/pci.h>
16 #include <linux/pm.h>
17 #include <linux/module.h>
18 #include <linux/spinlock.h>
19 #include <linux/string.h>
20 #include <linux/log2.h>
21 #include <asm/dma.h> /* isa_dma_bridge_buggy */
22 #include "pci.h"
24 unsigned int pci_pm_d3_delay = 10;
26 #ifdef CONFIG_PCI_DOMAINS
27 int pci_domains_supported = 1;
28 #endif
30 #define DEFAULT_CARDBUS_IO_SIZE (256)
31 #define DEFAULT_CARDBUS_MEM_SIZE (64*1024*1024)
32 /* pci=cbmemsize=nnM,cbiosize=nn can override this */
33 unsigned long pci_cardbus_io_size = DEFAULT_CARDBUS_IO_SIZE;
34 unsigned long pci_cardbus_mem_size = DEFAULT_CARDBUS_MEM_SIZE;
36 /**
37 * pci_bus_max_busnr - returns maximum PCI bus number of given bus' children
38 * @bus: pointer to PCI bus structure to search
40 * Given a PCI bus, returns the highest PCI bus number present in the set
41 * including the given PCI bus and its list of child PCI buses.
43 unsigned char pci_bus_max_busnr(struct pci_bus* bus)
45 struct list_head *tmp;
46 unsigned char max, n;
48 max = bus->subordinate;
49 list_for_each(tmp, &bus->children) {
50 n = pci_bus_max_busnr(pci_bus_b(tmp));
51 if(n > max)
52 max = n;
54 return max;
56 EXPORT_SYMBOL_GPL(pci_bus_max_busnr);
58 #if 0
59 /**
60 * pci_max_busnr - returns maximum PCI bus number
62 * Returns the highest PCI bus number present in the system global list of
63 * PCI buses.
65 unsigned char __devinit
66 pci_max_busnr(void)
68 struct pci_bus *bus = NULL;
69 unsigned char max, n;
71 max = 0;
72 while ((bus = pci_find_next_bus(bus)) != NULL) {
73 n = pci_bus_max_busnr(bus);
74 if(n > max)
75 max = n;
77 return max;
80 #endif /* 0 */
82 #define PCI_FIND_CAP_TTL 48
84 static int __pci_find_next_cap_ttl(struct pci_bus *bus, unsigned int devfn,
85 u8 pos, int cap, int *ttl)
87 u8 id;
89 while ((*ttl)--) {
90 pci_bus_read_config_byte(bus, devfn, pos, &pos);
91 if (pos < 0x40)
92 break;
93 pos &= ~3;
94 pci_bus_read_config_byte(bus, devfn, pos + PCI_CAP_LIST_ID,
95 &id);
96 if (id == 0xff)
97 break;
98 if (id == cap)
99 return pos;
100 pos += PCI_CAP_LIST_NEXT;
102 return 0;
105 static int __pci_find_next_cap(struct pci_bus *bus, unsigned int devfn,
106 u8 pos, int cap)
108 int ttl = PCI_FIND_CAP_TTL;
110 return __pci_find_next_cap_ttl(bus, devfn, pos, cap, &ttl);
113 int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap)
115 return __pci_find_next_cap(dev->bus, dev->devfn,
116 pos + PCI_CAP_LIST_NEXT, cap);
118 EXPORT_SYMBOL_GPL(pci_find_next_capability);
120 static int __pci_bus_find_cap_start(struct pci_bus *bus,
121 unsigned int devfn, u8 hdr_type)
123 u16 status;
125 pci_bus_read_config_word(bus, devfn, PCI_STATUS, &status);
126 if (!(status & PCI_STATUS_CAP_LIST))
127 return 0;
129 switch (hdr_type) {
130 case PCI_HEADER_TYPE_NORMAL:
131 case PCI_HEADER_TYPE_BRIDGE:
132 return PCI_CAPABILITY_LIST;
133 case PCI_HEADER_TYPE_CARDBUS:
134 return PCI_CB_CAPABILITY_LIST;
135 default:
136 return 0;
139 return 0;
143 * pci_find_capability - query for devices' capabilities
144 * @dev: PCI device to query
145 * @cap: capability code
147 * Tell if a device supports a given PCI capability.
148 * Returns the address of the requested capability structure within the
149 * device's PCI configuration space or 0 in case the device does not
150 * support it. Possible values for @cap:
152 * %PCI_CAP_ID_PM Power Management
153 * %PCI_CAP_ID_AGP Accelerated Graphics Port
154 * %PCI_CAP_ID_VPD Vital Product Data
155 * %PCI_CAP_ID_SLOTID Slot Identification
156 * %PCI_CAP_ID_MSI Message Signalled Interrupts
157 * %PCI_CAP_ID_CHSWP CompactPCI HotSwap
158 * %PCI_CAP_ID_PCIX PCI-X
159 * %PCI_CAP_ID_EXP PCI Express
161 int pci_find_capability(struct pci_dev *dev, int cap)
163 int pos;
165 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
166 if (pos)
167 pos = __pci_find_next_cap(dev->bus, dev->devfn, pos, cap);
169 return pos;
173 * pci_bus_find_capability - query for devices' capabilities
174 * @bus: the PCI bus to query
175 * @devfn: PCI device to query
176 * @cap: capability code
178 * Like pci_find_capability() but works for pci devices that do not have a
179 * pci_dev structure set up yet.
181 * Returns the address of the requested capability structure within the
182 * device's PCI configuration space or 0 in case the device does not
183 * support it.
185 int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap)
187 int pos;
188 u8 hdr_type;
190 pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type);
192 pos = __pci_bus_find_cap_start(bus, devfn, hdr_type & 0x7f);
193 if (pos)
194 pos = __pci_find_next_cap(bus, devfn, pos, cap);
196 return pos;
200 * pci_find_ext_capability - Find an extended capability
201 * @dev: PCI device to query
202 * @cap: capability code
204 * Returns the address of the requested extended capability structure
205 * within the device's PCI configuration space or 0 if the device does
206 * not support it. Possible values for @cap:
208 * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
209 * %PCI_EXT_CAP_ID_VC Virtual Channel
210 * %PCI_EXT_CAP_ID_DSN Device Serial Number
211 * %PCI_EXT_CAP_ID_PWR Power Budgeting
213 int pci_find_ext_capability(struct pci_dev *dev, int cap)
215 u32 header;
216 int ttl = 480; /* 3840 bytes, minimum 8 bytes per capability */
217 int pos = 0x100;
219 if (dev->cfg_size <= 256)
220 return 0;
222 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
223 return 0;
226 * If we have no capabilities, this is indicated by cap ID,
227 * cap version and next pointer all being 0.
229 if (header == 0)
230 return 0;
232 while (ttl-- > 0) {
233 if (PCI_EXT_CAP_ID(header) == cap)
234 return pos;
236 pos = PCI_EXT_CAP_NEXT(header);
237 if (pos < 0x100)
238 break;
240 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
241 break;
244 return 0;
246 EXPORT_SYMBOL_GPL(pci_find_ext_capability);
248 static int __pci_find_next_ht_cap(struct pci_dev *dev, int pos, int ht_cap)
250 int rc, ttl = PCI_FIND_CAP_TTL;
251 u8 cap, mask;
253 if (ht_cap == HT_CAPTYPE_SLAVE || ht_cap == HT_CAPTYPE_HOST)
254 mask = HT_3BIT_CAP_MASK;
255 else
256 mask = HT_5BIT_CAP_MASK;
258 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn, pos,
259 PCI_CAP_ID_HT, &ttl);
260 while (pos) {
261 rc = pci_read_config_byte(dev, pos + 3, &cap);
262 if (rc != PCIBIOS_SUCCESSFUL)
263 return 0;
265 if ((cap & mask) == ht_cap)
266 return pos;
268 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn,
269 pos + PCI_CAP_LIST_NEXT,
270 PCI_CAP_ID_HT, &ttl);
273 return 0;
276 * pci_find_next_ht_capability - query a device's Hypertransport capabilities
277 * @dev: PCI device to query
278 * @pos: Position from which to continue searching
279 * @ht_cap: Hypertransport capability code
281 * To be used in conjunction with pci_find_ht_capability() to search for
282 * all capabilities matching @ht_cap. @pos should always be a value returned
283 * from pci_find_ht_capability().
285 * NB. To be 100% safe against broken PCI devices, the caller should take
286 * steps to avoid an infinite loop.
288 int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap)
290 return __pci_find_next_ht_cap(dev, pos + PCI_CAP_LIST_NEXT, ht_cap);
292 EXPORT_SYMBOL_GPL(pci_find_next_ht_capability);
295 * pci_find_ht_capability - query a device's Hypertransport capabilities
296 * @dev: PCI device to query
297 * @ht_cap: Hypertransport capability code
299 * Tell if a device supports a given Hypertransport capability.
300 * Returns an address within the device's PCI configuration space
301 * or 0 in case the device does not support the request capability.
302 * The address points to the PCI capability, of type PCI_CAP_ID_HT,
303 * which has a Hypertransport capability matching @ht_cap.
305 int pci_find_ht_capability(struct pci_dev *dev, int ht_cap)
307 int pos;
309 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
310 if (pos)
311 pos = __pci_find_next_ht_cap(dev, pos, ht_cap);
313 return pos;
315 EXPORT_SYMBOL_GPL(pci_find_ht_capability);
317 void pcie_wait_pending_transaction(struct pci_dev *dev)
319 int pos;
320 u16 reg16;
322 pos = pci_find_capability(dev, PCI_CAP_ID_EXP);
323 if (!pos)
324 return;
325 while (1) {
326 pci_read_config_word(dev, pos + PCI_EXP_DEVSTA, &reg16);
327 if (!(reg16 & PCI_EXP_DEVSTA_TRPND))
328 break;
329 cpu_relax();
333 EXPORT_SYMBOL_GPL(pcie_wait_pending_transaction);
336 * pci_find_parent_resource - return resource region of parent bus of given region
337 * @dev: PCI device structure contains resources to be searched
338 * @res: child resource record for which parent is sought
340 * For given resource region of given device, return the resource
341 * region of parent bus the given region is contained in or where
342 * it should be allocated from.
344 struct resource *
345 pci_find_parent_resource(const struct pci_dev *dev, struct resource *res)
347 const struct pci_bus *bus = dev->bus;
348 int i;
349 struct resource *best = NULL;
351 for(i = 0; i < PCI_BUS_NUM_RESOURCES; i++) {
352 struct resource *r = bus->resource[i];
353 if (!r)
354 continue;
355 if (res->start && !(res->start >= r->start && res->end <= r->end))
356 continue; /* Not contained */
357 if ((res->flags ^ r->flags) & (IORESOURCE_IO | IORESOURCE_MEM))
358 continue; /* Wrong type */
359 if (!((res->flags ^ r->flags) & IORESOURCE_PREFETCH))
360 return r; /* Exact match */
361 if ((res->flags & IORESOURCE_PREFETCH) && !(r->flags & IORESOURCE_PREFETCH))
362 best = r; /* Approximating prefetchable by non-prefetchable */
364 return best;
368 * pci_restore_bars - restore a devices BAR values (e.g. after wake-up)
369 * @dev: PCI device to have its BARs restored
371 * Restore the BAR values for a given device, so as to make it
372 * accessible by its driver.
374 static void
375 pci_restore_bars(struct pci_dev *dev)
377 int i, numres;
379 switch (dev->hdr_type) {
380 case PCI_HEADER_TYPE_NORMAL:
381 numres = 6;
382 break;
383 case PCI_HEADER_TYPE_BRIDGE:
384 numres = 2;
385 break;
386 case PCI_HEADER_TYPE_CARDBUS:
387 numres = 1;
388 break;
389 default:
390 /* Should never get here, but just in case... */
391 return;
394 for (i = 0; i < numres; i ++)
395 pci_update_resource(dev, &dev->resource[i], i);
398 int (*platform_pci_set_power_state)(struct pci_dev *dev, pci_power_t t);
401 * pci_set_power_state - Set the power state of a PCI device
402 * @dev: PCI device to be suspended
403 * @state: PCI power state (D0, D1, D2, D3hot, D3cold) we're entering
405 * Transition a device to a new power state, using the Power Management
406 * Capabilities in the device's config space.
408 * RETURN VALUE:
409 * -EINVAL if trying to enter a lower state than we're already in.
410 * 0 if we're already in the requested state.
411 * -EIO if device does not support PCI PM.
412 * 0 if we can successfully change the power state.
415 pci_set_power_state(struct pci_dev *dev, pci_power_t state)
417 int pm, need_restore = 0;
418 u16 pmcsr, pmc;
420 /* bound the state we're entering */
421 if (state > PCI_D3hot)
422 state = PCI_D3hot;
425 * If the device or the parent bridge can't support PCI PM, ignore
426 * the request if we're doing anything besides putting it into D0
427 * (which would only happen on boot).
429 if ((state == PCI_D1 || state == PCI_D2) && pci_no_d1d2(dev))
430 return 0;
432 /* find PCI PM capability in list */
433 pm = pci_find_capability(dev, PCI_CAP_ID_PM);
435 /* abort if the device doesn't support PM capabilities */
436 if (!pm)
437 return -EIO;
439 /* Validate current state:
440 * Can enter D0 from any state, but if we can only go deeper
441 * to sleep if we're already in a low power state
443 if (state != PCI_D0 && dev->current_state > state) {
444 printk(KERN_ERR "%s(): %s: state=%d, current state=%d\n",
445 __FUNCTION__, pci_name(dev), state, dev->current_state);
446 return -EINVAL;
447 } else if (dev->current_state == state)
448 return 0; /* we're already there */
451 pci_read_config_word(dev,pm + PCI_PM_PMC,&pmc);
452 if ((pmc & PCI_PM_CAP_VER_MASK) > 3) {
453 printk(KERN_DEBUG
454 "PCI: %s has unsupported PM cap regs version (%u)\n",
455 pci_name(dev), pmc & PCI_PM_CAP_VER_MASK);
456 return -EIO;
459 /* check if this device supports the desired state */
460 if (state == PCI_D1 && !(pmc & PCI_PM_CAP_D1))
461 return -EIO;
462 else if (state == PCI_D2 && !(pmc & PCI_PM_CAP_D2))
463 return -EIO;
465 pci_read_config_word(dev, pm + PCI_PM_CTRL, &pmcsr);
467 /* If we're (effectively) in D3, force entire word to 0.
468 * This doesn't affect PME_Status, disables PME_En, and
469 * sets PowerState to 0.
471 switch (dev->current_state) {
472 case PCI_D0:
473 case PCI_D1:
474 case PCI_D2:
475 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
476 pmcsr |= state;
477 break;
478 case PCI_UNKNOWN: /* Boot-up */
479 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) == PCI_D3hot
480 && !(pmcsr & PCI_PM_CTRL_NO_SOFT_RESET))
481 need_restore = 1;
482 /* Fall-through: force to D0 */
483 default:
484 pmcsr = 0;
485 break;
488 /* enter specified state */
489 pci_write_config_word(dev, pm + PCI_PM_CTRL, pmcsr);
491 /* Mandatory power management transition delays */
492 /* see PCI PM 1.1 5.6.1 table 18 */
493 if (state == PCI_D3hot || dev->current_state == PCI_D3hot)
494 msleep(pci_pm_d3_delay);
495 else if (state == PCI_D2 || dev->current_state == PCI_D2)
496 udelay(200);
499 * Give firmware a chance to be called, such as ACPI _PRx, _PSx
500 * Firmware method after native method ?
502 if (platform_pci_set_power_state)
503 platform_pci_set_power_state(dev, state);
505 dev->current_state = state;
507 /* According to section 5.4.1 of the "PCI BUS POWER MANAGEMENT
508 * INTERFACE SPECIFICATION, REV. 1.2", a device transitioning
509 * from D3hot to D0 _may_ perform an internal reset, thereby
510 * going to "D0 Uninitialized" rather than "D0 Initialized".
511 * For example, at least some versions of the 3c905B and the
512 * 3c556B exhibit this behaviour.
514 * At least some laptop BIOSen (e.g. the Thinkpad T21) leave
515 * devices in a D3hot state at boot. Consequently, we need to
516 * restore at least the BARs so that the device will be
517 * accessible to its driver.
519 if (need_restore)
520 pci_restore_bars(dev);
522 return 0;
525 pci_power_t (*platform_pci_choose_state)(struct pci_dev *dev, pm_message_t state);
528 * pci_choose_state - Choose the power state of a PCI device
529 * @dev: PCI device to be suspended
530 * @state: target sleep state for the whole system. This is the value
531 * that is passed to suspend() function.
533 * Returns PCI power state suitable for given device and given system
534 * message.
537 pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state)
539 pci_power_t ret;
541 if (!pci_find_capability(dev, PCI_CAP_ID_PM))
542 return PCI_D0;
544 if (platform_pci_choose_state) {
545 ret = platform_pci_choose_state(dev, state);
546 if (ret != PCI_POWER_ERROR)
547 return ret;
550 switch (state.event) {
551 case PM_EVENT_ON:
552 return PCI_D0;
553 case PM_EVENT_FREEZE:
554 case PM_EVENT_PRETHAW:
555 /* REVISIT both freeze and pre-thaw "should" use D0 */
556 case PM_EVENT_SUSPEND:
557 return PCI_D3hot;
558 default:
559 printk("Unrecognized suspend event %d\n", state.event);
560 BUG();
562 return PCI_D0;
565 EXPORT_SYMBOL(pci_choose_state);
567 static int pci_save_pcie_state(struct pci_dev *dev)
569 int pos, i = 0;
570 struct pci_cap_saved_state *save_state;
571 u16 *cap;
573 pos = pci_find_capability(dev, PCI_CAP_ID_EXP);
574 if (pos <= 0)
575 return 0;
577 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
578 if (!save_state)
579 save_state = kzalloc(sizeof(*save_state) + sizeof(u16) * 4, GFP_KERNEL);
580 if (!save_state) {
581 dev_err(&dev->dev, "Out of memory in pci_save_pcie_state\n");
582 return -ENOMEM;
584 cap = (u16 *)&save_state->data[0];
586 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL, &cap[i++]);
587 pci_read_config_word(dev, pos + PCI_EXP_LNKCTL, &cap[i++]);
588 pci_read_config_word(dev, pos + PCI_EXP_SLTCTL, &cap[i++]);
589 pci_read_config_word(dev, pos + PCI_EXP_RTCTL, &cap[i++]);
590 pci_add_saved_cap(dev, save_state);
591 return 0;
594 static void pci_restore_pcie_state(struct pci_dev *dev)
596 int i = 0, pos;
597 struct pci_cap_saved_state *save_state;
598 u16 *cap;
600 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
601 pos = pci_find_capability(dev, PCI_CAP_ID_EXP);
602 if (!save_state || pos <= 0)
603 return;
604 cap = (u16 *)&save_state->data[0];
606 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL, cap[i++]);
607 pci_write_config_word(dev, pos + PCI_EXP_LNKCTL, cap[i++]);
608 pci_write_config_word(dev, pos + PCI_EXP_SLTCTL, cap[i++]);
609 pci_write_config_word(dev, pos + PCI_EXP_RTCTL, cap[i++]);
613 static int pci_save_pcix_state(struct pci_dev *dev)
615 int pos, i = 0;
616 struct pci_cap_saved_state *save_state;
617 u16 *cap;
619 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
620 if (pos <= 0)
621 return 0;
623 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
624 if (!save_state)
625 save_state = kzalloc(sizeof(*save_state) + sizeof(u16), GFP_KERNEL);
626 if (!save_state) {
627 dev_err(&dev->dev, "Out of memory in pci_save_pcie_state\n");
628 return -ENOMEM;
630 cap = (u16 *)&save_state->data[0];
632 pci_read_config_word(dev, pos + PCI_X_CMD, &cap[i++]);
633 pci_add_saved_cap(dev, save_state);
634 return 0;
637 static void pci_restore_pcix_state(struct pci_dev *dev)
639 int i = 0, pos;
640 struct pci_cap_saved_state *save_state;
641 u16 *cap;
643 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
644 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
645 if (!save_state || pos <= 0)
646 return;
647 cap = (u16 *)&save_state->data[0];
649 pci_write_config_word(dev, pos + PCI_X_CMD, cap[i++]);
654 * pci_save_state - save the PCI configuration space of a device before suspending
655 * @dev: - PCI device that we're dealing with
658 pci_save_state(struct pci_dev *dev)
660 int i;
661 /* XXX: 100% dword access ok here? */
662 for (i = 0; i < 16; i++)
663 pci_read_config_dword(dev, i * 4,&dev->saved_config_space[i]);
664 if ((i = pci_save_pcie_state(dev)) != 0)
665 return i;
666 if ((i = pci_save_pcix_state(dev)) != 0)
667 return i;
668 return 0;
671 /**
672 * pci_restore_state - Restore the saved state of a PCI device
673 * @dev: - PCI device that we're dealing with
675 int
676 pci_restore_state(struct pci_dev *dev)
678 int i;
679 u32 val;
681 /* PCI Express register must be restored first */
682 pci_restore_pcie_state(dev);
685 * The Base Address register should be programmed before the command
686 * register(s)
688 for (i = 15; i >= 0; i--) {
689 pci_read_config_dword(dev, i * 4, &val);
690 if (val != dev->saved_config_space[i]) {
691 printk(KERN_DEBUG "PM: Writing back config space on "
692 "device %s at offset %x (was %x, writing %x)\n",
693 pci_name(dev), i,
694 val, (int)dev->saved_config_space[i]);
695 pci_write_config_dword(dev,i * 4,
696 dev->saved_config_space[i]);
699 pci_restore_pcix_state(dev);
700 pci_restore_msi_state(dev);
702 return 0;
705 static int do_pci_enable_device(struct pci_dev *dev, int bars)
707 int err;
709 err = pci_set_power_state(dev, PCI_D0);
710 if (err < 0 && err != -EIO)
711 return err;
712 err = pcibios_enable_device(dev, bars);
713 if (err < 0)
714 return err;
715 pci_fixup_device(pci_fixup_enable, dev);
717 return 0;
721 * pci_reenable_device - Resume abandoned device
722 * @dev: PCI device to be resumed
724 * Note this function is a backend of pci_default_resume and is not supposed
725 * to be called by normal code, write proper resume handler and use it instead.
727 int pci_reenable_device(struct pci_dev *dev)
729 if (atomic_read(&dev->enable_cnt))
730 return do_pci_enable_device(dev, (1 << PCI_NUM_RESOURCES) - 1);
731 return 0;
735 * pci_enable_device_bars - Initialize some of a device for use
736 * @dev: PCI device to be initialized
737 * @bars: bitmask of BAR's that must be configured
739 * Initialize device before it's used by a driver. Ask low-level code
740 * to enable selected I/O and memory resources. Wake up the device if it
741 * was suspended. Beware, this function can fail.
744 pci_enable_device_bars(struct pci_dev *dev, int bars)
746 int err;
748 if (atomic_add_return(1, &dev->enable_cnt) > 1)
749 return 0; /* already enabled */
751 err = do_pci_enable_device(dev, bars);
752 if (err < 0)
753 atomic_dec(&dev->enable_cnt);
754 return err;
758 * pci_enable_device - Initialize device before it's used by a driver.
759 * @dev: PCI device to be initialized
761 * Initialize device before it's used by a driver. Ask low-level code
762 * to enable I/O and memory. Wake up the device if it was suspended.
763 * Beware, this function can fail.
765 * Note we don't actually enable the device many times if we call
766 * this function repeatedly (we just increment the count).
768 int pci_enable_device(struct pci_dev *dev)
770 return pci_enable_device_bars(dev, (1 << PCI_NUM_RESOURCES) - 1);
774 * Managed PCI resources. This manages device on/off, intx/msi/msix
775 * on/off and BAR regions. pci_dev itself records msi/msix status, so
776 * there's no need to track it separately. pci_devres is initialized
777 * when a device is enabled using managed PCI device enable interface.
779 struct pci_devres {
780 unsigned int enabled:1;
781 unsigned int pinned:1;
782 unsigned int orig_intx:1;
783 unsigned int restore_intx:1;
784 u32 region_mask;
787 static void pcim_release(struct device *gendev, void *res)
789 struct pci_dev *dev = container_of(gendev, struct pci_dev, dev);
790 struct pci_devres *this = res;
791 int i;
793 if (dev->msi_enabled)
794 pci_disable_msi(dev);
795 if (dev->msix_enabled)
796 pci_disable_msix(dev);
798 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
799 if (this->region_mask & (1 << i))
800 pci_release_region(dev, i);
802 if (this->restore_intx)
803 pci_intx(dev, this->orig_intx);
805 if (this->enabled && !this->pinned)
806 pci_disable_device(dev);
809 static struct pci_devres * get_pci_dr(struct pci_dev *pdev)
811 struct pci_devres *dr, *new_dr;
813 dr = devres_find(&pdev->dev, pcim_release, NULL, NULL);
814 if (dr)
815 return dr;
817 new_dr = devres_alloc(pcim_release, sizeof(*new_dr), GFP_KERNEL);
818 if (!new_dr)
819 return NULL;
820 return devres_get(&pdev->dev, new_dr, NULL, NULL);
823 static struct pci_devres * find_pci_dr(struct pci_dev *pdev)
825 if (pci_is_managed(pdev))
826 return devres_find(&pdev->dev, pcim_release, NULL, NULL);
827 return NULL;
831 * pcim_enable_device - Managed pci_enable_device()
832 * @pdev: PCI device to be initialized
834 * Managed pci_enable_device().
836 int pcim_enable_device(struct pci_dev *pdev)
838 struct pci_devres *dr;
839 int rc;
841 dr = get_pci_dr(pdev);
842 if (unlikely(!dr))
843 return -ENOMEM;
844 WARN_ON(!!dr->enabled);
846 rc = pci_enable_device(pdev);
847 if (!rc) {
848 pdev->is_managed = 1;
849 dr->enabled = 1;
851 return rc;
855 * pcim_pin_device - Pin managed PCI device
856 * @pdev: PCI device to pin
858 * Pin managed PCI device @pdev. Pinned device won't be disabled on
859 * driver detach. @pdev must have been enabled with
860 * pcim_enable_device().
862 void pcim_pin_device(struct pci_dev *pdev)
864 struct pci_devres *dr;
866 dr = find_pci_dr(pdev);
867 WARN_ON(!dr || !dr->enabled);
868 if (dr)
869 dr->pinned = 1;
873 * pcibios_disable_device - disable arch specific PCI resources for device dev
874 * @dev: the PCI device to disable
876 * Disables architecture specific PCI resources for the device. This
877 * is the default implementation. Architecture implementations can
878 * override this.
880 void __attribute__ ((weak)) pcibios_disable_device (struct pci_dev *dev) {}
883 * pci_disable_device - Disable PCI device after use
884 * @dev: PCI device to be disabled
886 * Signal to the system that the PCI device is not in use by the system
887 * anymore. This only involves disabling PCI bus-mastering, if active.
889 * Note we don't actually disable the device until all callers of
890 * pci_device_enable() have called pci_device_disable().
892 void
893 pci_disable_device(struct pci_dev *dev)
895 struct pci_devres *dr;
896 u16 pci_command;
898 dr = find_pci_dr(dev);
899 if (dr)
900 dr->enabled = 0;
902 if (atomic_sub_return(1, &dev->enable_cnt) != 0)
903 return;
905 /* Wait for all transactions are finished before disabling the device */
906 pcie_wait_pending_transaction(dev);
908 pci_read_config_word(dev, PCI_COMMAND, &pci_command);
909 if (pci_command & PCI_COMMAND_MASTER) {
910 pci_command &= ~PCI_COMMAND_MASTER;
911 pci_write_config_word(dev, PCI_COMMAND, pci_command);
913 dev->is_busmaster = 0;
915 pcibios_disable_device(dev);
919 * pcibios_set_pcie_reset_state - set reset state for device dev
920 * @dev: the PCI-E device reset
921 * @state: Reset state to enter into
924 * Sets the PCI-E reset state for the device. This is the default
925 * implementation. Architecture implementations can override this.
927 int __attribute__ ((weak)) pcibios_set_pcie_reset_state(struct pci_dev *dev,
928 enum pcie_reset_state state)
930 return -EINVAL;
934 * pci_set_pcie_reset_state - set reset state for device dev
935 * @dev: the PCI-E device reset
936 * @state: Reset state to enter into
939 * Sets the PCI reset state for the device.
941 int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state)
943 return pcibios_set_pcie_reset_state(dev, state);
947 * pci_enable_wake - enable PCI device as wakeup event source
948 * @dev: PCI device affected
949 * @state: PCI state from which device will issue wakeup events
950 * @enable: True to enable event generation; false to disable
952 * This enables the device as a wakeup event source, or disables it.
953 * When such events involves platform-specific hooks, those hooks are
954 * called automatically by this routine.
956 * Devices with legacy power management (no standard PCI PM capabilities)
957 * always require such platform hooks. Depending on the platform, devices
958 * supporting the standard PCI PME# signal may require such platform hooks;
959 * they always update bits in config space to allow PME# generation.
961 * -EIO is returned if the device can't ever be a wakeup event source.
962 * -EINVAL is returned if the device can't generate wakeup events from
963 * the specified PCI state. Returns zero if the operation is successful.
965 int pci_enable_wake(struct pci_dev *dev, pci_power_t state, int enable)
967 int pm;
968 int status;
969 u16 value;
971 /* Note that drivers should verify device_may_wakeup(&dev->dev)
972 * before calling this function. Platform code should report
973 * errors when drivers try to enable wakeup on devices that
974 * can't issue wakeups, or on which wakeups were disabled by
975 * userspace updating the /sys/devices.../power/wakeup file.
978 status = call_platform_enable_wakeup(&dev->dev, enable);
980 /* find PCI PM capability in list */
981 pm = pci_find_capability(dev, PCI_CAP_ID_PM);
983 /* If device doesn't support PM Capabilities, but caller wants to
984 * disable wake events, it's a NOP. Otherwise fail unless the
985 * platform hooks handled this legacy device already.
987 if (!pm)
988 return enable ? status : 0;
990 /* Check device's ability to generate PME# */
991 pci_read_config_word(dev,pm+PCI_PM_PMC,&value);
993 value &= PCI_PM_CAP_PME_MASK;
994 value >>= ffs(PCI_PM_CAP_PME_MASK) - 1; /* First bit of mask */
996 /* Check if it can generate PME# from requested state. */
997 if (!value || !(value & (1 << state))) {
998 /* if it can't, revert what the platform hook changed,
999 * always reporting the base "EINVAL, can't PME#" error
1001 if (enable)
1002 call_platform_enable_wakeup(&dev->dev, 0);
1003 return enable ? -EINVAL : 0;
1006 pci_read_config_word(dev, pm + PCI_PM_CTRL, &value);
1008 /* Clear PME_Status by writing 1 to it and enable PME# */
1009 value |= PCI_PM_CTRL_PME_STATUS | PCI_PM_CTRL_PME_ENABLE;
1011 if (!enable)
1012 value &= ~PCI_PM_CTRL_PME_ENABLE;
1014 pci_write_config_word(dev, pm + PCI_PM_CTRL, value);
1016 return 0;
1020 pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge)
1022 u8 pin;
1024 pin = dev->pin;
1025 if (!pin)
1026 return -1;
1027 pin--;
1028 while (dev->bus->self) {
1029 pin = (pin + PCI_SLOT(dev->devfn)) % 4;
1030 dev = dev->bus->self;
1032 *bridge = dev;
1033 return pin;
1037 * pci_release_region - Release a PCI bar
1038 * @pdev: PCI device whose resources were previously reserved by pci_request_region
1039 * @bar: BAR to release
1041 * Releases the PCI I/O and memory resources previously reserved by a
1042 * successful call to pci_request_region. Call this function only
1043 * after all use of the PCI regions has ceased.
1045 void pci_release_region(struct pci_dev *pdev, int bar)
1047 struct pci_devres *dr;
1049 if (pci_resource_len(pdev, bar) == 0)
1050 return;
1051 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO)
1052 release_region(pci_resource_start(pdev, bar),
1053 pci_resource_len(pdev, bar));
1054 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM)
1055 release_mem_region(pci_resource_start(pdev, bar),
1056 pci_resource_len(pdev, bar));
1058 dr = find_pci_dr(pdev);
1059 if (dr)
1060 dr->region_mask &= ~(1 << bar);
1064 * pci_request_region - Reserved PCI I/O and memory resource
1065 * @pdev: PCI device whose resources are to be reserved
1066 * @bar: BAR to be reserved
1067 * @res_name: Name to be associated with resource.
1069 * Mark the PCI region associated with PCI device @pdev BR @bar as
1070 * being reserved by owner @res_name. Do not access any
1071 * address inside the PCI regions unless this call returns
1072 * successfully.
1074 * Returns 0 on success, or %EBUSY on error. A warning
1075 * message is also printed on failure.
1077 int pci_request_region(struct pci_dev *pdev, int bar, const char *res_name)
1079 struct pci_devres *dr;
1081 if (pci_resource_len(pdev, bar) == 0)
1082 return 0;
1084 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO) {
1085 if (!request_region(pci_resource_start(pdev, bar),
1086 pci_resource_len(pdev, bar), res_name))
1087 goto err_out;
1089 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
1090 if (!request_mem_region(pci_resource_start(pdev, bar),
1091 pci_resource_len(pdev, bar), res_name))
1092 goto err_out;
1095 dr = find_pci_dr(pdev);
1096 if (dr)
1097 dr->region_mask |= 1 << bar;
1099 return 0;
1101 err_out:
1102 printk (KERN_WARNING "PCI: Unable to reserve %s region #%d:%llx@%llx "
1103 "for device %s\n",
1104 pci_resource_flags(pdev, bar) & IORESOURCE_IO ? "I/O" : "mem",
1105 bar + 1, /* PCI BAR # */
1106 (unsigned long long)pci_resource_len(pdev, bar),
1107 (unsigned long long)pci_resource_start(pdev, bar),
1108 pci_name(pdev));
1109 return -EBUSY;
1113 * pci_release_selected_regions - Release selected PCI I/O and memory resources
1114 * @pdev: PCI device whose resources were previously reserved
1115 * @bars: Bitmask of BARs to be released
1117 * Release selected PCI I/O and memory resources previously reserved.
1118 * Call this function only after all use of the PCI regions has ceased.
1120 void pci_release_selected_regions(struct pci_dev *pdev, int bars)
1122 int i;
1124 for (i = 0; i < 6; i++)
1125 if (bars & (1 << i))
1126 pci_release_region(pdev, i);
1130 * pci_request_selected_regions - Reserve selected PCI I/O and memory resources
1131 * @pdev: PCI device whose resources are to be reserved
1132 * @bars: Bitmask of BARs to be requested
1133 * @res_name: Name to be associated with resource
1135 int pci_request_selected_regions(struct pci_dev *pdev, int bars,
1136 const char *res_name)
1138 int i;
1140 for (i = 0; i < 6; i++)
1141 if (bars & (1 << i))
1142 if(pci_request_region(pdev, i, res_name))
1143 goto err_out;
1144 return 0;
1146 err_out:
1147 while(--i >= 0)
1148 if (bars & (1 << i))
1149 pci_release_region(pdev, i);
1151 return -EBUSY;
1155 * pci_release_regions - Release reserved PCI I/O and memory resources
1156 * @pdev: PCI device whose resources were previously reserved by pci_request_regions
1158 * Releases all PCI I/O and memory resources previously reserved by a
1159 * successful call to pci_request_regions. Call this function only
1160 * after all use of the PCI regions has ceased.
1163 void pci_release_regions(struct pci_dev *pdev)
1165 pci_release_selected_regions(pdev, (1 << 6) - 1);
1169 * pci_request_regions - Reserved PCI I/O and memory resources
1170 * @pdev: PCI device whose resources are to be reserved
1171 * @res_name: Name to be associated with resource.
1173 * Mark all PCI regions associated with PCI device @pdev as
1174 * being reserved by owner @res_name. Do not access any
1175 * address inside the PCI regions unless this call returns
1176 * successfully.
1178 * Returns 0 on success, or %EBUSY on error. A warning
1179 * message is also printed on failure.
1181 int pci_request_regions(struct pci_dev *pdev, const char *res_name)
1183 return pci_request_selected_regions(pdev, ((1 << 6) - 1), res_name);
1187 * pci_set_master - enables bus-mastering for device dev
1188 * @dev: the PCI device to enable
1190 * Enables bus-mastering on the device and calls pcibios_set_master()
1191 * to do the needed arch specific settings.
1193 void
1194 pci_set_master(struct pci_dev *dev)
1196 u16 cmd;
1198 pci_read_config_word(dev, PCI_COMMAND, &cmd);
1199 if (! (cmd & PCI_COMMAND_MASTER)) {
1200 pr_debug("PCI: Enabling bus mastering for device %s\n", pci_name(dev));
1201 cmd |= PCI_COMMAND_MASTER;
1202 pci_write_config_word(dev, PCI_COMMAND, cmd);
1204 dev->is_busmaster = 1;
1205 pcibios_set_master(dev);
1208 #ifdef PCI_DISABLE_MWI
1209 int pci_set_mwi(struct pci_dev *dev)
1211 return 0;
1214 int pci_try_set_mwi(struct pci_dev *dev)
1216 return 0;
1219 void pci_clear_mwi(struct pci_dev *dev)
1223 #else
1225 #ifndef PCI_CACHE_LINE_BYTES
1226 #define PCI_CACHE_LINE_BYTES L1_CACHE_BYTES
1227 #endif
1229 /* This can be overridden by arch code. */
1230 /* Don't forget this is measured in 32-bit words, not bytes */
1231 u8 pci_cache_line_size = PCI_CACHE_LINE_BYTES / 4;
1234 * pci_set_cacheline_size - ensure the CACHE_LINE_SIZE register is programmed
1235 * @dev: the PCI device for which MWI is to be enabled
1237 * Helper function for pci_set_mwi.
1238 * Originally copied from drivers/net/acenic.c.
1239 * Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>.
1241 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
1243 static int
1244 pci_set_cacheline_size(struct pci_dev *dev)
1246 u8 cacheline_size;
1248 if (!pci_cache_line_size)
1249 return -EINVAL; /* The system doesn't support MWI. */
1251 /* Validate current setting: the PCI_CACHE_LINE_SIZE must be
1252 equal to or multiple of the right value. */
1253 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
1254 if (cacheline_size >= pci_cache_line_size &&
1255 (cacheline_size % pci_cache_line_size) == 0)
1256 return 0;
1258 /* Write the correct value. */
1259 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, pci_cache_line_size);
1260 /* Read it back. */
1261 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
1262 if (cacheline_size == pci_cache_line_size)
1263 return 0;
1265 printk(KERN_DEBUG "PCI: cache line size of %d is not supported "
1266 "by device %s\n", pci_cache_line_size << 2, pci_name(dev));
1268 return -EINVAL;
1272 * pci_set_mwi - enables memory-write-invalidate PCI transaction
1273 * @dev: the PCI device for which MWI is enabled
1275 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
1277 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
1280 pci_set_mwi(struct pci_dev *dev)
1282 int rc;
1283 u16 cmd;
1285 rc = pci_set_cacheline_size(dev);
1286 if (rc)
1287 return rc;
1289 pci_read_config_word(dev, PCI_COMMAND, &cmd);
1290 if (! (cmd & PCI_COMMAND_INVALIDATE)) {
1291 pr_debug("PCI: Enabling Mem-Wr-Inval for device %s\n",
1292 pci_name(dev));
1293 cmd |= PCI_COMMAND_INVALIDATE;
1294 pci_write_config_word(dev, PCI_COMMAND, cmd);
1297 return 0;
1301 * pci_try_set_mwi - enables memory-write-invalidate PCI transaction
1302 * @dev: the PCI device for which MWI is enabled
1304 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
1305 * Callers are not required to check the return value.
1307 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
1309 int pci_try_set_mwi(struct pci_dev *dev)
1311 int rc = pci_set_mwi(dev);
1312 return rc;
1316 * pci_clear_mwi - disables Memory-Write-Invalidate for device dev
1317 * @dev: the PCI device to disable
1319 * Disables PCI Memory-Write-Invalidate transaction on the device
1321 void
1322 pci_clear_mwi(struct pci_dev *dev)
1324 u16 cmd;
1326 pci_read_config_word(dev, PCI_COMMAND, &cmd);
1327 if (cmd & PCI_COMMAND_INVALIDATE) {
1328 cmd &= ~PCI_COMMAND_INVALIDATE;
1329 pci_write_config_word(dev, PCI_COMMAND, cmd);
1332 #endif /* ! PCI_DISABLE_MWI */
1335 * pci_intx - enables/disables PCI INTx for device dev
1336 * @pdev: the PCI device to operate on
1337 * @enable: boolean: whether to enable or disable PCI INTx
1339 * Enables/disables PCI INTx for device dev
1341 void
1342 pci_intx(struct pci_dev *pdev, int enable)
1344 u16 pci_command, new;
1346 pci_read_config_word(pdev, PCI_COMMAND, &pci_command);
1348 if (enable) {
1349 new = pci_command & ~PCI_COMMAND_INTX_DISABLE;
1350 } else {
1351 new = pci_command | PCI_COMMAND_INTX_DISABLE;
1354 if (new != pci_command) {
1355 struct pci_devres *dr;
1357 pci_write_config_word(pdev, PCI_COMMAND, new);
1359 dr = find_pci_dr(pdev);
1360 if (dr && !dr->restore_intx) {
1361 dr->restore_intx = 1;
1362 dr->orig_intx = !enable;
1368 * pci_msi_off - disables any msi or msix capabilities
1369 * @dev: the PCI device to operate on
1371 * If you want to use msi see pci_enable_msi and friends.
1372 * This is a lower level primitive that allows us to disable
1373 * msi operation at the device level.
1375 void pci_msi_off(struct pci_dev *dev)
1377 int pos;
1378 u16 control;
1380 pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
1381 if (pos) {
1382 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &control);
1383 control &= ~PCI_MSI_FLAGS_ENABLE;
1384 pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control);
1386 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
1387 if (pos) {
1388 pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
1389 control &= ~PCI_MSIX_FLAGS_ENABLE;
1390 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
1394 #ifndef HAVE_ARCH_PCI_SET_DMA_MASK
1396 * These can be overridden by arch-specific implementations
1399 pci_set_dma_mask(struct pci_dev *dev, u64 mask)
1401 if (!pci_dma_supported(dev, mask))
1402 return -EIO;
1404 dev->dma_mask = mask;
1406 return 0;
1410 pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask)
1412 if (!pci_dma_supported(dev, mask))
1413 return -EIO;
1415 dev->dev.coherent_dma_mask = mask;
1417 return 0;
1419 #endif
1422 * pcix_get_max_mmrbc - get PCI-X maximum designed memory read byte count
1423 * @dev: PCI device to query
1425 * Returns mmrbc: maximum designed memory read count in bytes
1426 * or appropriate error value.
1428 int pcix_get_max_mmrbc(struct pci_dev *dev)
1430 int err, cap;
1431 u32 stat;
1433 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1434 if (!cap)
1435 return -EINVAL;
1437 err = pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat);
1438 if (err)
1439 return -EINVAL;
1441 return (stat & PCI_X_STATUS_MAX_READ) >> 12;
1443 EXPORT_SYMBOL(pcix_get_max_mmrbc);
1446 * pcix_get_mmrbc - get PCI-X maximum memory read byte count
1447 * @dev: PCI device to query
1449 * Returns mmrbc: maximum memory read count in bytes
1450 * or appropriate error value.
1452 int pcix_get_mmrbc(struct pci_dev *dev)
1454 int ret, cap;
1455 u32 cmd;
1457 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1458 if (!cap)
1459 return -EINVAL;
1461 ret = pci_read_config_dword(dev, cap + PCI_X_CMD, &cmd);
1462 if (!ret)
1463 ret = 512 << ((cmd & PCI_X_CMD_MAX_READ) >> 2);
1465 return ret;
1467 EXPORT_SYMBOL(pcix_get_mmrbc);
1470 * pcix_set_mmrbc - set PCI-X maximum memory read byte count
1471 * @dev: PCI device to query
1472 * @mmrbc: maximum memory read count in bytes
1473 * valid values are 512, 1024, 2048, 4096
1475 * If possible sets maximum memory read byte count, some bridges have erratas
1476 * that prevent this.
1478 int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc)
1480 int cap, err = -EINVAL;
1481 u32 stat, cmd, v, o;
1483 if (mmrbc < 512 || mmrbc > 4096 || !is_power_of_2(mmrbc))
1484 goto out;
1486 v = ffs(mmrbc) - 10;
1488 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1489 if (!cap)
1490 goto out;
1492 err = pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat);
1493 if (err)
1494 goto out;
1496 if (v > (stat & PCI_X_STATUS_MAX_READ) >> 21)
1497 return -E2BIG;
1499 err = pci_read_config_dword(dev, cap + PCI_X_CMD, &cmd);
1500 if (err)
1501 goto out;
1503 o = (cmd & PCI_X_CMD_MAX_READ) >> 2;
1504 if (o != v) {
1505 if (v > o && dev->bus &&
1506 (dev->bus->bus_flags & PCI_BUS_FLAGS_NO_MMRBC))
1507 return -EIO;
1509 cmd &= ~PCI_X_CMD_MAX_READ;
1510 cmd |= v << 2;
1511 err = pci_write_config_dword(dev, cap + PCI_X_CMD, cmd);
1513 out:
1514 return err;
1516 EXPORT_SYMBOL(pcix_set_mmrbc);
1519 * pcie_get_readrq - get PCI Express read request size
1520 * @dev: PCI device to query
1522 * Returns maximum memory read request in bytes
1523 * or appropriate error value.
1525 int pcie_get_readrq(struct pci_dev *dev)
1527 int ret, cap;
1528 u16 ctl;
1530 cap = pci_find_capability(dev, PCI_CAP_ID_EXP);
1531 if (!cap)
1532 return -EINVAL;
1534 ret = pci_read_config_word(dev, cap + PCI_EXP_DEVCTL, &ctl);
1535 if (!ret)
1536 ret = 128 << ((ctl & PCI_EXP_DEVCTL_READRQ) >> 12);
1538 return ret;
1540 EXPORT_SYMBOL(pcie_get_readrq);
1543 * pcie_set_readrq - set PCI Express maximum memory read request
1544 * @dev: PCI device to query
1545 * @rq: maximum memory read count in bytes
1546 * valid values are 128, 256, 512, 1024, 2048, 4096
1548 * If possible sets maximum read byte count
1550 int pcie_set_readrq(struct pci_dev *dev, int rq)
1552 int cap, err = -EINVAL;
1553 u16 ctl, v;
1555 if (rq < 128 || rq > 4096 || !is_power_of_2(rq))
1556 goto out;
1558 v = (ffs(rq) - 8) << 12;
1560 cap = pci_find_capability(dev, PCI_CAP_ID_EXP);
1561 if (!cap)
1562 goto out;
1564 err = pci_read_config_word(dev, cap + PCI_EXP_DEVCTL, &ctl);
1565 if (err)
1566 goto out;
1568 if ((ctl & PCI_EXP_DEVCTL_READRQ) != v) {
1569 ctl &= ~PCI_EXP_DEVCTL_READRQ;
1570 ctl |= v;
1571 err = pci_write_config_dword(dev, cap + PCI_EXP_DEVCTL, ctl);
1574 out:
1575 return err;
1577 EXPORT_SYMBOL(pcie_set_readrq);
1580 * pci_select_bars - Make BAR mask from the type of resource
1581 * @dev: the PCI device for which BAR mask is made
1582 * @flags: resource type mask to be selected
1584 * This helper routine makes bar mask from the type of resource.
1586 int pci_select_bars(struct pci_dev *dev, unsigned long flags)
1588 int i, bars = 0;
1589 for (i = 0; i < PCI_NUM_RESOURCES; i++)
1590 if (pci_resource_flags(dev, i) & flags)
1591 bars |= (1 << i);
1592 return bars;
1595 static void __devinit pci_no_domains(void)
1597 #ifdef CONFIG_PCI_DOMAINS
1598 pci_domains_supported = 0;
1599 #endif
1602 static int __devinit pci_init(void)
1604 struct pci_dev *dev = NULL;
1606 while ((dev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev)) != NULL) {
1607 pci_fixup_device(pci_fixup_final, dev);
1609 return 0;
1612 static int __devinit pci_setup(char *str)
1614 while (str) {
1615 char *k = strchr(str, ',');
1616 if (k)
1617 *k++ = 0;
1618 if (*str && (str = pcibios_setup(str)) && *str) {
1619 if (!strcmp(str, "nomsi")) {
1620 pci_no_msi();
1621 } else if (!strcmp(str, "noaer")) {
1622 pci_no_aer();
1623 } else if (!strcmp(str, "nodomains")) {
1624 pci_no_domains();
1625 } else if (!strncmp(str, "cbiosize=", 9)) {
1626 pci_cardbus_io_size = memparse(str + 9, &str);
1627 } else if (!strncmp(str, "cbmemsize=", 10)) {
1628 pci_cardbus_mem_size = memparse(str + 10, &str);
1629 } else {
1630 printk(KERN_ERR "PCI: Unknown option `%s'\n",
1631 str);
1634 str = k;
1636 return 0;
1638 early_param("pci", pci_setup);
1640 device_initcall(pci_init);
1642 EXPORT_SYMBOL(pci_reenable_device);
1643 EXPORT_SYMBOL(pci_enable_device_bars);
1644 EXPORT_SYMBOL(pci_enable_device);
1645 EXPORT_SYMBOL(pcim_enable_device);
1646 EXPORT_SYMBOL(pcim_pin_device);
1647 EXPORT_SYMBOL(pci_disable_device);
1648 EXPORT_SYMBOL(pci_find_capability);
1649 EXPORT_SYMBOL(pci_bus_find_capability);
1650 EXPORT_SYMBOL(pci_release_regions);
1651 EXPORT_SYMBOL(pci_request_regions);
1652 EXPORT_SYMBOL(pci_release_region);
1653 EXPORT_SYMBOL(pci_request_region);
1654 EXPORT_SYMBOL(pci_release_selected_regions);
1655 EXPORT_SYMBOL(pci_request_selected_regions);
1656 EXPORT_SYMBOL(pci_set_master);
1657 EXPORT_SYMBOL(pci_set_mwi);
1658 EXPORT_SYMBOL(pci_try_set_mwi);
1659 EXPORT_SYMBOL(pci_clear_mwi);
1660 EXPORT_SYMBOL_GPL(pci_intx);
1661 EXPORT_SYMBOL(pci_set_dma_mask);
1662 EXPORT_SYMBOL(pci_set_consistent_dma_mask);
1663 EXPORT_SYMBOL(pci_assign_resource);
1664 EXPORT_SYMBOL(pci_find_parent_resource);
1665 EXPORT_SYMBOL(pci_select_bars);
1667 EXPORT_SYMBOL(pci_set_power_state);
1668 EXPORT_SYMBOL(pci_save_state);
1669 EXPORT_SYMBOL(pci_restore_state);
1670 EXPORT_SYMBOL(pci_enable_wake);
1671 EXPORT_SYMBOL_GPL(pci_set_pcie_reset_state);