2 * pata_sl82c105.c - SL82C105 PATA for new ATA layer
5 * Based in part on linux/drivers/ide/pci/sl82c105.c
6 * SL82C105/Winbond 553 IDE driver
8 * and in part on the documentation and errata sheet
11 * Note: The controller like many controllers has shared timings for
12 * PIO and DMA. We thus flip to the DMA timings in dma_start and flip back
13 * in the dma_stop function. Thus we actually don't need a set_dmamode
14 * method as the PIO method is always called and will set the right PIO
18 #include <linux/kernel.h>
19 #include <linux/module.h>
20 #include <linux/pci.h>
21 #include <linux/init.h>
22 #include <linux/blkdev.h>
23 #include <linux/delay.h>
24 #include <scsi/scsi_host.h>
25 #include <linux/libata.h>
27 #define DRV_NAME "pata_sl82c105"
28 #define DRV_VERSION "0.3.3"
32 * SL82C105 PCI config register 0x40 bits.
34 CTRL_IDE_IRQB
= (1 << 30),
35 CTRL_IDE_IRQA
= (1 << 28),
36 CTRL_LEGIRQ
= (1 << 11),
37 CTRL_P1F16
= (1 << 5),
39 CTRL_P0F16
= (1 << 1),
44 * sl82c105_pre_reset - probe begin
46 * @deadline: deadline jiffies for the operation
48 * Set up cable type and use generic probe init
51 static int sl82c105_pre_reset(struct ata_link
*link
, unsigned long deadline
)
53 static const struct pci_bits sl82c105_enable_bits
[] = {
54 { 0x40, 1, 0x01, 0x01 },
55 { 0x40, 1, 0x10, 0x10 }
57 struct ata_port
*ap
= link
->ap
;
58 struct pci_dev
*pdev
= to_pci_dev(ap
->host
->dev
);
60 if (ap
->port_no
&& !pci_test_config_bits(pdev
, &sl82c105_enable_bits
[ap
->port_no
]))
62 return ata_sff_prereset(link
, deadline
);
67 * sl82c105_configure_piomode - set chip PIO timing
72 * Called to do the PIO mode setup. Our timing registers are shared
73 * so a configure_dmamode call will undo any work we do here and vice
77 static void sl82c105_configure_piomode(struct ata_port
*ap
, struct ata_device
*adev
, int pio
)
79 struct pci_dev
*pdev
= to_pci_dev(ap
->host
->dev
);
80 static u16 pio_timing
[5] = {
81 0x50D, 0x407, 0x304, 0x242, 0x240
84 int timing
= 0x44 + (8 * ap
->port_no
) + (4 * adev
->devno
);
86 pci_write_config_word(pdev
, timing
, pio_timing
[pio
]);
87 /* Can we lose this oddity of the old driver */
88 pci_read_config_word(pdev
, timing
, &dummy
);
92 * sl82c105_set_piomode - set initial PIO mode data
96 * Called to do the PIO mode setup. Our timing registers are shared
97 * but we want to set the PIO timing by default.
100 static void sl82c105_set_piomode(struct ata_port
*ap
, struct ata_device
*adev
)
102 sl82c105_configure_piomode(ap
, adev
, adev
->pio_mode
- XFER_PIO_0
);
106 * sl82c105_configure_dmamode - set DMA mode in chip
110 * Load DMA cycle times into the chip ready for a DMA transfer
114 static void sl82c105_configure_dmamode(struct ata_port
*ap
, struct ata_device
*adev
)
116 struct pci_dev
*pdev
= to_pci_dev(ap
->host
->dev
);
117 static u16 dma_timing
[3] = {
121 int timing
= 0x44 + (8 * ap
->port_no
) + (4 * adev
->devno
);
122 int dma
= adev
->dma_mode
- XFER_MW_DMA_0
;
124 pci_write_config_word(pdev
, timing
, dma_timing
[dma
]);
125 /* Can we lose this oddity of the old driver */
126 pci_read_config_word(pdev
, timing
, &dummy
);
130 * sl82c105_reset_engine - Reset the DMA engine
133 * The sl82c105 has some serious problems with the DMA engine
134 * when transfers don't run as expected or ATAPI is used. The
135 * recommended fix is to reset the engine each use using a chip
139 static void sl82c105_reset_engine(struct ata_port
*ap
)
141 struct pci_dev
*pdev
= to_pci_dev(ap
->host
->dev
);
144 pci_read_config_word(pdev
, 0x7E, &val
);
145 pci_write_config_word(pdev
, 0x7E, val
| 4);
146 pci_write_config_word(pdev
, 0x7E, val
& ~4);
150 * sl82c105_bmdma_start - DMA engine begin
153 * Reset the DMA engine each use as recommended by the errata
156 * FIXME: if we switch clock at BMDMA start/end we might get better
157 * PIO performance on DMA capable devices.
160 static void sl82c105_bmdma_start(struct ata_queued_cmd
*qc
)
162 struct ata_port
*ap
= qc
->ap
;
165 sl82c105_reset_engine(ap
);
168 /* Set the clocks for DMA */
169 sl82c105_configure_dmamode(ap
, qc
->dev
);
175 * sl82c105_bmdma_end - DMA engine stop
178 * Reset the DMA engine each use as recommended by the errata
181 * This function is also called to turn off DMA when a timeout occurs
182 * during DMA operation. In both cases we need to reset the engine,
183 * so no actual eng_timeout handler is required.
185 * We assume bmdma_stop is always called if bmdma_start as called. If
186 * not then we may need to wrap qc_issue.
189 static void sl82c105_bmdma_stop(struct ata_queued_cmd
*qc
)
191 struct ata_port
*ap
= qc
->ap
;
194 sl82c105_reset_engine(ap
);
197 /* This will redo the initial setup of the DMA device to matching
199 sl82c105_set_piomode(ap
, qc
->dev
);
203 * sl82c105_qc_defer - implement serialization
206 * We must issue one command per host not per channel because
209 * Q: is the scsi host lock sufficient ?
212 static int sl82c105_qc_defer(struct ata_queued_cmd
*qc
)
214 struct ata_host
*host
= qc
->ap
->host
;
215 struct ata_port
*alt
= host
->ports
[1 ^ qc
->ap
->port_no
];
218 /* First apply the usual rules */
219 rc
= ata_std_qc_defer(qc
);
223 /* Now apply serialization rules. Only allow a command if the
224 other channel state machine is idle */
225 if (alt
&& alt
->qc_active
)
226 return ATA_DEFER_PORT
;
230 static bool sl82c105_sff_irq_check(struct ata_port
*ap
)
232 struct pci_dev
*pdev
= to_pci_dev(ap
->host
->dev
);
233 u32 val
, mask
= ap
->port_no
? CTRL_IDE_IRQB
: CTRL_IDE_IRQA
;
235 pci_read_config_dword(pdev
, 0x40, &val
);
240 static struct scsi_host_template sl82c105_sht
= {
241 ATA_BMDMA_SHT(DRV_NAME
),
244 static struct ata_port_operations sl82c105_port_ops
= {
245 .inherits
= &ata_bmdma_port_ops
,
246 .qc_defer
= sl82c105_qc_defer
,
247 .bmdma_start
= sl82c105_bmdma_start
,
248 .bmdma_stop
= sl82c105_bmdma_stop
,
249 .cable_detect
= ata_cable_40wire
,
250 .set_piomode
= sl82c105_set_piomode
,
251 .prereset
= sl82c105_pre_reset
,
252 .sff_irq_check
= sl82c105_sff_irq_check
,
256 * sl82c105_bridge_revision - find bridge version
257 * @pdev: PCI device for the ATA function
259 * Locates the PCI bridge associated with the ATA function and
260 * providing it is a Winbond 553 reports the revision. If it cannot
261 * find a revision or the right device it returns -1
264 static int sl82c105_bridge_revision(struct pci_dev
*pdev
)
266 struct pci_dev
*bridge
;
269 * The bridge should be part of the same device, but function 0.
271 bridge
= pci_get_slot(pdev
->bus
,
272 PCI_DEVFN(PCI_SLOT(pdev
->devfn
), 0));
277 * Make sure it is a Winbond 553 and is an ISA bridge.
279 if (bridge
->vendor
!= PCI_VENDOR_ID_WINBOND
||
280 bridge
->device
!= PCI_DEVICE_ID_WINBOND_83C553
||
281 bridge
->class >> 8 != PCI_CLASS_BRIDGE_ISA
) {
286 * We need to find function 0's revision, not function 1
289 return bridge
->revision
;
293 static int sl82c105_init_one(struct pci_dev
*dev
, const struct pci_device_id
*id
)
295 static const struct ata_port_info info_dma
= {
296 .flags
= ATA_FLAG_SLAVE_POSS
,
297 .pio_mask
= ATA_PIO4
,
298 .mwdma_mask
= ATA_MWDMA2
,
299 .port_ops
= &sl82c105_port_ops
301 static const struct ata_port_info info_early
= {
302 .flags
= ATA_FLAG_SLAVE_POSS
,
303 .pio_mask
= ATA_PIO4
,
304 .port_ops
= &sl82c105_port_ops
306 /* for now use only the first port */
307 const struct ata_port_info
*ppi
[] = { &info_early
,
313 rc
= pcim_enable_device(dev
);
317 rev
= sl82c105_bridge_revision(dev
);
321 "pata_sl82c105: Unable to find bridge, disabling DMA\n");
324 "pata_sl82c105: Early bridge revision, no DMA available\n");
328 pci_read_config_dword(dev
, 0x40, &val
);
329 val
|= CTRL_P0EN
| CTRL_P0F16
| CTRL_P1F16
;
330 pci_write_config_dword(dev
, 0x40, val
);
332 return ata_pci_bmdma_init_one(dev
, ppi
, &sl82c105_sht
, NULL
, 0);
335 static const struct pci_device_id sl82c105
[] = {
336 { PCI_VDEVICE(WINBOND
, PCI_DEVICE_ID_WINBOND_82C105
), },
341 static struct pci_driver sl82c105_pci_driver
= {
343 .id_table
= sl82c105
,
344 .probe
= sl82c105_init_one
,
345 .remove
= ata_pci_remove_one
348 static int __init
sl82c105_init(void)
350 return pci_register_driver(&sl82c105_pci_driver
);
353 static void __exit
sl82c105_exit(void)
355 pci_unregister_driver(&sl82c105_pci_driver
);
358 MODULE_AUTHOR("Alan Cox");
359 MODULE_DESCRIPTION("low-level driver for Sl82c105");
360 MODULE_LICENSE("GPL");
361 MODULE_DEVICE_TABLE(pci
, sl82c105
);
362 MODULE_VERSION(DRV_VERSION
);
364 module_init(sl82c105_init
);
365 module_exit(sl82c105_exit
);