ARM: Fix gen_nand probe structures contents
[linux-2.6/linux-acpi-2.6/ibm-acpi-2.6.git] / arch / arm / mach-ixp4xx / ixdp425-setup.c
blobea9ee4ed0a3e06a6b2f8135557b05a70c6240fbb
1 /*
2 * arch/arm/mach-ixp4xx/ixdp425-setup.c
4 * IXDP425/IXCDP1100 board-setup
6 * Copyright (C) 2003-2005 MontaVista Software, Inc.
8 * Author: Deepak Saxena <dsaxena@plexity.net>
9 */
11 #include <linux/kernel.h>
12 #include <linux/init.h>
13 #include <linux/device.h>
14 #include <linux/serial.h>
15 #include <linux/tty.h>
16 #include <linux/serial_8250.h>
17 #include <linux/i2c-gpio.h>
18 #include <linux/io.h>
19 #include <linux/mtd/mtd.h>
20 #include <linux/mtd/nand.h>
21 #include <linux/mtd/partitions.h>
22 #include <linux/delay.h>
23 #include <asm/types.h>
24 #include <asm/setup.h>
25 #include <asm/memory.h>
26 #include <mach/hardware.h>
27 #include <asm/mach-types.h>
28 #include <asm/irq.h>
29 #include <asm/mach/arch.h>
30 #include <asm/mach/flash.h>
32 #define IXDP425_SDA_PIN 7
33 #define IXDP425_SCL_PIN 6
35 /* NAND Flash pins */
36 #define IXDP425_NAND_NCE_PIN 12
38 #define IXDP425_NAND_CMD_BYTE 0x01
39 #define IXDP425_NAND_ADDR_BYTE 0x02
41 static struct flash_platform_data ixdp425_flash_data = {
42 .map_name = "cfi_probe",
43 .width = 2,
46 static struct resource ixdp425_flash_resource = {
47 .flags = IORESOURCE_MEM,
50 static struct platform_device ixdp425_flash = {
51 .name = "IXP4XX-Flash",
52 .id = 0,
53 .dev = {
54 .platform_data = &ixdp425_flash_data,
56 .num_resources = 1,
57 .resource = &ixdp425_flash_resource,
60 #if defined(CONFIG_MTD_NAND_PLATFORM) || \
61 defined(CONFIG_MTD_NAND_PLATFORM_MODULE)
63 #ifdef CONFIG_MTD_PARTITIONS
64 const char *part_probes[] = { "cmdlinepart", NULL };
66 static struct mtd_partition ixdp425_partitions[] = {
68 .name = "ixp400 NAND FS 0",
69 .offset = 0,
70 .size = SZ_8M
71 }, {
72 .name = "ixp400 NAND FS 1",
73 .offset = MTDPART_OFS_APPEND,
74 .size = MTDPART_SIZ_FULL
77 #endif
79 static void
80 ixdp425_flash_nand_cmd_ctrl(struct mtd_info *mtd, int cmd, unsigned int ctrl)
82 struct nand_chip *this = mtd->priv;
83 int offset = (int)this->priv;
85 if (ctrl & NAND_CTRL_CHANGE) {
86 if (ctrl & NAND_NCE) {
87 gpio_line_set(IXDP425_NAND_NCE_PIN, IXP4XX_GPIO_LOW);
88 udelay(5);
89 } else
90 gpio_line_set(IXDP425_NAND_NCE_PIN, IXP4XX_GPIO_HIGH);
92 offset = (ctrl & NAND_CLE) ? IXDP425_NAND_CMD_BYTE : 0;
93 offset |= (ctrl & NAND_ALE) ? IXDP425_NAND_ADDR_BYTE : 0;
94 this->priv = (void *)offset;
97 if (cmd != NAND_CMD_NONE)
98 writeb(cmd, this->IO_ADDR_W + offset);
101 static struct platform_nand_data ixdp425_flash_nand_data = {
102 .chip = {
103 .nr_chips = 1,
104 .chip_delay = 30,
105 .options = NAND_NO_AUTOINCR,
106 #ifdef CONFIG_MTD_PARTITIONS
107 .part_probe_types = part_probes,
108 .partitions = ixdp425_partitions,
109 .nr_partitions = ARRAY_SIZE(ixdp425_partitions),
110 #endif
112 .ctrl = {
113 .cmd_ctrl = ixdp425_flash_nand_cmd_ctrl
117 static struct resource ixdp425_flash_nand_resource = {
118 .flags = IORESOURCE_MEM,
121 static struct platform_device ixdp425_flash_nand = {
122 .name = "gen_nand",
123 .id = -1,
124 .dev = {
125 .platform_data = &ixdp425_flash_nand_data,
127 .num_resources = 1,
128 .resource = &ixdp425_flash_nand_resource,
130 #endif /* CONFIG_MTD_NAND_PLATFORM */
132 static struct i2c_gpio_platform_data ixdp425_i2c_gpio_data = {
133 .sda_pin = IXDP425_SDA_PIN,
134 .scl_pin = IXDP425_SCL_PIN,
137 static struct platform_device ixdp425_i2c_gpio = {
138 .name = "i2c-gpio",
139 .id = 0,
140 .dev = {
141 .platform_data = &ixdp425_i2c_gpio_data,
145 static struct resource ixdp425_uart_resources[] = {
147 .start = IXP4XX_UART1_BASE_PHYS,
148 .end = IXP4XX_UART1_BASE_PHYS + 0x0fff,
149 .flags = IORESOURCE_MEM
152 .start = IXP4XX_UART2_BASE_PHYS,
153 .end = IXP4XX_UART2_BASE_PHYS + 0x0fff,
154 .flags = IORESOURCE_MEM
158 static struct plat_serial8250_port ixdp425_uart_data[] = {
160 .mapbase = IXP4XX_UART1_BASE_PHYS,
161 .membase = (char *)IXP4XX_UART1_BASE_VIRT + REG_OFFSET,
162 .irq = IRQ_IXP4XX_UART1,
163 .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST,
164 .iotype = UPIO_MEM,
165 .regshift = 2,
166 .uartclk = IXP4XX_UART_XTAL,
169 .mapbase = IXP4XX_UART2_BASE_PHYS,
170 .membase = (char *)IXP4XX_UART2_BASE_VIRT + REG_OFFSET,
171 .irq = IRQ_IXP4XX_UART2,
172 .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST,
173 .iotype = UPIO_MEM,
174 .regshift = 2,
175 .uartclk = IXP4XX_UART_XTAL,
177 { },
180 static struct platform_device ixdp425_uart = {
181 .name = "serial8250",
182 .id = PLAT8250_DEV_PLATFORM,
183 .dev.platform_data = ixdp425_uart_data,
184 .num_resources = 2,
185 .resource = ixdp425_uart_resources
188 /* Built-in 10/100 Ethernet MAC interfaces */
189 static struct eth_plat_info ixdp425_plat_eth[] = {
191 .phy = 0,
192 .rxq = 3,
193 .txreadyq = 20,
194 }, {
195 .phy = 1,
196 .rxq = 4,
197 .txreadyq = 21,
201 static struct platform_device ixdp425_eth[] = {
203 .name = "ixp4xx_eth",
204 .id = IXP4XX_ETH_NPEB,
205 .dev.platform_data = ixdp425_plat_eth,
206 }, {
207 .name = "ixp4xx_eth",
208 .id = IXP4XX_ETH_NPEC,
209 .dev.platform_data = ixdp425_plat_eth + 1,
213 static struct platform_device *ixdp425_devices[] __initdata = {
214 &ixdp425_i2c_gpio,
215 &ixdp425_flash,
216 #if defined(CONFIG_MTD_NAND_PLATFORM) || \
217 defined(CONFIG_MTD_NAND_PLATFORM_MODULE)
218 &ixdp425_flash_nand,
219 #endif
220 &ixdp425_uart,
221 &ixdp425_eth[0],
222 &ixdp425_eth[1],
225 static void __init ixdp425_init(void)
227 ixp4xx_sys_init();
229 ixdp425_flash_resource.start = IXP4XX_EXP_BUS_BASE(0);
230 ixdp425_flash_resource.end =
231 IXP4XX_EXP_BUS_BASE(0) + ixp4xx_exp_bus_size - 1;
233 #if defined(CONFIG_MTD_NAND_PLATFORM) || \
234 defined(CONFIG_MTD_NAND_PLATFORM_MODULE)
235 ixdp425_flash_nand_resource.start = IXP4XX_EXP_BUS_BASE(3),
236 ixdp425_flash_nand_resource.end = IXP4XX_EXP_BUS_BASE(3) + 0x10 - 1;
238 gpio_line_config(IXDP425_NAND_NCE_PIN, IXP4XX_GPIO_OUT);
240 /* Configure expansion bus for NAND Flash */
241 *IXP4XX_EXP_CS3 = IXP4XX_EXP_BUS_CS_EN |
242 IXP4XX_EXP_BUS_STROBE_T(1) | /* extend by 1 clock */
243 IXP4XX_EXP_BUS_CYCLES(0) | /* Intel cycles */
244 IXP4XX_EXP_BUS_SIZE(0) | /* 512bytes addr space*/
245 IXP4XX_EXP_BUS_WR_EN |
246 IXP4XX_EXP_BUS_BYTE_EN; /* 8 bit data bus */
247 #endif
249 if (cpu_is_ixp43x()) {
250 ixdp425_uart.num_resources = 1;
251 ixdp425_uart_data[1].flags = 0;
254 platform_add_devices(ixdp425_devices, ARRAY_SIZE(ixdp425_devices));
257 #ifdef CONFIG_ARCH_IXDP425
258 MACHINE_START(IXDP425, "Intel IXDP425 Development Platform")
259 /* Maintainer: MontaVista Software, Inc. */
260 .phys_io = IXP4XX_PERIPHERAL_BASE_PHYS,
261 .io_pg_offst = ((IXP4XX_PERIPHERAL_BASE_VIRT) >> 18) & 0xfffc,
262 .map_io = ixp4xx_map_io,
263 .init_irq = ixp4xx_init_irq,
264 .timer = &ixp4xx_timer,
265 .boot_params = 0x0100,
266 .init_machine = ixdp425_init,
267 MACHINE_END
268 #endif
270 #ifdef CONFIG_MACH_IXDP465
271 MACHINE_START(IXDP465, "Intel IXDP465 Development Platform")
272 /* Maintainer: MontaVista Software, Inc. */
273 .phys_io = IXP4XX_PERIPHERAL_BASE_PHYS,
274 .io_pg_offst = ((IXP4XX_PERIPHERAL_BASE_VIRT) >> 18) & 0xfffc,
275 .map_io = ixp4xx_map_io,
276 .init_irq = ixp4xx_init_irq,
277 .timer = &ixp4xx_timer,
278 .boot_params = 0x0100,
279 .init_machine = ixdp425_init,
280 MACHINE_END
281 #endif
283 #ifdef CONFIG_ARCH_PRPMC1100
284 MACHINE_START(IXCDP1100, "Intel IXCDP1100 Development Platform")
285 /* Maintainer: MontaVista Software, Inc. */
286 .phys_io = IXP4XX_PERIPHERAL_BASE_PHYS,
287 .io_pg_offst = ((IXP4XX_PERIPHERAL_BASE_VIRT) >> 18) & 0xfffc,
288 .map_io = ixp4xx_map_io,
289 .init_irq = ixp4xx_init_irq,
290 .timer = &ixp4xx_timer,
291 .boot_params = 0x0100,
292 .init_machine = ixdp425_init,
293 MACHINE_END
294 #endif
296 #ifdef CONFIG_MACH_KIXRP435
297 MACHINE_START(KIXRP435, "Intel KIXRP435 Reference Platform")
298 /* Maintainer: MontaVista Software, Inc. */
299 .phys_io = IXP4XX_PERIPHERAL_BASE_PHYS,
300 .io_pg_offst = ((IXP4XX_PERIPHERAL_BASE_VIRT) >> 18) & 0xfffc,
301 .map_io = ixp4xx_map_io,
302 .init_irq = ixp4xx_init_irq,
303 .timer = &ixp4xx_timer,
304 .boot_params = 0x0100,
305 .init_machine = ixdp425_init,
306 MACHINE_END
307 #endif