crypto: omap - Updates omap sham device related platform code
[linux-2.6/linux-acpi-2.6/ibm-acpi-2.6.git] / arch / arm / plat-omap / include / plat / control.h
bloba56deee97676cdff8409abd941dd2540c2695a9c
1 /*
2 * arch/arm/plat-omap/include/mach/control.h
4 * OMAP2/3/4 System Control Module definitions
6 * Copyright (C) 2007-2009 Texas Instruments, Inc.
7 * Copyright (C) 2007-2008 Nokia Corporation
9 * Written by Paul Walmsley
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation.
16 #ifndef __ASM_ARCH_CONTROL_H
17 #define __ASM_ARCH_CONTROL_H
19 #include <mach/io.h>
21 #ifndef __ASSEMBLY__
22 #define OMAP242X_CTRL_REGADDR(reg) \
23 OMAP2_L4_IO_ADDRESS(OMAP242X_CTRL_BASE + (reg))
24 #define OMAP243X_CTRL_REGADDR(reg) \
25 OMAP2_L4_IO_ADDRESS(OMAP243X_CTRL_BASE + (reg))
26 #define OMAP343X_CTRL_REGADDR(reg) \
27 OMAP2_L4_IO_ADDRESS(OMAP343X_CTRL_BASE + (reg))
28 #else
29 #define OMAP242X_CTRL_REGADDR(reg) \
30 OMAP2_L4_IO_ADDRESS(OMAP242X_CTRL_BASE + (reg))
31 #define OMAP243X_CTRL_REGADDR(reg) \
32 OMAP2_L4_IO_ADDRESS(OMAP243X_CTRL_BASE + (reg))
33 #define OMAP343X_CTRL_REGADDR(reg) \
34 OMAP2_L4_IO_ADDRESS(OMAP343X_CTRL_BASE + (reg))
35 #endif /* __ASSEMBLY__ */
38 * As elsewhere, the "OMAP2_" prefix indicates that the macro is valid for
39 * OMAP24XX and OMAP34XX.
42 /* Control submodule offsets */
44 #define OMAP2_CONTROL_INTERFACE 0x000
45 #define OMAP2_CONTROL_PADCONFS 0x030
46 #define OMAP2_CONTROL_GENERAL 0x270
47 #define OMAP343X_CONTROL_MEM_WKUP 0x600
48 #define OMAP343X_CONTROL_PADCONFS_WKUP 0xa00
49 #define OMAP343X_CONTROL_GENERAL_WKUP 0xa60
51 /* Control register offsets - read/write with omap_ctrl_{read,write}{bwl}() */
53 #define OMAP2_CONTROL_SYSCONFIG (OMAP2_CONTROL_INTERFACE + 0x10)
55 /* CONTROL_GENERAL register offsets common to OMAP2 & 3 */
56 #define OMAP2_CONTROL_DEVCONF0 (OMAP2_CONTROL_GENERAL + 0x0004)
57 #define OMAP2_CONTROL_MSUSPENDMUX_0 (OMAP2_CONTROL_GENERAL + 0x0020)
58 #define OMAP2_CONTROL_MSUSPENDMUX_1 (OMAP2_CONTROL_GENERAL + 0x0024)
59 #define OMAP2_CONTROL_MSUSPENDMUX_2 (OMAP2_CONTROL_GENERAL + 0x0028)
60 #define OMAP2_CONTROL_MSUSPENDMUX_3 (OMAP2_CONTROL_GENERAL + 0x002c)
61 #define OMAP2_CONTROL_MSUSPENDMUX_4 (OMAP2_CONTROL_GENERAL + 0x0030)
62 #define OMAP2_CONTROL_MSUSPENDMUX_5 (OMAP2_CONTROL_GENERAL + 0x0034)
63 #define OMAP2_CONTROL_SEC_CTRL (OMAP2_CONTROL_GENERAL + 0x0040)
64 #define OMAP2_CONTROL_RPUB_KEY_H_0 (OMAP2_CONTROL_GENERAL + 0x0090)
65 #define OMAP2_CONTROL_RPUB_KEY_H_1 (OMAP2_CONTROL_GENERAL + 0x0094)
66 #define OMAP2_CONTROL_RPUB_KEY_H_2 (OMAP2_CONTROL_GENERAL + 0x0098)
67 #define OMAP2_CONTROL_RPUB_KEY_H_3 (OMAP2_CONTROL_GENERAL + 0x009c)
69 /* 242x-only CONTROL_GENERAL register offsets */
70 #define OMAP242X_CONTROL_DEVCONF OMAP2_CONTROL_DEVCONF0 /* match TRM */
71 #define OMAP242X_CONTROL_OCM_RAM_PERM (OMAP2_CONTROL_GENERAL + 0x0068)
73 /* 243x-only CONTROL_GENERAL register offsets */
74 /* CONTROL_IVA2_BOOT{ADDR,MOD} are at the same place on 343x - noted below */
75 #define OMAP243X_CONTROL_DEVCONF1 (OMAP2_CONTROL_GENERAL + 0x0078)
76 #define OMAP243X_CONTROL_CSIRXFE (OMAP2_CONTROL_GENERAL + 0x007c)
77 #define OMAP243X_CONTROL_IVA2_BOOTADDR (OMAP2_CONTROL_GENERAL + 0x0190)
78 #define OMAP243X_CONTROL_IVA2_BOOTMOD (OMAP2_CONTROL_GENERAL + 0x0194)
79 #define OMAP243X_CONTROL_IVA2_GEMCFG (OMAP2_CONTROL_GENERAL + 0x0198)
80 #define OMAP243X_CONTROL_PBIAS_LITE (OMAP2_CONTROL_GENERAL + 0x0230)
82 /* 24xx-only CONTROL_GENERAL register offsets */
83 #define OMAP24XX_CONTROL_DEBOBS (OMAP2_CONTROL_GENERAL + 0x0000)
84 #define OMAP24XX_CONTROL_EMU_SUPPORT (OMAP2_CONTROL_GENERAL + 0x0008)
85 #define OMAP24XX_CONTROL_SEC_TEST (OMAP2_CONTROL_GENERAL + 0x0044)
86 #define OMAP24XX_CONTROL_PSA_CTRL (OMAP2_CONTROL_GENERAL + 0x0048)
87 #define OMAP24XX_CONTROL_PSA_CMD (OMAP2_CONTROL_GENERAL + 0x004c)
88 #define OMAP24XX_CONTROL_PSA_VALUE (OMAP2_CONTROL_GENERAL + 0x0050)
89 #define OMAP24XX_CONTROL_SEC_EMU (OMAP2_CONTROL_GENERAL + 0x0060)
90 #define OMAP24XX_CONTROL_SEC_TAP (OMAP2_CONTROL_GENERAL + 0x0064)
91 #define OMAP24XX_CONTROL_OCM_PUB_RAM_ADD (OMAP2_CONTROL_GENERAL + 0x006c)
92 #define OMAP24XX_CONTROL_EXT_SEC_RAM_START_ADD (OMAP2_CONTROL_GENERAL + 0x0070)
93 #define OMAP24XX_CONTROL_EXT_SEC_RAM_STOP_ADD (OMAP2_CONTROL_GENERAL + 0x0074)
94 #define OMAP24XX_CONTROL_SEC_STATUS (OMAP2_CONTROL_GENERAL + 0x0080)
95 #define OMAP24XX_CONTROL_SEC_ERR_STATUS (OMAP2_CONTROL_GENERAL + 0x0084)
96 #define OMAP24XX_CONTROL_STATUS (OMAP2_CONTROL_GENERAL + 0x0088)
97 #define OMAP24XX_CONTROL_GENERAL_PURPOSE_STATUS (OMAP2_CONTROL_GENERAL + 0x008c)
98 #define OMAP24XX_CONTROL_RAND_KEY_0 (OMAP2_CONTROL_GENERAL + 0x00a0)
99 #define OMAP24XX_CONTROL_RAND_KEY_1 (OMAP2_CONTROL_GENERAL + 0x00a4)
100 #define OMAP24XX_CONTROL_RAND_KEY_2 (OMAP2_CONTROL_GENERAL + 0x00a8)
101 #define OMAP24XX_CONTROL_RAND_KEY_3 (OMAP2_CONTROL_GENERAL + 0x00ac)
102 #define OMAP24XX_CONTROL_CUST_KEY_0 (OMAP2_CONTROL_GENERAL + 0x00b0)
103 #define OMAP24XX_CONTROL_CUST_KEY_1 (OMAP2_CONTROL_GENERAL + 0x00b4)
104 #define OMAP24XX_CONTROL_TEST_KEY_0 (OMAP2_CONTROL_GENERAL + 0x00c0)
105 #define OMAP24XX_CONTROL_TEST_KEY_1 (OMAP2_CONTROL_GENERAL + 0x00c4)
106 #define OMAP24XX_CONTROL_TEST_KEY_2 (OMAP2_CONTROL_GENERAL + 0x00c8)
107 #define OMAP24XX_CONTROL_TEST_KEY_3 (OMAP2_CONTROL_GENERAL + 0x00cc)
108 #define OMAP24XX_CONTROL_TEST_KEY_4 (OMAP2_CONTROL_GENERAL + 0x00d0)
109 #define OMAP24XX_CONTROL_TEST_KEY_5 (OMAP2_CONTROL_GENERAL + 0x00d4)
110 #define OMAP24XX_CONTROL_TEST_KEY_6 (OMAP2_CONTROL_GENERAL + 0x00d8)
111 #define OMAP24XX_CONTROL_TEST_KEY_7 (OMAP2_CONTROL_GENERAL + 0x00dc)
112 #define OMAP24XX_CONTROL_TEST_KEY_8 (OMAP2_CONTROL_GENERAL + 0x00e0)
113 #define OMAP24XX_CONTROL_TEST_KEY_9 (OMAP2_CONTROL_GENERAL + 0x00e4)
115 #define OMAP343X_CONTROL_PADCONF_SYSNIRQ (OMAP2_CONTROL_INTERFACE + 0x01b0)
117 /* 34xx-only CONTROL_GENERAL register offsets */
118 #define OMAP343X_CONTROL_PADCONF_OFF (OMAP2_CONTROL_GENERAL + 0x0000)
119 #define OMAP343X_CONTROL_MEM_DFTRW0 (OMAP2_CONTROL_GENERAL + 0x0008)
120 #define OMAP343X_CONTROL_MEM_DFTRW1 (OMAP2_CONTROL_GENERAL + 0x000c)
121 #define OMAP343X_CONTROL_DEVCONF1 (OMAP2_CONTROL_GENERAL + 0x0068)
122 #define OMAP343X_CONTROL_CSIRXFE (OMAP2_CONTROL_GENERAL + 0x006c)
123 #define OMAP343X_CONTROL_SEC_STATUS (OMAP2_CONTROL_GENERAL + 0x0070)
124 #define OMAP343X_CONTROL_SEC_ERR_STATUS (OMAP2_CONTROL_GENERAL + 0x0074)
125 #define OMAP343X_CONTROL_SEC_ERR_STATUS_DEBUG (OMAP2_CONTROL_GENERAL + 0x0078)
126 #define OMAP343X_CONTROL_STATUS (OMAP2_CONTROL_GENERAL + 0x0080)
127 #define OMAP343X_CONTROL_GENERAL_PURPOSE_STATUS (OMAP2_CONTROL_GENERAL + 0x0084)
128 #define OMAP343X_CONTROL_RPUB_KEY_H_4 (OMAP2_CONTROL_GENERAL + 0x00a0)
129 #define OMAP343X_CONTROL_RAND_KEY_0 (OMAP2_CONTROL_GENERAL + 0x00a8)
130 #define OMAP343X_CONTROL_RAND_KEY_1 (OMAP2_CONTROL_GENERAL + 0x00ac)
131 #define OMAP343X_CONTROL_RAND_KEY_2 (OMAP2_CONTROL_GENERAL + 0x00b0)
132 #define OMAP343X_CONTROL_RAND_KEY_3 (OMAP2_CONTROL_GENERAL + 0x00b4)
133 #define OMAP343X_CONTROL_TEST_KEY_0 (OMAP2_CONTROL_GENERAL + 0x00c8)
134 #define OMAP343X_CONTROL_TEST_KEY_1 (OMAP2_CONTROL_GENERAL + 0x00cc)
135 #define OMAP343X_CONTROL_TEST_KEY_2 (OMAP2_CONTROL_GENERAL + 0x00d0)
136 #define OMAP343X_CONTROL_TEST_KEY_3 (OMAP2_CONTROL_GENERAL + 0x00d4)
137 #define OMAP343X_CONTROL_TEST_KEY_4 (OMAP2_CONTROL_GENERAL + 0x00d8)
138 #define OMAP343X_CONTROL_TEST_KEY_5 (OMAP2_CONTROL_GENERAL + 0x00dc)
139 #define OMAP343X_CONTROL_TEST_KEY_6 (OMAP2_CONTROL_GENERAL + 0x00e0)
140 #define OMAP343X_CONTROL_TEST_KEY_7 (OMAP2_CONTROL_GENERAL + 0x00e4)
141 #define OMAP343X_CONTROL_TEST_KEY_8 (OMAP2_CONTROL_GENERAL + 0x00e8)
142 #define OMAP343X_CONTROL_TEST_KEY_9 (OMAP2_CONTROL_GENERAL + 0x00ec)
143 #define OMAP343X_CONTROL_TEST_KEY_10 (OMAP2_CONTROL_GENERAL + 0x00f0)
144 #define OMAP343X_CONTROL_TEST_KEY_11 (OMAP2_CONTROL_GENERAL + 0x00f4)
145 #define OMAP343X_CONTROL_TEST_KEY_12 (OMAP2_CONTROL_GENERAL + 0x00f8)
146 #define OMAP343X_CONTROL_TEST_KEY_13 (OMAP2_CONTROL_GENERAL + 0x00fc)
147 #define OMAP343X_CONTROL_IVA2_BOOTADDR (OMAP2_CONTROL_GENERAL + 0x0190)
148 #define OMAP343X_CONTROL_IVA2_BOOTMOD (OMAP2_CONTROL_GENERAL + 0x0194)
149 #define OMAP343X_CONTROL_DEBOBS(i) (OMAP2_CONTROL_GENERAL + 0x01B0 \
150 + ((i) >> 1) * 4 + (!((i) & 1)) * 2)
151 #define OMAP343X_CONTROL_PROG_IO0 (OMAP2_CONTROL_GENERAL + 0x01D4)
152 #define OMAP343X_CONTROL_PROG_IO1 (OMAP2_CONTROL_GENERAL + 0x01D8)
153 #define OMAP343X_CONTROL_DSS_DPLL_SPREADING (OMAP2_CONTROL_GENERAL + 0x01E0)
154 #define OMAP343X_CONTROL_CORE_DPLL_SPREADING (OMAP2_CONTROL_GENERAL + 0x01E4)
155 #define OMAP343X_CONTROL_PER_DPLL_SPREADING (OMAP2_CONTROL_GENERAL + 0x01E8)
156 #define OMAP343X_CONTROL_USBHOST_DPLL_SPREADING (OMAP2_CONTROL_GENERAL + 0x01EC)
157 #define OMAP343X_CONTROL_PBIAS_LITE (OMAP2_CONTROL_GENERAL + 0x02B0)
158 #define OMAP343X_CONTROL_TEMP_SENSOR (OMAP2_CONTROL_GENERAL + 0x02B4)
159 #define OMAP343X_CONTROL_SRAMLDO4 (OMAP2_CONTROL_GENERAL + 0x02B8)
160 #define OMAP343X_CONTROL_SRAMLDO5 (OMAP2_CONTROL_GENERAL + 0x02C0)
161 #define OMAP343X_CONTROL_CSI (OMAP2_CONTROL_GENERAL + 0x02C4)
163 /* AM35XX only CONTROL_GENERAL register offsets */
164 #define AM35XX_CONTROL_MSUSPENDMUX_6 (OMAP2_CONTROL_GENERAL + 0x0038)
165 #define AM35XX_CONTROL_DEVCONF2 (OMAP2_CONTROL_GENERAL + 0x0310)
166 #define AM35XX_CONTROL_DEVCONF3 (OMAP2_CONTROL_GENERAL + 0x0314)
167 #define AM35XX_CONTROL_CBA_PRIORITY (OMAP2_CONTROL_GENERAL + 0x0320)
168 #define AM35XX_CONTROL_LVL_INTR_CLEAR (OMAP2_CONTROL_GENERAL + 0x0324)
169 #define AM35XX_CONTROL_IP_SW_RESET (OMAP2_CONTROL_GENERAL + 0x0328)
170 #define AM35XX_CONTROL_IPSS_CLK_CTRL (OMAP2_CONTROL_GENERAL + 0x032C)
172 /* 34xx PADCONF register offsets */
173 #define OMAP343X_PADCONF_ETK(i) (OMAP2_CONTROL_PADCONFS + 0x5a8 + \
174 (i)*2)
175 #define OMAP343X_PADCONF_ETK_CLK OMAP343X_PADCONF_ETK(0)
176 #define OMAP343X_PADCONF_ETK_CTL OMAP343X_PADCONF_ETK(1)
177 #define OMAP343X_PADCONF_ETK_D0 OMAP343X_PADCONF_ETK(2)
178 #define OMAP343X_PADCONF_ETK_D1 OMAP343X_PADCONF_ETK(3)
179 #define OMAP343X_PADCONF_ETK_D2 OMAP343X_PADCONF_ETK(4)
180 #define OMAP343X_PADCONF_ETK_D3 OMAP343X_PADCONF_ETK(5)
181 #define OMAP343X_PADCONF_ETK_D4 OMAP343X_PADCONF_ETK(6)
182 #define OMAP343X_PADCONF_ETK_D5 OMAP343X_PADCONF_ETK(7)
183 #define OMAP343X_PADCONF_ETK_D6 OMAP343X_PADCONF_ETK(8)
184 #define OMAP343X_PADCONF_ETK_D7 OMAP343X_PADCONF_ETK(9)
185 #define OMAP343X_PADCONF_ETK_D8 OMAP343X_PADCONF_ETK(10)
186 #define OMAP343X_PADCONF_ETK_D9 OMAP343X_PADCONF_ETK(11)
187 #define OMAP343X_PADCONF_ETK_D10 OMAP343X_PADCONF_ETK(12)
188 #define OMAP343X_PADCONF_ETK_D11 OMAP343X_PADCONF_ETK(13)
189 #define OMAP343X_PADCONF_ETK_D12 OMAP343X_PADCONF_ETK(14)
190 #define OMAP343X_PADCONF_ETK_D13 OMAP343X_PADCONF_ETK(15)
191 #define OMAP343X_PADCONF_ETK_D14 OMAP343X_PADCONF_ETK(16)
192 #define OMAP343X_PADCONF_ETK_D15 OMAP343X_PADCONF_ETK(17)
194 /* 34xx GENERAL_WKUP regist offsets */
195 #define OMAP343X_CONTROL_WKUP_DEBOBSMUX(i) (OMAP343X_CONTROL_GENERAL_WKUP + \
196 0x008 + (i))
197 #define OMAP343X_CONTROL_WKUP_DEBOBS0 (OMAP343X_CONTROL_GENERAL_WKUP + 0x008)
198 #define OMAP343X_CONTROL_WKUP_DEBOBS1 (OMAP343X_CONTROL_GENERAL_WKUP + 0x00C)
199 #define OMAP343X_CONTROL_WKUP_DEBOBS2 (OMAP343X_CONTROL_GENERAL_WKUP + 0x010)
200 #define OMAP343X_CONTROL_WKUP_DEBOBS3 (OMAP343X_CONTROL_GENERAL_WKUP + 0x014)
201 #define OMAP343X_CONTROL_WKUP_DEBOBS4 (OMAP343X_CONTROL_GENERAL_WKUP + 0x018)
203 /* 34xx D2D idle-related pins, handled by PM core */
204 #define OMAP3_PADCONF_SAD2D_MSTANDBY 0x250
205 #define OMAP3_PADCONF_SAD2D_IDLEACK 0x254
207 /* 44xx control status register offset */
208 #define OMAP44XX_CONTROL_STATUS 0x2c4
211 * REVISIT: This list of registers is not comprehensive - there are more
212 * that should be added.
216 * Control module register bit defines - these should eventually go into
217 * their own regbits file. Some of these will be complicated, depending
218 * on the device type (general-purpose, emulator, test, secure, bad, other)
219 * and the security mode (secure, non-secure, don't care)
221 /* CONTROL_DEVCONF0 bits */
222 #define OMAP2_MMCSDIO1ADPCLKISEL (1 << 24) /* MMC1 loop back clock */
223 #define OMAP24XX_USBSTANDBYCTRL (1 << 15)
224 #define OMAP2_MCBSP2_CLKS_MASK (1 << 6)
225 #define OMAP2_MCBSP1_CLKS_MASK (1 << 2)
227 /* CONTROL_DEVCONF1 bits */
228 #define OMAP243X_MMC1_ACTIVE_OVERWRITE (1 << 31)
229 #define OMAP2_MMCSDIO2ADPCLKISEL (1 << 6) /* MMC2 loop back clock */
230 #define OMAP2_MCBSP5_CLKS_MASK (1 << 4) /* > 242x */
231 #define OMAP2_MCBSP4_CLKS_MASK (1 << 2) /* > 242x */
232 #define OMAP2_MCBSP3_CLKS_MASK (1 << 0) /* > 242x */
234 /* CONTROL_STATUS bits */
235 #define OMAP2_DEVICETYPE_MASK (0x7 << 8)
236 #define OMAP2_SYSBOOT_5_MASK (1 << 5)
237 #define OMAP2_SYSBOOT_4_MASK (1 << 4)
238 #define OMAP2_SYSBOOT_3_MASK (1 << 3)
239 #define OMAP2_SYSBOOT_2_MASK (1 << 2)
240 #define OMAP2_SYSBOOT_1_MASK (1 << 1)
241 #define OMAP2_SYSBOOT_0_MASK (1 << 0)
243 /* CONTROL_PBIAS_LITE bits */
244 #define OMAP343X_PBIASLITESUPPLY_HIGH1 (1 << 15)
245 #define OMAP343X_PBIASLITEVMODEERROR1 (1 << 11)
246 #define OMAP343X_PBIASSPEEDCTRL1 (1 << 10)
247 #define OMAP343X_PBIASLITEPWRDNZ1 (1 << 9)
248 #define OMAP343X_PBIASLITEVMODE1 (1 << 8)
249 #define OMAP343X_PBIASLITESUPPLY_HIGH0 (1 << 7)
250 #define OMAP343X_PBIASLITEVMODEERROR0 (1 << 3)
251 #define OMAP2_PBIASSPEEDCTRL0 (1 << 2)
252 #define OMAP2_PBIASLITEPWRDNZ0 (1 << 1)
253 #define OMAP2_PBIASLITEVMODE0 (1 << 0)
255 /* CONTROL_PROG_IO1 bits */
256 #define OMAP3630_PRG_SDMMC1_SPEEDCTRL (1 << 20)
258 /* CONTROL_IVA2_BOOTMOD bits */
259 #define OMAP3_IVA2_BOOTMOD_SHIFT 0
260 #define OMAP3_IVA2_BOOTMOD_MASK (0xf << 0)
261 #define OMAP3_IVA2_BOOTMOD_IDLE (0x1 << 0)
263 /* CONTROL_PADCONF_X bits */
264 #define OMAP3_PADCONF_WAKEUPEVENT0 (1 << 15)
265 #define OMAP3_PADCONF_WAKEUPENABLE0 (1 << 14)
267 #define OMAP343X_SCRATCHPAD_ROM (OMAP343X_CTRL_BASE + 0x860)
268 #define OMAP343X_SCRATCHPAD (OMAP343X_CTRL_BASE + 0x910)
269 #define OMAP343X_SCRATCHPAD_ROM_OFFSET 0x19C
271 /* AM35XX_CONTROL_IPSS_CLK_CTRL bits */
272 #define AM35XX_USBOTG_VBUSP_CLK_SHIFT 0
273 #define AM35XX_CPGMAC_VBUSP_CLK_SHIFT 1
274 #define AM35XX_VPFE_VBUSP_CLK_SHIFT 2
275 #define AM35XX_HECC_VBUSP_CLK_SHIFT 3
276 #define AM35XX_USBOTG_FCLK_SHIFT 8
277 #define AM35XX_CPGMAC_FCLK_SHIFT 9
278 #define AM35XX_VPFE_FCLK_SHIFT 10
280 /*AM35XX CONTROL_LVL_INTR_CLEAR bits*/
281 #define AM35XX_CPGMAC_C0_MISC_PULSE_CLR BIT(0)
282 #define AM35XX_CPGMAC_C0_RX_PULSE_CLR BIT(1)
283 #define AM35XX_CPGMAC_C0_RX_THRESH_CLR BIT(2)
284 #define AM35XX_CPGMAC_C0_TX_PULSE_CLR BIT(3)
285 #define AM35XX_USBOTGSS_INT_CLR BIT(4)
286 #define AM35XX_VPFE_CCDC_VD0_INT_CLR BIT(5)
287 #define AM35XX_VPFE_CCDC_VD1_INT_CLR BIT(6)
288 #define AM35XX_VPFE_CCDC_VD2_INT_CLR BIT(7)
290 /*AM35XX CONTROL_IP_SW_RESET bits*/
291 #define AM35XX_USBOTGSS_SW_RST BIT(0)
292 #define AM35XX_CPGMACSS_SW_RST BIT(1)
293 #define AM35XX_VPFE_VBUSP_SW_RST BIT(2)
294 #define AM35XX_HECC_SW_RST BIT(3)
295 #define AM35XX_VPFE_PCLK_SW_RST BIT(4)
298 * CONTROL OMAP STATUS register to identify OMAP3 features
300 #define OMAP3_CONTROL_OMAP_STATUS 0x044c
302 #define OMAP3_SGX_SHIFT 13
303 #define OMAP3_SGX_MASK (3 << OMAP3_SGX_SHIFT)
304 #define FEAT_SGX_FULL 0
305 #define FEAT_SGX_HALF 1
306 #define FEAT_SGX_NONE 2
308 #define OMAP3_IVA_SHIFT 12
309 #define OMAP3_IVA_MASK (1 << OMAP3_SGX_SHIFT)
310 #define FEAT_IVA 0
311 #define FEAT_IVA_NONE 1
313 #define OMAP3_L2CACHE_SHIFT 10
314 #define OMAP3_L2CACHE_MASK (3 << OMAP3_L2CACHE_SHIFT)
315 #define FEAT_L2CACHE_NONE 0
316 #define FEAT_L2CACHE_64KB 1
317 #define FEAT_L2CACHE_128KB 2
318 #define FEAT_L2CACHE_256KB 3
320 #define OMAP3_ISP_SHIFT 5
321 #define OMAP3_ISP_MASK (1<< OMAP3_ISP_SHIFT)
322 #define FEAT_ISP 0
323 #define FEAT_ISP_NONE 1
325 #define OMAP3_NEON_SHIFT 4
326 #define OMAP3_NEON_MASK (1<< OMAP3_NEON_SHIFT)
327 #define FEAT_NEON 0
328 #define FEAT_NEON_NONE 1
331 #ifndef __ASSEMBLY__
332 #ifdef CONFIG_ARCH_OMAP2PLUS
333 extern void __iomem *omap_ctrl_base_get(void);
334 extern u8 omap_ctrl_readb(u16 offset);
335 extern u16 omap_ctrl_readw(u16 offset);
336 extern u32 omap_ctrl_readl(u16 offset);
337 extern void omap_ctrl_writeb(u8 val, u16 offset);
338 extern void omap_ctrl_writew(u16 val, u16 offset);
339 extern void omap_ctrl_writel(u32 val, u16 offset);
341 extern void omap3_save_scratchpad_contents(void);
342 extern void omap3_clear_scratchpad_contents(void);
343 extern u32 *get_restore_pointer(void);
344 extern u32 *get_es3_restore_pointer(void);
345 extern u32 omap3_arm_context[128];
346 extern void omap3_control_save_context(void);
347 extern void omap3_control_restore_context(void);
349 #else
350 #define omap_ctrl_base_get() 0
351 #define omap_ctrl_readb(x) 0
352 #define omap_ctrl_readw(x) 0
353 #define omap_ctrl_readl(x) 0
354 #define omap_ctrl_writeb(x, y) WARN_ON(1)
355 #define omap_ctrl_writew(x, y) WARN_ON(1)
356 #define omap_ctrl_writel(x, y) WARN_ON(1)
357 #endif
358 #endif /* __ASSEMBLY__ */
360 #endif /* __ASM_ARCH_CONTROL_H */