drm/i915: Make fbc control wrapper functions
[linux-2.6/linux-acpi-2.6/ibm-acpi-2.6.git] / drivers / gpu / drm / i915 / i915_drv.h
blobc06d203b709b3b78b26317ede9b8e34c76a078d9
1 /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
3 /*
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
30 #ifndef _I915_DRV_H_
31 #define _I915_DRV_H_
33 #include "i915_reg.h"
34 #include "intel_bios.h"
35 #include <linux/io-mapping.h>
37 /* General customization:
40 #define DRIVER_AUTHOR "Tungsten Graphics, Inc."
42 #define DRIVER_NAME "i915"
43 #define DRIVER_DESC "Intel Graphics"
44 #define DRIVER_DATE "20080730"
46 enum pipe {
47 PIPE_A = 0,
48 PIPE_B,
51 enum plane {
52 PLANE_A = 0,
53 PLANE_B,
56 #define I915_NUM_PIPE 2
58 /* Interface history:
60 * 1.1: Original.
61 * 1.2: Add Power Management
62 * 1.3: Add vblank support
63 * 1.4: Fix cmdbuffer path, add heap destroy
64 * 1.5: Add vblank pipe configuration
65 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
66 * - Support vertical blank on secondary display pipe
68 #define DRIVER_MAJOR 1
69 #define DRIVER_MINOR 6
70 #define DRIVER_PATCHLEVEL 0
72 #define WATCH_COHERENCY 0
73 #define WATCH_BUF 0
74 #define WATCH_EXEC 0
75 #define WATCH_LRU 0
76 #define WATCH_RELOC 0
77 #define WATCH_INACTIVE 0
78 #define WATCH_PWRITE 0
80 #define I915_GEM_PHYS_CURSOR_0 1
81 #define I915_GEM_PHYS_CURSOR_1 2
82 #define I915_GEM_PHYS_OVERLAY_REGS 3
83 #define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
85 struct drm_i915_gem_phys_object {
86 int id;
87 struct page **page_list;
88 drm_dma_handle_t *handle;
89 struct drm_gem_object *cur_obj;
92 typedef struct _drm_i915_ring_buffer {
93 unsigned long Size;
94 u8 *virtual_start;
95 int head;
96 int tail;
97 int space;
98 drm_local_map_t map;
99 struct drm_gem_object *ring_obj;
100 } drm_i915_ring_buffer_t;
102 struct mem_block {
103 struct mem_block *next;
104 struct mem_block *prev;
105 int start;
106 int size;
107 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
110 struct opregion_header;
111 struct opregion_acpi;
112 struct opregion_swsci;
113 struct opregion_asle;
115 struct intel_opregion {
116 struct opregion_header *header;
117 struct opregion_acpi *acpi;
118 struct opregion_swsci *swsci;
119 struct opregion_asle *asle;
120 int enabled;
123 struct drm_i915_master_private {
124 drm_local_map_t *sarea;
125 struct _drm_i915_sarea *sarea_priv;
127 #define I915_FENCE_REG_NONE -1
129 struct drm_i915_fence_reg {
130 struct drm_gem_object *obj;
133 struct sdvo_device_mapping {
134 u8 dvo_port;
135 u8 slave_addr;
136 u8 dvo_wiring;
137 u8 initialized;
140 struct drm_i915_error_state {
141 u32 eir;
142 u32 pgtbl_er;
143 u32 pipeastat;
144 u32 pipebstat;
145 u32 ipeir;
146 u32 ipehr;
147 u32 instdone;
148 u32 acthd;
149 u32 instpm;
150 u32 instps;
151 u32 instdone1;
152 u32 seqno;
153 u64 bbaddr;
154 struct timeval time;
155 struct drm_i915_error_object {
156 int page_count;
157 u32 gtt_offset;
158 u32 *pages[0];
159 } *ringbuffer, *batchbuffer[2];
160 struct drm_i915_error_buffer {
161 size_t size;
162 u32 name;
163 u32 seqno;
164 u32 gtt_offset;
165 u32 read_domains;
166 u32 write_domain;
167 u32 fence_reg;
168 s32 pinned:2;
169 u32 tiling:2;
170 u32 dirty:1;
171 u32 purgeable:1;
172 } *active_bo;
173 u32 active_bo_count;
176 struct drm_i915_display_funcs {
177 void (*dpms)(struct drm_crtc *crtc, int mode);
178 bool (*fbc_enabled)(struct drm_device *dev);
179 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
180 void (*disable_fbc)(struct drm_device *dev);
181 int (*get_display_clock_speed)(struct drm_device *dev);
182 int (*get_fifo_size)(struct drm_device *dev, int plane);
183 void (*update_wm)(struct drm_device *dev, int planea_clock,
184 int planeb_clock, int sr_hdisplay, int pixel_size);
185 /* clock updates for mode set */
186 /* cursor updates */
187 /* render clock increase/decrease */
188 /* display clock increase/decrease */
189 /* pll clock increase/decrease */
190 /* clock gating init */
193 struct intel_overlay;
195 struct intel_device_info {
196 u8 is_mobile : 1;
197 u8 is_i8xx : 1;
198 u8 is_i915g : 1;
199 u8 is_i9xx : 1;
200 u8 is_i945gm : 1;
201 u8 is_i965g : 1;
202 u8 is_i965gm : 1;
203 u8 is_g33 : 1;
204 u8 need_gfx_hws : 1;
205 u8 is_g4x : 1;
206 u8 is_pineview : 1;
207 u8 is_ironlake : 1;
208 u8 is_gen6 : 1;
209 u8 has_fbc : 1;
210 u8 has_rc6 : 1;
211 u8 has_pipe_cxsr : 1;
212 u8 has_hotplug : 1;
213 u8 cursor_needs_physical : 1;
216 enum no_fbc_reason {
217 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
218 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
219 FBC_MODE_TOO_LARGE, /* mode too large for compression */
220 FBC_BAD_PLANE, /* fbc not supported on plane */
221 FBC_NOT_TILED, /* buffer not tiled */
224 enum intel_pch {
225 PCH_IBX, /* Ibexpeak PCH */
226 PCH_CPT, /* Cougarpoint PCH */
229 struct intel_fbdev;
231 typedef struct drm_i915_private {
232 struct drm_device *dev;
234 const struct intel_device_info *info;
236 int has_gem;
238 void __iomem *regs;
240 struct pci_dev *bridge_dev;
241 drm_i915_ring_buffer_t ring;
243 drm_dma_handle_t *status_page_dmah;
244 void *hw_status_page;
245 dma_addr_t dma_status_page;
246 uint32_t counter;
247 unsigned int status_gfx_addr;
248 drm_local_map_t hws_map;
249 struct drm_gem_object *hws_obj;
250 struct drm_gem_object *pwrctx;
252 struct resource mch_res;
254 unsigned int cpp;
255 int back_offset;
256 int front_offset;
257 int current_page;
258 int page_flipping;
260 wait_queue_head_t irq_queue;
261 atomic_t irq_received;
262 /** Protects user_irq_refcount and irq_mask_reg */
263 spinlock_t user_irq_lock;
264 /** Refcount for i915_user_irq_get() versus i915_user_irq_put(). */
265 int user_irq_refcount;
266 u32 trace_irq_seqno;
267 /** Cached value of IMR to avoid reads in updating the bitfield */
268 u32 irq_mask_reg;
269 u32 pipestat[2];
270 /** splitted irq regs for graphics and display engine on Ironlake,
271 irq_mask_reg is still used for display irq. */
272 u32 gt_irq_mask_reg;
273 u32 gt_irq_enable_reg;
274 u32 de_irq_enable_reg;
275 u32 pch_irq_mask_reg;
276 u32 pch_irq_enable_reg;
278 u32 hotplug_supported_mask;
279 struct work_struct hotplug_work;
281 int tex_lru_log_granularity;
282 int allow_batchbuffer;
283 struct mem_block *agp_heap;
284 unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
285 int vblank_pipe;
287 /* For hangcheck timer */
288 #define DRM_I915_HANGCHECK_PERIOD 75 /* in jiffies */
289 struct timer_list hangcheck_timer;
290 int hangcheck_count;
291 uint32_t last_acthd;
293 struct drm_mm vram;
295 unsigned long cfb_size;
296 unsigned long cfb_pitch;
297 int cfb_fence;
298 int cfb_plane;
300 int irq_enabled;
302 struct intel_opregion opregion;
304 /* overlay */
305 struct intel_overlay *overlay;
307 /* LVDS info */
308 int backlight_duty_cycle; /* restore backlight to this value */
309 bool panel_wants_dither;
310 struct drm_display_mode *panel_fixed_mode;
311 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
312 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
314 /* Feature bits from the VBIOS */
315 unsigned int int_tv_support:1;
316 unsigned int lvds_dither:1;
317 unsigned int lvds_vbt:1;
318 unsigned int int_crt_support:1;
319 unsigned int lvds_use_ssc:1;
320 unsigned int edp_support:1;
321 int lvds_ssc_freq;
322 int edp_bpp;
324 struct notifier_block lid_notifier;
326 int crt_ddc_bus; /* 0 = unknown, else GPIO to use for CRT DDC */
327 struct drm_i915_fence_reg fence_regs[16]; /* assume 965 */
328 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
329 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
331 unsigned int fsb_freq, mem_freq;
333 spinlock_t error_lock;
334 struct drm_i915_error_state *first_error;
335 struct work_struct error_work;
336 struct workqueue_struct *wq;
338 /* Display functions */
339 struct drm_i915_display_funcs display;
341 /* PCH chipset type */
342 enum intel_pch pch_type;
344 /* Register state */
345 bool modeset_on_lid;
346 u8 saveLBB;
347 u32 saveDSPACNTR;
348 u32 saveDSPBCNTR;
349 u32 saveDSPARB;
350 u32 saveHWS;
351 u32 savePIPEACONF;
352 u32 savePIPEBCONF;
353 u32 savePIPEASRC;
354 u32 savePIPEBSRC;
355 u32 saveFPA0;
356 u32 saveFPA1;
357 u32 saveDPLL_A;
358 u32 saveDPLL_A_MD;
359 u32 saveHTOTAL_A;
360 u32 saveHBLANK_A;
361 u32 saveHSYNC_A;
362 u32 saveVTOTAL_A;
363 u32 saveVBLANK_A;
364 u32 saveVSYNC_A;
365 u32 saveBCLRPAT_A;
366 u32 saveTRANSACONF;
367 u32 saveTRANS_HTOTAL_A;
368 u32 saveTRANS_HBLANK_A;
369 u32 saveTRANS_HSYNC_A;
370 u32 saveTRANS_VTOTAL_A;
371 u32 saveTRANS_VBLANK_A;
372 u32 saveTRANS_VSYNC_A;
373 u32 savePIPEASTAT;
374 u32 saveDSPASTRIDE;
375 u32 saveDSPASIZE;
376 u32 saveDSPAPOS;
377 u32 saveDSPAADDR;
378 u32 saveDSPASURF;
379 u32 saveDSPATILEOFF;
380 u32 savePFIT_PGM_RATIOS;
381 u32 saveBLC_HIST_CTL;
382 u32 saveBLC_PWM_CTL;
383 u32 saveBLC_PWM_CTL2;
384 u32 saveBLC_CPU_PWM_CTL;
385 u32 saveBLC_CPU_PWM_CTL2;
386 u32 saveFPB0;
387 u32 saveFPB1;
388 u32 saveDPLL_B;
389 u32 saveDPLL_B_MD;
390 u32 saveHTOTAL_B;
391 u32 saveHBLANK_B;
392 u32 saveHSYNC_B;
393 u32 saveVTOTAL_B;
394 u32 saveVBLANK_B;
395 u32 saveVSYNC_B;
396 u32 saveBCLRPAT_B;
397 u32 saveTRANSBCONF;
398 u32 saveTRANS_HTOTAL_B;
399 u32 saveTRANS_HBLANK_B;
400 u32 saveTRANS_HSYNC_B;
401 u32 saveTRANS_VTOTAL_B;
402 u32 saveTRANS_VBLANK_B;
403 u32 saveTRANS_VSYNC_B;
404 u32 savePIPEBSTAT;
405 u32 saveDSPBSTRIDE;
406 u32 saveDSPBSIZE;
407 u32 saveDSPBPOS;
408 u32 saveDSPBADDR;
409 u32 saveDSPBSURF;
410 u32 saveDSPBTILEOFF;
411 u32 saveVGA0;
412 u32 saveVGA1;
413 u32 saveVGA_PD;
414 u32 saveVGACNTRL;
415 u32 saveADPA;
416 u32 saveLVDS;
417 u32 savePP_ON_DELAYS;
418 u32 savePP_OFF_DELAYS;
419 u32 saveDVOA;
420 u32 saveDVOB;
421 u32 saveDVOC;
422 u32 savePP_ON;
423 u32 savePP_OFF;
424 u32 savePP_CONTROL;
425 u32 savePP_DIVISOR;
426 u32 savePFIT_CONTROL;
427 u32 save_palette_a[256];
428 u32 save_palette_b[256];
429 u32 saveDPFC_CB_BASE;
430 u32 saveFBC_CFB_BASE;
431 u32 saveFBC_LL_BASE;
432 u32 saveFBC_CONTROL;
433 u32 saveFBC_CONTROL2;
434 u32 saveIER;
435 u32 saveIIR;
436 u32 saveIMR;
437 u32 saveDEIER;
438 u32 saveDEIMR;
439 u32 saveGTIER;
440 u32 saveGTIMR;
441 u32 saveFDI_RXA_IMR;
442 u32 saveFDI_RXB_IMR;
443 u32 saveCACHE_MODE_0;
444 u32 saveMI_ARB_STATE;
445 u32 saveSWF0[16];
446 u32 saveSWF1[16];
447 u32 saveSWF2[3];
448 u8 saveMSR;
449 u8 saveSR[8];
450 u8 saveGR[25];
451 u8 saveAR_INDEX;
452 u8 saveAR[21];
453 u8 saveDACMASK;
454 u8 saveCR[37];
455 uint64_t saveFENCE[16];
456 u32 saveCURACNTR;
457 u32 saveCURAPOS;
458 u32 saveCURABASE;
459 u32 saveCURBCNTR;
460 u32 saveCURBPOS;
461 u32 saveCURBBASE;
462 u32 saveCURSIZE;
463 u32 saveDP_B;
464 u32 saveDP_C;
465 u32 saveDP_D;
466 u32 savePIPEA_GMCH_DATA_M;
467 u32 savePIPEB_GMCH_DATA_M;
468 u32 savePIPEA_GMCH_DATA_N;
469 u32 savePIPEB_GMCH_DATA_N;
470 u32 savePIPEA_DP_LINK_M;
471 u32 savePIPEB_DP_LINK_M;
472 u32 savePIPEA_DP_LINK_N;
473 u32 savePIPEB_DP_LINK_N;
474 u32 saveFDI_RXA_CTL;
475 u32 saveFDI_TXA_CTL;
476 u32 saveFDI_RXB_CTL;
477 u32 saveFDI_TXB_CTL;
478 u32 savePFA_CTL_1;
479 u32 savePFB_CTL_1;
480 u32 savePFA_WIN_SZ;
481 u32 savePFB_WIN_SZ;
482 u32 savePFA_WIN_POS;
483 u32 savePFB_WIN_POS;
484 u32 savePCH_DREF_CONTROL;
485 u32 saveDISP_ARB_CTL;
486 u32 savePIPEA_DATA_M1;
487 u32 savePIPEA_DATA_N1;
488 u32 savePIPEA_LINK_M1;
489 u32 savePIPEA_LINK_N1;
490 u32 savePIPEB_DATA_M1;
491 u32 savePIPEB_DATA_N1;
492 u32 savePIPEB_LINK_M1;
493 u32 savePIPEB_LINK_N1;
494 u32 saveMCHBAR_RENDER_STANDBY;
496 struct {
497 struct drm_mm gtt_space;
499 struct io_mapping *gtt_mapping;
500 int gtt_mtrr;
503 * Membership on list of all loaded devices, used to evict
504 * inactive buffers under memory pressure.
506 * Modifications should only be done whilst holding the
507 * shrink_list_lock spinlock.
509 struct list_head shrink_list;
512 * List of objects currently involved in rendering from the
513 * ringbuffer.
515 * Includes buffers having the contents of their GPU caches
516 * flushed, not necessarily primitives. last_rendering_seqno
517 * represents when the rendering involved will be completed.
519 * A reference is held on the buffer while on this list.
521 spinlock_t active_list_lock;
522 struct list_head active_list;
525 * List of objects which are not in the ringbuffer but which
526 * still have a write_domain which needs to be flushed before
527 * unbinding.
529 * last_rendering_seqno is 0 while an object is in this list.
531 * A reference is held on the buffer while on this list.
533 struct list_head flushing_list;
536 * List of objects currently pending a GPU write flush.
538 * All elements on this list will belong to either the
539 * active_list or flushing_list, last_rendering_seqno can
540 * be used to differentiate between the two elements.
542 struct list_head gpu_write_list;
545 * LRU list of objects which are not in the ringbuffer and
546 * are ready to unbind, but are still in the GTT.
548 * last_rendering_seqno is 0 while an object is in this list.
550 * A reference is not held on the buffer while on this list,
551 * as merely being GTT-bound shouldn't prevent its being
552 * freed, and we'll pull it off the list in the free path.
554 struct list_head inactive_list;
556 /** LRU list of objects with fence regs on them. */
557 struct list_head fence_list;
560 * List of breadcrumbs associated with GPU requests currently
561 * outstanding.
563 struct list_head request_list;
566 * We leave the user IRQ off as much as possible,
567 * but this means that requests will finish and never
568 * be retired once the system goes idle. Set a timer to
569 * fire periodically while the ring is running. When it
570 * fires, go retire requests.
572 struct delayed_work retire_work;
574 uint32_t next_gem_seqno;
577 * Waiting sequence number, if any
579 uint32_t waiting_gem_seqno;
582 * Last seq seen at irq time
584 uint32_t irq_gem_seqno;
587 * Flag if the X Server, and thus DRM, is not currently in
588 * control of the device.
590 * This is set between LeaveVT and EnterVT. It needs to be
591 * replaced with a semaphore. It also needs to be
592 * transitioned away from for kernel modesetting.
594 int suspended;
597 * Flag if the hardware appears to be wedged.
599 * This is set when attempts to idle the device timeout.
600 * It prevents command submission from occuring and makes
601 * every pending request fail
603 atomic_t wedged;
605 /** Bit 6 swizzling required for X tiling */
606 uint32_t bit_6_swizzle_x;
607 /** Bit 6 swizzling required for Y tiling */
608 uint32_t bit_6_swizzle_y;
610 /* storage for physical objects */
611 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
612 } mm;
613 struct sdvo_device_mapping sdvo_mappings[2];
614 /* indicate whether the LVDS_BORDER should be enabled or not */
615 unsigned int lvds_border_bits;
617 struct drm_crtc *plane_to_crtc_mapping[2];
618 struct drm_crtc *pipe_to_crtc_mapping[2];
619 wait_queue_head_t pending_flip_queue;
621 /* Reclocking support */
622 bool render_reclock_avail;
623 bool lvds_downclock_avail;
624 /* indicate whether the LVDS EDID is OK */
625 bool lvds_edid_good;
626 /* indicates the reduced downclock for LVDS*/
627 int lvds_downclock;
628 struct work_struct idle_work;
629 struct timer_list idle_timer;
630 bool busy;
631 u16 orig_clock;
632 int child_dev_num;
633 struct child_device_config *child_dev;
634 struct drm_connector *int_lvds_connector;
636 bool mchbar_need_disable;
638 u8 cur_delay;
639 u8 min_delay;
640 u8 max_delay;
642 enum no_fbc_reason no_fbc_reason;
644 /* list of fbdev register on this device */
645 struct intel_fbdev *fbdev;
646 } drm_i915_private_t;
648 /** driver private structure attached to each drm_gem_object */
649 struct drm_i915_gem_object {
650 struct drm_gem_object base;
652 /** Current space allocated to this object in the GTT, if any. */
653 struct drm_mm_node *gtt_space;
655 /** This object's place on the active/flushing/inactive lists */
656 struct list_head list;
657 /** This object's place on GPU write list */
658 struct list_head gpu_write_list;
660 /** This object's place on the fenced object LRU */
661 struct list_head fence_list;
664 * This is set if the object is on the active or flushing lists
665 * (has pending rendering), and is not set if it's on inactive (ready
666 * to be unbound).
668 int active;
671 * This is set if the object has been written to since last bound
672 * to the GTT
674 int dirty;
676 /** AGP memory structure for our GTT binding. */
677 DRM_AGP_MEM *agp_mem;
679 struct page **pages;
680 int pages_refcount;
683 * Current offset of the object in GTT space.
685 * This is the same as gtt_space->start
687 uint32_t gtt_offset;
690 * Fake offset for use by mmap(2)
692 uint64_t mmap_offset;
695 * Fence register bits (if any) for this object. Will be set
696 * as needed when mapped into the GTT.
697 * Protected by dev->struct_mutex.
699 int fence_reg;
701 /** How many users have pinned this object in GTT space */
702 int pin_count;
704 /** Breadcrumb of last rendering to the buffer. */
705 uint32_t last_rendering_seqno;
707 /** Current tiling mode for the object. */
708 uint32_t tiling_mode;
709 uint32_t stride;
711 /** Record of address bit 17 of each page at last unbind. */
712 long *bit_17;
714 /** AGP mapping type (AGP_USER_MEMORY or AGP_USER_CACHED_MEMORY */
715 uint32_t agp_type;
718 * If present, while GEM_DOMAIN_CPU is in the read domain this array
719 * flags which individual pages are valid.
721 uint8_t *page_cpu_valid;
723 /** User space pin count and filp owning the pin */
724 uint32_t user_pin_count;
725 struct drm_file *pin_filp;
727 /** for phy allocated objects */
728 struct drm_i915_gem_phys_object *phys_obj;
731 * Used for checking the object doesn't appear more than once
732 * in an execbuffer object list.
734 int in_execbuffer;
737 * Advice: are the backing pages purgeable?
739 int madv;
742 * Number of crtcs where this object is currently the fb, but
743 * will be page flipped away on the next vblank. When it
744 * reaches 0, dev_priv->pending_flip_queue will be woken up.
746 atomic_t pending_flip;
749 #define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
752 * Request queue structure.
754 * The request queue allows us to note sequence numbers that have been emitted
755 * and may be associated with active buffers to be retired.
757 * By keeping this list, we can avoid having to do questionable
758 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
759 * an emission time with seqnos for tracking how far ahead of the GPU we are.
761 struct drm_i915_gem_request {
762 /** GEM sequence number associated with this request. */
763 uint32_t seqno;
765 /** Time at which this request was emitted, in jiffies. */
766 unsigned long emitted_jiffies;
768 /** global list entry for this request */
769 struct list_head list;
771 /** file_priv list entry for this request */
772 struct list_head client_list;
775 struct drm_i915_file_private {
776 struct {
777 struct list_head request_list;
778 } mm;
781 enum intel_chip_family {
782 CHIP_I8XX = 0x01,
783 CHIP_I9XX = 0x02,
784 CHIP_I915 = 0x04,
785 CHIP_I965 = 0x08,
788 extern struct drm_ioctl_desc i915_ioctls[];
789 extern int i915_max_ioctl;
790 extern unsigned int i915_fbpercrtc;
791 extern unsigned int i915_powersave;
792 extern unsigned int i915_lvds_downclock;
794 extern int i915_suspend(struct drm_device *dev, pm_message_t state);
795 extern int i915_resume(struct drm_device *dev);
796 extern void i915_save_display(struct drm_device *dev);
797 extern void i915_restore_display(struct drm_device *dev);
798 extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
799 extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
801 /* i915_dma.c */
802 extern void i915_kernel_lost_context(struct drm_device * dev);
803 extern int i915_driver_load(struct drm_device *, unsigned long flags);
804 extern int i915_driver_unload(struct drm_device *);
805 extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
806 extern void i915_driver_lastclose(struct drm_device * dev);
807 extern void i915_driver_preclose(struct drm_device *dev,
808 struct drm_file *file_priv);
809 extern void i915_driver_postclose(struct drm_device *dev,
810 struct drm_file *file_priv);
811 extern int i915_driver_device_is_agp(struct drm_device * dev);
812 extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
813 unsigned long arg);
814 extern int i915_emit_box(struct drm_device *dev,
815 struct drm_clip_rect *boxes,
816 int i, int DR1, int DR4);
817 extern int i965_reset(struct drm_device *dev, u8 flags);
819 /* i915_irq.c */
820 void i915_hangcheck_elapsed(unsigned long data);
821 void i915_destroy_error_state(struct drm_device *dev);
822 extern int i915_irq_emit(struct drm_device *dev, void *data,
823 struct drm_file *file_priv);
824 extern int i915_irq_wait(struct drm_device *dev, void *data,
825 struct drm_file *file_priv);
826 void i915_user_irq_get(struct drm_device *dev);
827 void i915_trace_irq_get(struct drm_device *dev, u32 seqno);
828 void i915_user_irq_put(struct drm_device *dev);
829 extern void i915_enable_interrupt (struct drm_device *dev);
831 extern irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS);
832 extern void i915_driver_irq_preinstall(struct drm_device * dev);
833 extern int i915_driver_irq_postinstall(struct drm_device *dev);
834 extern void i915_driver_irq_uninstall(struct drm_device * dev);
835 extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
836 struct drm_file *file_priv);
837 extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
838 struct drm_file *file_priv);
839 extern int i915_enable_vblank(struct drm_device *dev, int crtc);
840 extern void i915_disable_vblank(struct drm_device *dev, int crtc);
841 extern u32 i915_get_vblank_counter(struct drm_device *dev, int crtc);
842 extern u32 gm45_get_vblank_counter(struct drm_device *dev, int crtc);
843 extern int i915_vblank_swap(struct drm_device *dev, void *data,
844 struct drm_file *file_priv);
845 extern void i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask);
847 void
848 i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
850 void
851 i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
853 void intel_enable_asle (struct drm_device *dev);
856 /* i915_mem.c */
857 extern int i915_mem_alloc(struct drm_device *dev, void *data,
858 struct drm_file *file_priv);
859 extern int i915_mem_free(struct drm_device *dev, void *data,
860 struct drm_file *file_priv);
861 extern int i915_mem_init_heap(struct drm_device *dev, void *data,
862 struct drm_file *file_priv);
863 extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
864 struct drm_file *file_priv);
865 extern void i915_mem_takedown(struct mem_block **heap);
866 extern void i915_mem_release(struct drm_device * dev,
867 struct drm_file *file_priv, struct mem_block *heap);
868 /* i915_gem.c */
869 int i915_gem_init_ioctl(struct drm_device *dev, void *data,
870 struct drm_file *file_priv);
871 int i915_gem_create_ioctl(struct drm_device *dev, void *data,
872 struct drm_file *file_priv);
873 int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
874 struct drm_file *file_priv);
875 int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
876 struct drm_file *file_priv);
877 int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
878 struct drm_file *file_priv);
879 int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
880 struct drm_file *file_priv);
881 int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
882 struct drm_file *file_priv);
883 int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
884 struct drm_file *file_priv);
885 int i915_gem_execbuffer(struct drm_device *dev, void *data,
886 struct drm_file *file_priv);
887 int i915_gem_execbuffer2(struct drm_device *dev, void *data,
888 struct drm_file *file_priv);
889 int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
890 struct drm_file *file_priv);
891 int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
892 struct drm_file *file_priv);
893 int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
894 struct drm_file *file_priv);
895 int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
896 struct drm_file *file_priv);
897 int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
898 struct drm_file *file_priv);
899 int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
900 struct drm_file *file_priv);
901 int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
902 struct drm_file *file_priv);
903 int i915_gem_set_tiling(struct drm_device *dev, void *data,
904 struct drm_file *file_priv);
905 int i915_gem_get_tiling(struct drm_device *dev, void *data,
906 struct drm_file *file_priv);
907 int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
908 struct drm_file *file_priv);
909 void i915_gem_load(struct drm_device *dev);
910 int i915_gem_init_object(struct drm_gem_object *obj);
911 struct drm_gem_object * i915_gem_alloc_object(struct drm_device *dev,
912 size_t size);
913 void i915_gem_free_object(struct drm_gem_object *obj);
914 int i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment);
915 void i915_gem_object_unpin(struct drm_gem_object *obj);
916 int i915_gem_object_unbind(struct drm_gem_object *obj);
917 void i915_gem_release_mmap(struct drm_gem_object *obj);
918 void i915_gem_lastclose(struct drm_device *dev);
919 uint32_t i915_get_gem_seqno(struct drm_device *dev);
920 bool i915_seqno_passed(uint32_t seq1, uint32_t seq2);
921 int i915_gem_object_get_fence_reg(struct drm_gem_object *obj);
922 int i915_gem_object_put_fence_reg(struct drm_gem_object *obj);
923 void i915_gem_retire_requests(struct drm_device *dev);
924 void i915_gem_retire_work_handler(struct work_struct *work);
925 void i915_gem_clflush_object(struct drm_gem_object *obj);
926 int i915_gem_object_set_domain(struct drm_gem_object *obj,
927 uint32_t read_domains,
928 uint32_t write_domain);
929 int i915_gem_init_ringbuffer(struct drm_device *dev);
930 void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
931 int i915_gem_do_init(struct drm_device *dev, unsigned long start,
932 unsigned long end);
933 int i915_gem_idle(struct drm_device *dev);
934 uint32_t i915_add_request(struct drm_device *dev, struct drm_file *file_priv,
935 uint32_t flush_domains);
936 int i915_do_wait_request(struct drm_device *dev, uint32_t seqno, int interruptible);
937 int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
938 int i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj,
939 int write);
940 int i915_gem_object_set_to_display_plane(struct drm_gem_object *obj);
941 int i915_gem_attach_phys_object(struct drm_device *dev,
942 struct drm_gem_object *obj, int id);
943 void i915_gem_detach_phys_object(struct drm_device *dev,
944 struct drm_gem_object *obj);
945 void i915_gem_free_all_phys_object(struct drm_device *dev);
946 int i915_gem_object_get_pages(struct drm_gem_object *obj, gfp_t gfpmask);
947 void i915_gem_object_put_pages(struct drm_gem_object *obj);
948 void i915_gem_release(struct drm_device * dev, struct drm_file *file_priv);
949 void i915_gem_object_flush_write_domain(struct drm_gem_object *obj);
951 void i915_gem_shrinker_init(void);
952 void i915_gem_shrinker_exit(void);
954 /* i915_gem_tiling.c */
955 void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
956 void i915_gem_object_do_bit_17_swizzle(struct drm_gem_object *obj);
957 void i915_gem_object_save_bit_17_swizzle(struct drm_gem_object *obj);
958 bool i915_tiling_ok(struct drm_device *dev, int stride, int size,
959 int tiling_mode);
960 bool i915_gem_object_fence_offset_ok(struct drm_gem_object *obj,
961 int tiling_mode);
963 /* i915_gem_debug.c */
964 void i915_gem_dump_object(struct drm_gem_object *obj, int len,
965 const char *where, uint32_t mark);
966 #if WATCH_INACTIVE
967 void i915_verify_inactive(struct drm_device *dev, char *file, int line);
968 #else
969 #define i915_verify_inactive(dev, file, line)
970 #endif
971 void i915_gem_object_check_coherency(struct drm_gem_object *obj, int handle);
972 void i915_gem_dump_object(struct drm_gem_object *obj, int len,
973 const char *where, uint32_t mark);
974 void i915_dump_lru(struct drm_device *dev, const char *where);
976 /* i915_debugfs.c */
977 int i915_debugfs_init(struct drm_minor *minor);
978 void i915_debugfs_cleanup(struct drm_minor *minor);
980 /* i915_suspend.c */
981 extern int i915_save_state(struct drm_device *dev);
982 extern int i915_restore_state(struct drm_device *dev);
984 /* i915_suspend.c */
985 extern int i915_save_state(struct drm_device *dev);
986 extern int i915_restore_state(struct drm_device *dev);
988 #ifdef CONFIG_ACPI
989 /* i915_opregion.c */
990 extern int intel_opregion_init(struct drm_device *dev, int resume);
991 extern void intel_opregion_free(struct drm_device *dev, int suspend);
992 extern void opregion_asle_intr(struct drm_device *dev);
993 extern void ironlake_opregion_gse_intr(struct drm_device *dev);
994 extern void opregion_enable_asle(struct drm_device *dev);
995 #else
996 static inline int intel_opregion_init(struct drm_device *dev, int resume) { return 0; }
997 static inline void intel_opregion_free(struct drm_device *dev, int suspend) { return; }
998 static inline void opregion_asle_intr(struct drm_device *dev) { return; }
999 static inline void ironlake_opregion_gse_intr(struct drm_device *dev) { return; }
1000 static inline void opregion_enable_asle(struct drm_device *dev) { return; }
1001 #endif
1003 /* modesetting */
1004 extern void intel_modeset_init(struct drm_device *dev);
1005 extern void intel_modeset_cleanup(struct drm_device *dev);
1006 extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
1007 extern void i8xx_disable_fbc(struct drm_device *dev);
1008 extern void g4x_disable_fbc(struct drm_device *dev);
1009 extern void intel_disable_fbc(struct drm_device *dev);
1010 extern void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval);
1011 extern bool intel_fbc_enabled(struct drm_device *dev);
1013 extern void intel_detect_pch (struct drm_device *dev);
1014 extern int intel_trans_dp_port_sel (struct drm_crtc *crtc);
1017 * Lock test for when it's just for synchronization of ring access.
1019 * In that case, we don't need to do it when GEM is initialized as nobody else
1020 * has access to the ring.
1022 #define RING_LOCK_TEST_WITH_RETURN(dev, file_priv) do { \
1023 if (((drm_i915_private_t *)dev->dev_private)->ring.ring_obj == NULL) \
1024 LOCK_TEST_WITH_RETURN(dev, file_priv); \
1025 } while (0)
1027 #define I915_READ(reg) readl(dev_priv->regs + (reg))
1028 #define I915_WRITE(reg, val) writel(val, dev_priv->regs + (reg))
1029 #define I915_READ16(reg) readw(dev_priv->regs + (reg))
1030 #define I915_WRITE16(reg, val) writel(val, dev_priv->regs + (reg))
1031 #define I915_READ8(reg) readb(dev_priv->regs + (reg))
1032 #define I915_WRITE8(reg, val) writeb(val, dev_priv->regs + (reg))
1033 #define I915_WRITE64(reg, val) writeq(val, dev_priv->regs + (reg))
1034 #define I915_READ64(reg) readq(dev_priv->regs + (reg))
1035 #define POSTING_READ(reg) (void)I915_READ(reg)
1037 #define I915_VERBOSE 0
1039 #define RING_LOCALS volatile unsigned int *ring_virt__;
1041 #define BEGIN_LP_RING(n) do { \
1042 int bytes__ = 4*(n); \
1043 if (I915_VERBOSE) DRM_DEBUG("BEGIN_LP_RING(%d)\n", (n)); \
1044 /* a wrap must occur between instructions so pad beforehand */ \
1045 if (unlikely (dev_priv->ring.tail + bytes__ > dev_priv->ring.Size)) \
1046 i915_wrap_ring(dev); \
1047 if (unlikely (dev_priv->ring.space < bytes__)) \
1048 i915_wait_ring(dev, bytes__, __func__); \
1049 ring_virt__ = (unsigned int *) \
1050 (dev_priv->ring.virtual_start + dev_priv->ring.tail); \
1051 dev_priv->ring.tail += bytes__; \
1052 dev_priv->ring.tail &= dev_priv->ring.Size - 1; \
1053 dev_priv->ring.space -= bytes__; \
1054 } while (0)
1056 #define OUT_RING(n) do { \
1057 if (I915_VERBOSE) DRM_DEBUG(" OUT_RING %x\n", (int)(n)); \
1058 *ring_virt__++ = (n); \
1059 } while (0)
1061 #define ADVANCE_LP_RING() do { \
1062 if (I915_VERBOSE) \
1063 DRM_DEBUG("ADVANCE_LP_RING %x\n", dev_priv->ring.tail); \
1064 I915_WRITE(PRB0_TAIL, dev_priv->ring.tail); \
1065 } while(0)
1068 * Reads a dword out of the status page, which is written to from the command
1069 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
1070 * MI_STORE_DATA_IMM.
1072 * The following dwords have a reserved meaning:
1073 * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
1074 * 0x04: ring 0 head pointer
1075 * 0x05: ring 1 head pointer (915-class)
1076 * 0x06: ring 2 head pointer (915-class)
1077 * 0x10-0x1b: Context status DWords (GM45)
1078 * 0x1f: Last written status offset. (GM45)
1080 * The area from dword 0x20 to 0x3ff is available for driver usage.
1082 #define READ_HWSP(dev_priv, reg) (((volatile u32*)(dev_priv->hw_status_page))[reg])
1083 #define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
1084 #define I915_GEM_HWS_INDEX 0x20
1085 #define I915_BREADCRUMB_INDEX 0x21
1087 extern int i915_wrap_ring(struct drm_device * dev);
1088 extern int i915_wait_ring(struct drm_device * dev, int n, const char *caller);
1090 #define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
1092 #define IS_I830(dev) ((dev)->pci_device == 0x3577)
1093 #define IS_845G(dev) ((dev)->pci_device == 0x2562)
1094 #define IS_I85X(dev) ((dev)->pci_device == 0x3582)
1095 #define IS_I865G(dev) ((dev)->pci_device == 0x2572)
1096 #define IS_GEN2(dev) (INTEL_INFO(dev)->is_i8xx)
1097 #define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1098 #define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
1099 #define IS_I945G(dev) ((dev)->pci_device == 0x2772)
1100 #define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1101 #define IS_I965G(dev) (INTEL_INFO(dev)->is_i965g)
1102 #define IS_I965GM(dev) (INTEL_INFO(dev)->is_i965gm)
1103 #define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
1104 #define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1105 #define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
1106 #define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
1107 #define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1108 #define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
1109 #define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
1110 #define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
1111 #define IS_IRONLAKE(dev) (INTEL_INFO(dev)->is_ironlake)
1112 #define IS_I9XX(dev) (INTEL_INFO(dev)->is_i9xx)
1113 #define IS_GEN6(dev) (INTEL_INFO(dev)->is_gen6)
1114 #define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
1116 #define IS_GEN3(dev) (IS_I915G(dev) || \
1117 IS_I915GM(dev) || \
1118 IS_I945G(dev) || \
1119 IS_I945GM(dev) || \
1120 IS_G33(dev) || \
1121 IS_PINEVIEW(dev))
1122 #define IS_GEN4(dev) ((dev)->pci_device == 0x2972 || \
1123 (dev)->pci_device == 0x2982 || \
1124 (dev)->pci_device == 0x2992 || \
1125 (dev)->pci_device == 0x29A2 || \
1126 (dev)->pci_device == 0x2A02 || \
1127 (dev)->pci_device == 0x2A12 || \
1128 (dev)->pci_device == 0x2E02 || \
1129 (dev)->pci_device == 0x2E12 || \
1130 (dev)->pci_device == 0x2E22 || \
1131 (dev)->pci_device == 0x2E32 || \
1132 (dev)->pci_device == 0x2A42 || \
1133 (dev)->pci_device == 0x2E42)
1135 #define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1137 /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1138 * rows, which changed the alignment requirements and fence programming.
1140 #define HAS_128_BYTE_Y_TILING(dev) (IS_I9XX(dev) && !(IS_I915G(dev) || \
1141 IS_I915GM(dev)))
1142 #define SUPPORTS_DIGITAL_OUTPUTS(dev) (IS_I9XX(dev) && !IS_PINEVIEW(dev))
1143 #define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1144 #define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1145 #define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
1146 #define SUPPORTS_TV(dev) (IS_I9XX(dev) && IS_MOBILE(dev) && \
1147 !IS_IRONLAKE(dev) && !IS_PINEVIEW(dev) && \
1148 !IS_GEN6(dev))
1149 #define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
1150 /* dsparb controlled by hw only */
1151 #define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1153 #define HAS_FW_BLC(dev) (IS_I9XX(dev) || IS_G4X(dev) || IS_IRONLAKE(dev))
1154 #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1155 #define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
1156 #define I915_HAS_RC6(dev) (INTEL_INFO(dev)->has_rc6)
1158 #define HAS_PCH_SPLIT(dev) (IS_IRONLAKE(dev) || \
1159 IS_GEN6(dev))
1161 #define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
1162 #define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1164 #define PRIMARY_RINGBUFFER_SIZE (128*1024)
1166 #endif