2 * linux/drivers/video/s3fb.c -- Frame buffer device driver for S3 Trio/Virge
4 * Copyright (c) 2006-2007 Ondrej Zajicek <santiago@crfreenet.org>
6 * This file is subject to the terms and conditions of the GNU General Public
7 * License. See the file COPYING in the main directory of this archive for
10 * Code is based on David Boucher's viafb (http://davesdomain.org.uk/viafb/)
11 * which is based on the code of neofb.
14 #include <linux/module.h>
15 #include <linux/kernel.h>
16 #include <linux/errno.h>
17 #include <linux/string.h>
19 #include <linux/tty.h>
20 #include <linux/delay.h>
22 #include <linux/svga.h>
23 #include <linux/init.h>
24 #include <linux/pci.h>
25 #include <linux/console.h> /* Why should fb driver call console functions? because acquire_console_sem() */
26 #include <video/vga.h>
33 int chip
, rev
, mclk_freq
;
35 struct vgastate state
;
36 struct mutex open_lock
;
37 unsigned int ref_count
;
38 u32 pseudo_palette
[16];
42 /* ------------------------------------------------------------------------- */
44 static const struct svga_fb_format s3fb_formats
[] = {
45 { 0, {0, 6, 0}, {0, 6, 0}, {0, 6, 0}, {0, 0, 0}, 0,
46 FB_TYPE_TEXT
, FB_AUX_TEXT_SVGA_STEP4
, FB_VISUAL_PSEUDOCOLOR
, 8, 16},
47 { 4, {0, 4, 0}, {0, 4, 0}, {0, 4, 0}, {0, 0, 0}, 0,
48 FB_TYPE_PACKED_PIXELS
, 0, FB_VISUAL_PSEUDOCOLOR
, 8, 16},
49 { 4, {0, 4, 0}, {0, 4, 0}, {0, 4, 0}, {0, 0, 0}, 1,
50 FB_TYPE_INTERLEAVED_PLANES
, 1, FB_VISUAL_PSEUDOCOLOR
, 8, 16},
51 { 8, {0, 8, 0}, {0, 8, 0}, {0, 8, 0}, {0, 0, 0}, 0,
52 FB_TYPE_PACKED_PIXELS
, 0, FB_VISUAL_PSEUDOCOLOR
, 4, 8},
53 {16, {10, 5, 0}, {5, 5, 0}, {0, 5, 0}, {0, 0, 0}, 0,
54 FB_TYPE_PACKED_PIXELS
, 0, FB_VISUAL_TRUECOLOR
, 2, 4},
55 {16, {11, 5, 0}, {5, 6, 0}, {0, 5, 0}, {0, 0, 0}, 0,
56 FB_TYPE_PACKED_PIXELS
, 0, FB_VISUAL_TRUECOLOR
, 2, 4},
57 {24, {16, 8, 0}, {8, 8, 0}, {0, 8, 0}, {0, 0, 0}, 0,
58 FB_TYPE_PACKED_PIXELS
, 0, FB_VISUAL_TRUECOLOR
, 1, 2},
59 {32, {16, 8, 0}, {8, 8, 0}, {0, 8, 0}, {0, 0, 0}, 0,
60 FB_TYPE_PACKED_PIXELS
, 0, FB_VISUAL_TRUECOLOR
, 1, 2},
65 static const struct svga_pll s3_pll
= {3, 129, 3, 33, 0, 3,
66 35000, 240000, 14318};
68 static const int s3_memsizes
[] = {4096, 0, 3072, 8192, 2048, 6144, 1024, 512};
70 static const char * const s3_names
[] = {"S3 Unknown", "S3 Trio32", "S3 Trio64", "S3 Trio64V+",
71 "S3 Trio64UV+", "S3 Trio64V2/DX", "S3 Trio64V2/GX",
72 "S3 Plato/PX", "S3 Aurora64VP", "S3 Virge",
73 "S3 Virge/VX", "S3 Virge/DX", "S3 Virge/GX",
74 "S3 Virge/GX2", "S3 Virge/GX2P", "S3 Virge/GX2P",
75 "S3 Trio3D/1X", "S3 Trio3D/2X", "S3 Trio3D/2X"};
77 #define CHIP_UNKNOWN 0x00
78 #define CHIP_732_TRIO32 0x01
79 #define CHIP_764_TRIO64 0x02
80 #define CHIP_765_TRIO64VP 0x03
81 #define CHIP_767_TRIO64UVP 0x04
82 #define CHIP_775_TRIO64V2_DX 0x05
83 #define CHIP_785_TRIO64V2_GX 0x06
84 #define CHIP_551_PLATO_PX 0x07
85 #define CHIP_M65_AURORA64VP 0x08
86 #define CHIP_325_VIRGE 0x09
87 #define CHIP_988_VIRGE_VX 0x0A
88 #define CHIP_375_VIRGE_DX 0x0B
89 #define CHIP_385_VIRGE_GX 0x0C
90 #define CHIP_356_VIRGE_GX2 0x0D
91 #define CHIP_357_VIRGE_GX2P 0x0E
92 #define CHIP_359_VIRGE_GX2P 0x0F
93 #define CHIP_360_TRIO3D_1X 0x10
94 #define CHIP_362_TRIO3D_2X 0x11
95 #define CHIP_368_TRIO3D_2X 0x12
97 #define CHIP_XXX_TRIO 0x80
98 #define CHIP_XXX_TRIO64V2_DXGX 0x81
99 #define CHIP_XXX_VIRGE_DXGX 0x82
100 #define CHIP_36X_TRIO3D_1X_2X 0x83
102 #define CHIP_UNDECIDED_FLAG 0x80
103 #define CHIP_MASK 0xFF
105 /* CRT timing register sets */
107 static const struct vga_regset s3_h_total_regs
[] = {{0x00, 0, 7}, {0x5D, 0, 0}, VGA_REGSET_END
};
108 static const struct vga_regset s3_h_display_regs
[] = {{0x01, 0, 7}, {0x5D, 1, 1}, VGA_REGSET_END
};
109 static const struct vga_regset s3_h_blank_start_regs
[] = {{0x02, 0, 7}, {0x5D, 2, 2}, VGA_REGSET_END
};
110 static const struct vga_regset s3_h_blank_end_regs
[] = {{0x03, 0, 4}, {0x05, 7, 7}, VGA_REGSET_END
};
111 static const struct vga_regset s3_h_sync_start_regs
[] = {{0x04, 0, 7}, {0x5D, 4, 4}, VGA_REGSET_END
};
112 static const struct vga_regset s3_h_sync_end_regs
[] = {{0x05, 0, 4}, VGA_REGSET_END
};
114 static const struct vga_regset s3_v_total_regs
[] = {{0x06, 0, 7}, {0x07, 0, 0}, {0x07, 5, 5}, {0x5E, 0, 0}, VGA_REGSET_END
};
115 static const struct vga_regset s3_v_display_regs
[] = {{0x12, 0, 7}, {0x07, 1, 1}, {0x07, 6, 6}, {0x5E, 1, 1}, VGA_REGSET_END
};
116 static const struct vga_regset s3_v_blank_start_regs
[] = {{0x15, 0, 7}, {0x07, 3, 3}, {0x09, 5, 5}, {0x5E, 2, 2}, VGA_REGSET_END
};
117 static const struct vga_regset s3_v_blank_end_regs
[] = {{0x16, 0, 7}, VGA_REGSET_END
};
118 static const struct vga_regset s3_v_sync_start_regs
[] = {{0x10, 0, 7}, {0x07, 2, 2}, {0x07, 7, 7}, {0x5E, 4, 4}, VGA_REGSET_END
};
119 static const struct vga_regset s3_v_sync_end_regs
[] = {{0x11, 0, 3}, VGA_REGSET_END
};
121 static const struct vga_regset s3_line_compare_regs
[] = {{0x18, 0, 7}, {0x07, 4, 4}, {0x09, 6, 6}, {0x5E, 6, 6}, VGA_REGSET_END
};
122 static const struct vga_regset s3_start_address_regs
[] = {{0x0d, 0, 7}, {0x0c, 0, 7}, {0x31, 4, 5}, {0x51, 0, 1}, VGA_REGSET_END
};
123 static const struct vga_regset s3_offset_regs
[] = {{0x13, 0, 7}, {0x51, 4, 5}, VGA_REGSET_END
}; /* set 0x43 bit 2 to 0 */
125 static const struct svga_timing_regs s3_timing_regs
= {
126 s3_h_total_regs
, s3_h_display_regs
, s3_h_blank_start_regs
,
127 s3_h_blank_end_regs
, s3_h_sync_start_regs
, s3_h_sync_end_regs
,
128 s3_v_total_regs
, s3_v_display_regs
, s3_v_blank_start_regs
,
129 s3_v_blank_end_regs
, s3_v_sync_start_regs
, s3_v_sync_end_regs
,
133 /* ------------------------------------------------------------------------- */
135 /* Module parameters */
138 static char *mode_option __devinitdata
= "640x480-8@60";
141 static int mtrr __devinitdata
= 1;
144 static int fasttext
= 1;
147 MODULE_AUTHOR("(c) 2006-2007 Ondrej Zajicek <santiago@crfreenet.org>");
148 MODULE_LICENSE("GPL");
149 MODULE_DESCRIPTION("fbdev driver for S3 Trio/Virge");
151 module_param(mode_option
, charp
, 0444);
152 MODULE_PARM_DESC(mode_option
, "Default video mode ('640x480-8@60', etc)");
153 module_param_named(mode
, mode_option
, charp
, 0444);
154 MODULE_PARM_DESC(mode
, "Default video mode ('640x480-8@60', etc) (deprecated)");
157 module_param(mtrr
, int, 0444);
158 MODULE_PARM_DESC(mtrr
, "Enable write-combining with MTRR (1=enable, 0=disable, default=1)");
161 module_param(fasttext
, int, 0644);
162 MODULE_PARM_DESC(fasttext
, "Enable S3 fast text mode (1=enable, 0=disable, default=1)");
165 /* ------------------------------------------------------------------------- */
167 /* Set font in S3 fast text mode */
169 static void s3fb_settile_fast(struct fb_info
*info
, struct fb_tilemap
*map
)
171 const u8
*font
= map
->data
;
172 u8 __iomem
*fb
= (u8 __iomem
*) info
->screen_base
;
175 if ((map
->width
!= 8) || (map
->height
!= 16) ||
176 (map
->depth
!= 1) || (map
->length
!= 256)) {
177 printk(KERN_ERR
"fb%d: unsupported font parameters: width %d, height %d, depth %d, length %d\n",
178 info
->node
, map
->width
, map
->height
, map
->depth
, map
->length
);
183 for (i
= 0; i
< map
->height
; i
++) {
184 for (c
= 0; c
< map
->length
; c
++) {
185 fb_writeb(font
[c
* map
->height
+ i
], fb
+ c
* 4);
191 static struct fb_tile_ops s3fb_tile_ops
= {
192 .fb_settile
= svga_settile
,
193 .fb_tilecopy
= svga_tilecopy
,
194 .fb_tilefill
= svga_tilefill
,
195 .fb_tileblit
= svga_tileblit
,
196 .fb_tilecursor
= svga_tilecursor
,
197 .fb_get_tilemax
= svga_get_tilemax
,
200 static struct fb_tile_ops s3fb_fast_tile_ops
= {
201 .fb_settile
= s3fb_settile_fast
,
202 .fb_tilecopy
= svga_tilecopy
,
203 .fb_tilefill
= svga_tilefill
,
204 .fb_tileblit
= svga_tileblit
,
205 .fb_tilecursor
= svga_tilecursor
,
206 .fb_get_tilemax
= svga_get_tilemax
,
210 /* ------------------------------------------------------------------------- */
212 /* image data is MSB-first, fb structure is MSB-first too */
213 static inline u32
expand_color(u32 c
)
215 return ((c
& 1) | ((c
& 2) << 7) | ((c
& 4) << 14) | ((c
& 8) << 21)) * 0xFF;
218 /* s3fb_iplan_imageblit silently assumes that almost everything is 8-pixel aligned */
219 static void s3fb_iplan_imageblit(struct fb_info
*info
, const struct fb_image
*image
)
221 u32 fg
= expand_color(image
->fg_color
);
222 u32 bg
= expand_color(image
->bg_color
);
223 const u8
*src1
, *src
;
230 dst1
= info
->screen_base
+ (image
->dy
* info
->fix
.line_length
)
231 + ((image
->dx
/ 8) * 4);
233 for (y
= 0; y
< image
->height
; y
++) {
235 dst
= (u32 __iomem
*) dst1
;
236 for (x
= 0; x
< image
->width
; x
+= 8) {
237 val
= *(src
++) * 0x01010101;
238 val
= (val
& fg
) | (~val
& bg
);
239 fb_writel(val
, dst
++);
241 src1
+= image
->width
/ 8;
242 dst1
+= info
->fix
.line_length
;
247 /* s3fb_iplan_fillrect silently assumes that almost everything is 8-pixel aligned */
248 static void s3fb_iplan_fillrect(struct fb_info
*info
, const struct fb_fillrect
*rect
)
250 u32 fg
= expand_color(rect
->color
);
255 dst1
= info
->screen_base
+ (rect
->dy
* info
->fix
.line_length
)
256 + ((rect
->dx
/ 8) * 4);
258 for (y
= 0; y
< rect
->height
; y
++) {
259 dst
= (u32 __iomem
*) dst1
;
260 for (x
= 0; x
< rect
->width
; x
+= 8) {
261 fb_writel(fg
, dst
++);
263 dst1
+= info
->fix
.line_length
;
268 /* image data is MSB-first, fb structure is high-nibble-in-low-byte-first */
269 static inline u32
expand_pixel(u32 c
)
271 return (((c
& 1) << 24) | ((c
& 2) << 27) | ((c
& 4) << 14) | ((c
& 8) << 17) |
272 ((c
& 16) << 4) | ((c
& 32) << 7) | ((c
& 64) >> 6) | ((c
& 128) >> 3)) * 0xF;
275 /* s3fb_cfb4_imageblit silently assumes that almost everything is 8-pixel aligned */
276 static void s3fb_cfb4_imageblit(struct fb_info
*info
, const struct fb_image
*image
)
278 u32 fg
= image
->fg_color
* 0x11111111;
279 u32 bg
= image
->bg_color
* 0x11111111;
280 const u8
*src1
, *src
;
287 dst1
= info
->screen_base
+ (image
->dy
* info
->fix
.line_length
)
288 + ((image
->dx
/ 8) * 4);
290 for (y
= 0; y
< image
->height
; y
++) {
292 dst
= (u32 __iomem
*) dst1
;
293 for (x
= 0; x
< image
->width
; x
+= 8) {
294 val
= expand_pixel(*(src
++));
295 val
= (val
& fg
) | (~val
& bg
);
296 fb_writel(val
, dst
++);
298 src1
+= image
->width
/ 8;
299 dst1
+= info
->fix
.line_length
;
303 static void s3fb_imageblit(struct fb_info
*info
, const struct fb_image
*image
)
305 if ((info
->var
.bits_per_pixel
== 4) && (image
->depth
== 1)
306 && ((image
->width
% 8) == 0) && ((image
->dx
% 8) == 0)) {
307 if (info
->fix
.type
== FB_TYPE_INTERLEAVED_PLANES
)
308 s3fb_iplan_imageblit(info
, image
);
310 s3fb_cfb4_imageblit(info
, image
);
312 cfb_imageblit(info
, image
);
315 static void s3fb_fillrect(struct fb_info
*info
, const struct fb_fillrect
*rect
)
317 if ((info
->var
.bits_per_pixel
== 4)
318 && ((rect
->width
% 8) == 0) && ((rect
->dx
% 8) == 0)
319 && (info
->fix
.type
== FB_TYPE_INTERLEAVED_PLANES
))
320 s3fb_iplan_fillrect(info
, rect
);
322 cfb_fillrect(info
, rect
);
327 /* ------------------------------------------------------------------------- */
330 static void s3_set_pixclock(struct fb_info
*info
, u32 pixclock
)
332 struct s3fb_info
*par
= info
->par
;
337 rv
= svga_compute_pll(&s3_pll
, 1000000000 / pixclock
, &m
, &n
, &r
, info
->node
);
339 printk(KERN_ERR
"fb%d: cannot set requested pixclock, keeping old value\n", info
->node
);
343 /* Set VGA misc register */
344 regval
= vga_r(NULL
, VGA_MIS_R
);
345 vga_w(NULL
, VGA_MIS_W
, regval
| VGA_MIS_ENB_PLL_LOAD
);
347 /* Set S3 clock registers */
348 if (par
->chip
== CHIP_360_TRIO3D_1X
||
349 par
->chip
== CHIP_362_TRIO3D_2X
||
350 par
->chip
== CHIP_368_TRIO3D_2X
) {
351 vga_wseq(NULL
, 0x12, (n
- 2) | ((r
& 3) << 6)); /* n and two bits of r */
352 vga_wseq(NULL
, 0x29, r
>> 2); /* remaining highest bit of r */
354 vga_wseq(NULL
, 0x12, (n
- 2) | (r
<< 5));
355 vga_wseq(NULL
, 0x13, m
- 2);
359 /* Activate clock - write 0, 1, 0 to seq/15 bit 5 */
360 regval
= vga_rseq (NULL
, 0x15); /* | 0x80; */
361 vga_wseq(NULL
, 0x15, regval
& ~(1<<5));
362 vga_wseq(NULL
, 0x15, regval
| (1<<5));
363 vga_wseq(NULL
, 0x15, regval
& ~(1<<5));
367 /* Open framebuffer */
369 static int s3fb_open(struct fb_info
*info
, int user
)
371 struct s3fb_info
*par
= info
->par
;
373 mutex_lock(&(par
->open_lock
));
374 if (par
->ref_count
== 0) {
375 memset(&(par
->state
), 0, sizeof(struct vgastate
));
376 par
->state
.flags
= VGA_SAVE_MODE
| VGA_SAVE_FONTS
| VGA_SAVE_CMAP
;
377 par
->state
.num_crtc
= 0x70;
378 par
->state
.num_seq
= 0x20;
379 save_vga(&(par
->state
));
383 mutex_unlock(&(par
->open_lock
));
388 /* Close framebuffer */
390 static int s3fb_release(struct fb_info
*info
, int user
)
392 struct s3fb_info
*par
= info
->par
;
394 mutex_lock(&(par
->open_lock
));
395 if (par
->ref_count
== 0) {
396 mutex_unlock(&(par
->open_lock
));
400 if (par
->ref_count
== 1)
401 restore_vga(&(par
->state
));
404 mutex_unlock(&(par
->open_lock
));
409 /* Validate passed in var */
411 static int s3fb_check_var(struct fb_var_screeninfo
*var
, struct fb_info
*info
)
413 struct s3fb_info
*par
= info
->par
;
417 /* Find appropriate format */
418 rv
= svga_match_format (s3fb_formats
, var
, NULL
);
420 /* 32bpp mode is not supported on VIRGE VX,
421 24bpp is not supported on others */
422 if ((par
->chip
== CHIP_988_VIRGE_VX
) ? (rv
== 7) : (rv
== 6))
426 printk(KERN_ERR
"fb%d: unsupported mode requested\n", info
->node
);
430 /* Do not allow to have real resoulution larger than virtual */
431 if (var
->xres
> var
->xres_virtual
)
432 var
->xres_virtual
= var
->xres
;
434 if (var
->yres
> var
->yres_virtual
)
435 var
->yres_virtual
= var
->yres
;
437 /* Round up xres_virtual to have proper alignment of lines */
438 step
= s3fb_formats
[rv
].xresstep
- 1;
439 var
->xres_virtual
= (var
->xres_virtual
+step
) & ~step
;
441 /* Check whether have enough memory */
442 mem
= ((var
->bits_per_pixel
* var
->xres_virtual
) >> 3) * var
->yres_virtual
;
443 if (mem
> info
->screen_size
) {
444 printk(KERN_ERR
"fb%d: not enough framebuffer memory (%d kB requested , %d kB available)\n",
445 info
->node
, mem
>> 10, (unsigned int) (info
->screen_size
>> 10));
449 rv
= svga_check_timings (&s3_timing_regs
, var
, info
->node
);
451 printk(KERN_ERR
"fb%d: invalid timings requested\n", info
->node
);
455 rv
= svga_compute_pll(&s3_pll
, PICOS2KHZ(var
->pixclock
), &m
, &n
, &r
,
458 printk(KERN_ERR
"fb%d: invalid pixclock value requested\n",
466 /* Set video mode from par */
468 static int s3fb_set_par(struct fb_info
*info
)
470 struct s3fb_info
*par
= info
->par
;
471 u32 value
, mode
, hmul
, offset_value
, screen_size
, multiplex
, dbytes
;
472 u32 bpp
= info
->var
.bits_per_pixel
;
475 info
->fix
.ypanstep
= 1;
476 info
->fix
.line_length
= (info
->var
.xres_virtual
* bpp
) / 8;
478 info
->flags
&= ~FBINFO_MISC_TILEBLITTING
;
479 info
->tileops
= NULL
;
481 /* in 4bpp supports 8p wide tiles only, any tiles otherwise */
482 info
->pixmap
.blit_x
= (bpp
== 4) ? (1 << (8 - 1)) : (~(u32
)0);
483 info
->pixmap
.blit_y
= ~(u32
)0;
485 offset_value
= (info
->var
.xres_virtual
* bpp
) / 64;
486 screen_size
= info
->var
.yres_virtual
* info
->fix
.line_length
;
488 info
->fix
.ypanstep
= 16;
489 info
->fix
.line_length
= 0;
491 info
->flags
|= FBINFO_MISC_TILEBLITTING
;
492 info
->tileops
= fasttext
? &s3fb_fast_tile_ops
: &s3fb_tile_ops
;
494 /* supports 8x16 tiles only */
495 info
->pixmap
.blit_x
= 1 << (8 - 1);
496 info
->pixmap
.blit_y
= 1 << (16 - 1);
498 offset_value
= info
->var
.xres_virtual
/ 16;
499 screen_size
= (info
->var
.xres_virtual
* info
->var
.yres_virtual
) / 64;
502 info
->var
.xoffset
= 0;
503 info
->var
.yoffset
= 0;
504 info
->var
.activate
= FB_ACTIVATE_NOW
;
506 /* Unlock registers */
507 vga_wcrt(NULL
, 0x38, 0x48);
508 vga_wcrt(NULL
, 0x39, 0xA5);
509 vga_wseq(NULL
, 0x08, 0x06);
510 svga_wcrt_mask(0x11, 0x00, 0x80);
512 /* Blank screen and turn off sync */
513 svga_wseq_mask(0x01, 0x20, 0x20);
514 svga_wcrt_mask(0x17, 0x00, 0x80);
516 /* Set default values */
517 svga_set_default_gfx_regs();
518 svga_set_default_atc_regs();
519 svga_set_default_seq_regs();
520 svga_set_default_crt_regs();
521 svga_wcrt_multi(s3_line_compare_regs
, 0xFFFFFFFF);
522 svga_wcrt_multi(s3_start_address_regs
, 0);
524 /* S3 specific initialization */
525 svga_wcrt_mask(0x58, 0x10, 0x10); /* enable linear framebuffer */
526 svga_wcrt_mask(0x31, 0x08, 0x08); /* enable sequencer access to framebuffer above 256 kB */
528 /* svga_wcrt_mask(0x33, 0x08, 0x08); */ /* DDR ? */
529 /* svga_wcrt_mask(0x43, 0x01, 0x01); */ /* DDR ? */
530 svga_wcrt_mask(0x33, 0x00, 0x08); /* no DDR ? */
531 svga_wcrt_mask(0x43, 0x00, 0x01); /* no DDR ? */
533 svga_wcrt_mask(0x5D, 0x00, 0x28); /* Clear strange HSlen bits */
535 /* svga_wcrt_mask(0x58, 0x03, 0x03); */
537 /* svga_wcrt_mask(0x53, 0x12, 0x13); */ /* enable MMIO */
538 /* svga_wcrt_mask(0x40, 0x08, 0x08); */ /* enable write buffer */
541 /* Set the offset register */
542 pr_debug("fb%d: offset register : %d\n", info
->node
, offset_value
);
543 svga_wcrt_multi(s3_offset_regs
, offset_value
);
545 if (par
->chip
!= CHIP_360_TRIO3D_1X
&&
546 par
->chip
!= CHIP_362_TRIO3D_2X
&&
547 par
->chip
!= CHIP_368_TRIO3D_2X
) {
548 vga_wcrt(NULL
, 0x54, 0x18); /* M parameter */
549 vga_wcrt(NULL
, 0x60, 0xff); /* N parameter */
550 vga_wcrt(NULL
, 0x61, 0xff); /* L parameter */
551 vga_wcrt(NULL
, 0x62, 0xff); /* L parameter */
554 vga_wcrt(NULL
, 0x3A, 0x35);
555 svga_wattr(0x33, 0x00);
557 if (info
->var
.vmode
& FB_VMODE_DOUBLE
)
558 svga_wcrt_mask(0x09, 0x80, 0x80);
560 svga_wcrt_mask(0x09, 0x00, 0x80);
562 if (info
->var
.vmode
& FB_VMODE_INTERLACED
)
563 svga_wcrt_mask(0x42, 0x20, 0x20);
565 svga_wcrt_mask(0x42, 0x00, 0x20);
567 /* Disable hardware graphics cursor */
568 svga_wcrt_mask(0x45, 0x00, 0x01);
569 /* Disable Streams engine */
570 svga_wcrt_mask(0x67, 0x00, 0x0C);
572 mode
= svga_match_format(s3fb_formats
, &(info
->var
), &(info
->fix
));
574 /* S3 virge DX hack */
575 if (par
->chip
== CHIP_375_VIRGE_DX
) {
576 vga_wcrt(NULL
, 0x86, 0x80);
577 vga_wcrt(NULL
, 0x90, 0x00);
580 /* S3 virge VX hack */
581 if (par
->chip
== CHIP_988_VIRGE_VX
) {
582 vga_wcrt(NULL
, 0x50, 0x00);
583 vga_wcrt(NULL
, 0x67, 0x50);
585 vga_wcrt(NULL
, 0x63, (mode
<= 2) ? 0x90 : 0x09);
586 vga_wcrt(NULL
, 0x66, 0x90);
589 if (par
->chip
== CHIP_360_TRIO3D_1X
||
590 par
->chip
== CHIP_362_TRIO3D_2X
||
591 par
->chip
== CHIP_368_TRIO3D_2X
) {
592 dbytes
= info
->var
.xres
* ((bpp
+7)/8);
593 vga_wcrt(NULL
, 0x91, (dbytes
+ 7) / 8);
594 vga_wcrt(NULL
, 0x90, (((dbytes
+ 7) / 8) >> 8) | 0x80);
596 vga_wcrt(NULL
, 0x66, 0x81);
599 svga_wcrt_mask(0x31, 0x00, 0x40);
603 /* Set mode-specific register values */
606 pr_debug("fb%d: text mode\n", info
->node
);
607 svga_set_textmode_vga_regs();
609 /* Set additional registers like in 8-bit mode */
610 svga_wcrt_mask(0x50, 0x00, 0x30);
611 svga_wcrt_mask(0x67, 0x00, 0xF0);
613 /* Disable enhanced mode */
614 svga_wcrt_mask(0x3A, 0x00, 0x30);
617 pr_debug("fb%d: high speed text mode set\n", info
->node
);
618 svga_wcrt_mask(0x31, 0x40, 0x40);
622 pr_debug("fb%d: 4 bit pseudocolor\n", info
->node
);
623 vga_wgfx(NULL
, VGA_GFX_MODE
, 0x40);
625 /* Set additional registers like in 8-bit mode */
626 svga_wcrt_mask(0x50, 0x00, 0x30);
627 svga_wcrt_mask(0x67, 0x00, 0xF0);
629 /* disable enhanced mode */
630 svga_wcrt_mask(0x3A, 0x00, 0x30);
633 pr_debug("fb%d: 4 bit pseudocolor, planar\n", info
->node
);
635 /* Set additional registers like in 8-bit mode */
636 svga_wcrt_mask(0x50, 0x00, 0x30);
637 svga_wcrt_mask(0x67, 0x00, 0xF0);
639 /* disable enhanced mode */
640 svga_wcrt_mask(0x3A, 0x00, 0x30);
643 pr_debug("fb%d: 8 bit pseudocolor\n", info
->node
);
644 svga_wcrt_mask(0x50, 0x00, 0x30);
645 if (info
->var
.pixclock
> 20000 ||
646 par
->chip
== CHIP_360_TRIO3D_1X
||
647 par
->chip
== CHIP_362_TRIO3D_2X
||
648 par
->chip
== CHIP_368_TRIO3D_2X
)
649 svga_wcrt_mask(0x67, 0x00, 0xF0);
651 svga_wcrt_mask(0x67, 0x10, 0xF0);
656 pr_debug("fb%d: 5/5/5 truecolor\n", info
->node
);
657 if (par
->chip
== CHIP_988_VIRGE_VX
) {
658 if (info
->var
.pixclock
> 20000)
659 svga_wcrt_mask(0x67, 0x20, 0xF0);
661 svga_wcrt_mask(0x67, 0x30, 0xF0);
663 svga_wcrt_mask(0x50, 0x10, 0x30);
664 svga_wcrt_mask(0x67, 0x30, 0xF0);
665 if (par
->chip
!= CHIP_360_TRIO3D_1X
&&
666 par
->chip
!= CHIP_362_TRIO3D_2X
&&
667 par
->chip
!= CHIP_368_TRIO3D_2X
)
672 pr_debug("fb%d: 5/6/5 truecolor\n", info
->node
);
673 if (par
->chip
== CHIP_988_VIRGE_VX
) {
674 if (info
->var
.pixclock
> 20000)
675 svga_wcrt_mask(0x67, 0x40, 0xF0);
677 svga_wcrt_mask(0x67, 0x50, 0xF0);
679 svga_wcrt_mask(0x50, 0x10, 0x30);
680 svga_wcrt_mask(0x67, 0x50, 0xF0);
681 if (par
->chip
!= CHIP_360_TRIO3D_1X
&&
682 par
->chip
!= CHIP_362_TRIO3D_2X
&&
683 par
->chip
!= CHIP_368_TRIO3D_2X
)
689 pr_debug("fb%d: 8/8/8 truecolor\n", info
->node
);
690 svga_wcrt_mask(0x67, 0xD0, 0xF0);
693 pr_debug("fb%d: 8/8/8/8 truecolor\n", info
->node
);
694 svga_wcrt_mask(0x50, 0x30, 0x30);
695 svga_wcrt_mask(0x67, 0xD0, 0xF0);
698 printk(KERN_ERR
"fb%d: unsupported mode - bug\n", info
->node
);
702 if (par
->chip
!= CHIP_988_VIRGE_VX
) {
703 svga_wseq_mask(0x15, multiplex
? 0x10 : 0x00, 0x10);
704 svga_wseq_mask(0x18, multiplex
? 0x80 : 0x00, 0x80);
707 s3_set_pixclock(info
, info
->var
.pixclock
);
708 svga_set_timings(&s3_timing_regs
, &(info
->var
), hmul
, 1,
709 (info
->var
.vmode
& FB_VMODE_DOUBLE
) ? 2 : 1,
710 (info
->var
.vmode
& FB_VMODE_INTERLACED
) ? 2 : 1,
713 /* Set interlaced mode start/end register */
714 value
= info
->var
.xres
+ info
->var
.left_margin
+ info
->var
.right_margin
+ info
->var
.hsync_len
;
715 value
= ((value
* hmul
) / 8) - 5;
716 vga_wcrt(NULL
, 0x3C, (value
+ 1) / 2);
718 memset_io(info
->screen_base
, 0x00, screen_size
);
719 /* Device and screen back on */
720 svga_wcrt_mask(0x17, 0x80, 0x80);
721 svga_wseq_mask(0x01, 0x00, 0x20);
726 /* Set a colour register */
728 static int s3fb_setcolreg(u_int regno
, u_int red
, u_int green
, u_int blue
,
729 u_int transp
, struct fb_info
*fb
)
731 switch (fb
->var
.bits_per_pixel
) {
737 if ((fb
->var
.bits_per_pixel
== 4) &&
738 (fb
->var
.nonstd
== 0)) {
739 outb(0xF0, VGA_PEL_MSK
);
740 outb(regno
*16, VGA_PEL_IW
);
742 outb(0x0F, VGA_PEL_MSK
);
743 outb(regno
, VGA_PEL_IW
);
745 outb(red
>> 10, VGA_PEL_D
);
746 outb(green
>> 10, VGA_PEL_D
);
747 outb(blue
>> 10, VGA_PEL_D
);
753 outb(0xFF, VGA_PEL_MSK
);
754 outb(regno
, VGA_PEL_IW
);
755 outb(red
>> 10, VGA_PEL_D
);
756 outb(green
>> 10, VGA_PEL_D
);
757 outb(blue
>> 10, VGA_PEL_D
);
763 if (fb
->var
.green
.length
== 5)
764 ((u32
*)fb
->pseudo_palette
)[regno
] = ((red
& 0xF800) >> 1) |
765 ((green
& 0xF800) >> 6) | ((blue
& 0xF800) >> 11);
766 else if (fb
->var
.green
.length
== 6)
767 ((u32
*)fb
->pseudo_palette
)[regno
] = (red
& 0xF800) |
768 ((green
& 0xFC00) >> 5) | ((blue
& 0xF800) >> 11);
776 ((u32
*)fb
->pseudo_palette
)[regno
] = ((red
& 0xFF00) << 8) |
777 (green
& 0xFF00) | ((blue
& 0xFF00) >> 8);
787 /* Set the display blanking state */
789 static int s3fb_blank(int blank_mode
, struct fb_info
*info
)
791 switch (blank_mode
) {
792 case FB_BLANK_UNBLANK
:
793 pr_debug("fb%d: unblank\n", info
->node
);
794 svga_wcrt_mask(0x56, 0x00, 0x06);
795 svga_wseq_mask(0x01, 0x00, 0x20);
797 case FB_BLANK_NORMAL
:
798 pr_debug("fb%d: blank\n", info
->node
);
799 svga_wcrt_mask(0x56, 0x00, 0x06);
800 svga_wseq_mask(0x01, 0x20, 0x20);
802 case FB_BLANK_HSYNC_SUSPEND
:
803 pr_debug("fb%d: hsync\n", info
->node
);
804 svga_wcrt_mask(0x56, 0x02, 0x06);
805 svga_wseq_mask(0x01, 0x20, 0x20);
807 case FB_BLANK_VSYNC_SUSPEND
:
808 pr_debug("fb%d: vsync\n", info
->node
);
809 svga_wcrt_mask(0x56, 0x04, 0x06);
810 svga_wseq_mask(0x01, 0x20, 0x20);
812 case FB_BLANK_POWERDOWN
:
813 pr_debug("fb%d: sync down\n", info
->node
);
814 svga_wcrt_mask(0x56, 0x06, 0x06);
815 svga_wseq_mask(0x01, 0x20, 0x20);
823 /* Pan the display */
825 static int s3fb_pan_display(struct fb_var_screeninfo
*var
, struct fb_info
*info
) {
829 /* Calculate the offset */
830 if (var
->bits_per_pixel
== 0) {
831 offset
= (var
->yoffset
/ 16) * (var
->xres_virtual
/ 2) + (var
->xoffset
/ 2);
832 offset
= offset
>> 2;
834 offset
= (var
->yoffset
* info
->fix
.line_length
) +
835 (var
->xoffset
* var
->bits_per_pixel
/ 8);
836 offset
= offset
>> 2;
840 svga_wcrt_multi(s3_start_address_regs
, offset
);
845 /* ------------------------------------------------------------------------- */
847 /* Frame buffer operations */
849 static struct fb_ops s3fb_ops
= {
850 .owner
= THIS_MODULE
,
851 .fb_open
= s3fb_open
,
852 .fb_release
= s3fb_release
,
853 .fb_check_var
= s3fb_check_var
,
854 .fb_set_par
= s3fb_set_par
,
855 .fb_setcolreg
= s3fb_setcolreg
,
856 .fb_blank
= s3fb_blank
,
857 .fb_pan_display
= s3fb_pan_display
,
858 .fb_fillrect
= s3fb_fillrect
,
859 .fb_copyarea
= cfb_copyarea
,
860 .fb_imageblit
= s3fb_imageblit
,
861 .fb_get_caps
= svga_get_caps
,
864 /* ------------------------------------------------------------------------- */
866 static int __devinit
s3_identification(int chip
)
868 if (chip
== CHIP_XXX_TRIO
) {
869 u8 cr30
= vga_rcrt(NULL
, 0x30);
870 u8 cr2e
= vga_rcrt(NULL
, 0x2e);
871 u8 cr2f
= vga_rcrt(NULL
, 0x2f);
873 if ((cr30
== 0xE0) || (cr30
== 0xE1)) {
875 return CHIP_732_TRIO32
;
878 return CHIP_764_TRIO64
;
880 return CHIP_765_TRIO64VP
;
885 if (chip
== CHIP_XXX_TRIO64V2_DXGX
) {
886 u8 cr6f
= vga_rcrt(NULL
, 0x6f);
889 return CHIP_775_TRIO64V2_DX
;
891 return CHIP_785_TRIO64V2_GX
;
894 if (chip
== CHIP_XXX_VIRGE_DXGX
) {
895 u8 cr6f
= vga_rcrt(NULL
, 0x6f);
898 return CHIP_375_VIRGE_DX
;
900 return CHIP_385_VIRGE_GX
;
903 if (chip
== CHIP_36X_TRIO3D_1X_2X
) {
904 switch (vga_rcrt(NULL
, 0x2f)) {
906 return CHIP_360_TRIO3D_1X
;
908 return CHIP_362_TRIO3D_2X
;
910 return CHIP_368_TRIO3D_2X
;
920 static int __devinit
s3_pci_probe(struct pci_dev
*dev
, const struct pci_device_id
*id
)
922 struct fb_info
*info
;
923 struct s3fb_info
*par
;
925 u8 regval
, cr38
, cr39
;
927 /* Ignore secondary VGA device because there is no VGA arbitration */
928 if (! svga_primary_device(dev
)) {
929 dev_info(&(dev
->dev
), "ignoring secondary device\n");
933 /* Allocate and fill driver data structure */
934 info
= framebuffer_alloc(sizeof(struct s3fb_info
), &(dev
->dev
));
936 dev_err(&(dev
->dev
), "cannot allocate memory\n");
941 mutex_init(&par
->open_lock
);
943 info
->flags
= FBINFO_PARTIAL_PAN_OK
| FBINFO_HWACCEL_YPAN
;
944 info
->fbops
= &s3fb_ops
;
946 /* Prepare PCI device */
947 rc
= pci_enable_device(dev
);
949 dev_err(info
->device
, "cannot enable PCI device\n");
950 goto err_enable_device
;
953 rc
= pci_request_regions(dev
, "s3fb");
955 dev_err(info
->device
, "cannot reserve framebuffer region\n");
956 goto err_request_regions
;
960 info
->fix
.smem_start
= pci_resource_start(dev
, 0);
961 info
->fix
.smem_len
= pci_resource_len(dev
, 0);
963 /* Map physical IO memory address into kernel space */
964 info
->screen_base
= pci_iomap(dev
, 0, 0);
965 if (! info
->screen_base
) {
967 dev_err(info
->device
, "iomap for framebuffer failed\n");
972 cr38
= vga_rcrt(NULL
, 0x38);
973 cr39
= vga_rcrt(NULL
, 0x39);
974 vga_wseq(NULL
, 0x08, 0x06);
975 vga_wcrt(NULL
, 0x38, 0x48);
976 vga_wcrt(NULL
, 0x39, 0xA5);
978 /* Identify chip type */
979 par
->chip
= id
->driver_data
& CHIP_MASK
;
980 par
->rev
= vga_rcrt(NULL
, 0x2f);
981 if (par
->chip
& CHIP_UNDECIDED_FLAG
)
982 par
->chip
= s3_identification(par
->chip
);
984 /* Find how many physical memory there is on card */
985 /* 0x36 register is accessible even if other registers are locked */
986 regval
= vga_rcrt(NULL
, 0x36);
987 if (par
->chip
== CHIP_360_TRIO3D_1X
||
988 par
->chip
== CHIP_362_TRIO3D_2X
||
989 par
->chip
== CHIP_368_TRIO3D_2X
) {
990 switch ((regval
& 0xE0) >> 5) {
991 case 0: /* 8MB -- only 4MB usable for display */
992 case 1: /* 4MB with 32-bit bus */
994 info
->screen_size
= 4 << 20;
997 info
->screen_size
= 2 << 20;
1001 info
->screen_size
= s3_memsizes
[regval
>> 5] << 10;
1002 info
->fix
.smem_len
= info
->screen_size
;
1004 /* Find MCLK frequency */
1005 regval
= vga_rseq(NULL
, 0x10);
1006 par
->mclk_freq
= ((vga_rseq(NULL
, 0x11) + 2) * 14318) / ((regval
& 0x1F) + 2);
1007 par
->mclk_freq
= par
->mclk_freq
>> (regval
>> 5);
1010 vga_wcrt(NULL
, 0x38, cr38
);
1011 vga_wcrt(NULL
, 0x39, cr39
);
1013 strcpy(info
->fix
.id
, s3_names
[par
->chip
]);
1014 info
->fix
.mmio_start
= 0;
1015 info
->fix
.mmio_len
= 0;
1016 info
->fix
.type
= FB_TYPE_PACKED_PIXELS
;
1017 info
->fix
.visual
= FB_VISUAL_PSEUDOCOLOR
;
1018 info
->fix
.ypanstep
= 0;
1019 info
->fix
.accel
= FB_ACCEL_NONE
;
1020 info
->pseudo_palette
= (void*) (par
->pseudo_palette
);
1022 /* Prepare startup mode */
1023 rc
= fb_find_mode(&(info
->var
), info
, mode_option
, NULL
, 0, NULL
, 8);
1024 if (! ((rc
== 1) || (rc
== 2))) {
1026 dev_err(info
->device
, "mode %s not found\n", mode_option
);
1030 rc
= fb_alloc_cmap(&info
->cmap
, 256, 0);
1032 dev_err(info
->device
, "cannot allocate colormap\n");
1033 goto err_alloc_cmap
;
1036 rc
= register_framebuffer(info
);
1038 dev_err(info
->device
, "cannot register framebuffer\n");
1042 printk(KERN_INFO
"fb%d: %s on %s, %d MB RAM, %d MHz MCLK\n", info
->node
, info
->fix
.id
,
1043 pci_name(dev
), info
->fix
.smem_len
>> 20, (par
->mclk_freq
+ 500) / 1000);
1045 if (par
->chip
== CHIP_UNKNOWN
)
1046 printk(KERN_INFO
"fb%d: unknown chip, CR2D=%x, CR2E=%x, CRT2F=%x, CRT30=%x\n",
1047 info
->node
, vga_rcrt(NULL
, 0x2d), vga_rcrt(NULL
, 0x2e),
1048 vga_rcrt(NULL
, 0x2f), vga_rcrt(NULL
, 0x30));
1050 /* Record a reference to the driver data */
1051 pci_set_drvdata(dev
, info
);
1056 par
->mtrr_reg
= mtrr_add(info
->fix
.smem_start
, info
->fix
.smem_len
, MTRR_TYPE_WRCOMB
, 1);
1062 /* Error handling */
1064 fb_dealloc_cmap(&info
->cmap
);
1067 pci_iounmap(dev
, info
->screen_base
);
1069 pci_release_regions(dev
);
1070 err_request_regions
:
1071 /* pci_disable_device(dev); */
1073 framebuffer_release(info
);
1080 static void __devexit
s3_pci_remove(struct pci_dev
*dev
)
1082 struct fb_info
*info
= pci_get_drvdata(dev
);
1087 struct s3fb_info
*par
= info
->par
;
1089 if (par
->mtrr_reg
>= 0) {
1090 mtrr_del(par
->mtrr_reg
, 0, 0);
1095 unregister_framebuffer(info
);
1096 fb_dealloc_cmap(&info
->cmap
);
1098 pci_iounmap(dev
, info
->screen_base
);
1099 pci_release_regions(dev
);
1100 /* pci_disable_device(dev); */
1102 pci_set_drvdata(dev
, NULL
);
1103 framebuffer_release(info
);
1109 static int s3_pci_suspend(struct pci_dev
* dev
, pm_message_t state
)
1111 struct fb_info
*info
= pci_get_drvdata(dev
);
1112 struct s3fb_info
*par
= info
->par
;
1114 dev_info(info
->device
, "suspend\n");
1116 acquire_console_sem();
1117 mutex_lock(&(par
->open_lock
));
1119 if ((state
.event
== PM_EVENT_FREEZE
) || (par
->ref_count
== 0)) {
1120 mutex_unlock(&(par
->open_lock
));
1121 release_console_sem();
1125 fb_set_suspend(info
, 1);
1127 pci_save_state(dev
);
1128 pci_disable_device(dev
);
1129 pci_set_power_state(dev
, pci_choose_state(dev
, state
));
1131 mutex_unlock(&(par
->open_lock
));
1132 release_console_sem();
1140 static int s3_pci_resume(struct pci_dev
* dev
)
1142 struct fb_info
*info
= pci_get_drvdata(dev
);
1143 struct s3fb_info
*par
= info
->par
;
1146 dev_info(info
->device
, "resume\n");
1148 acquire_console_sem();
1149 mutex_lock(&(par
->open_lock
));
1151 if (par
->ref_count
== 0) {
1152 mutex_unlock(&(par
->open_lock
));
1153 release_console_sem();
1157 pci_set_power_state(dev
, PCI_D0
);
1158 pci_restore_state(dev
);
1159 err
= pci_enable_device(dev
);
1161 mutex_unlock(&(par
->open_lock
));
1162 release_console_sem();
1163 dev_err(info
->device
, "error %d enabling device for resume\n", err
);
1166 pci_set_master(dev
);
1169 fb_set_suspend(info
, 0);
1171 mutex_unlock(&(par
->open_lock
));
1172 release_console_sem();
1178 /* List of boards that we are trying to support */
1180 static struct pci_device_id s3_devices
[] __devinitdata
= {
1181 {PCI_DEVICE(PCI_VENDOR_ID_S3
, 0x8810), .driver_data
= CHIP_XXX_TRIO
},
1182 {PCI_DEVICE(PCI_VENDOR_ID_S3
, 0x8811), .driver_data
= CHIP_XXX_TRIO
},
1183 {PCI_DEVICE(PCI_VENDOR_ID_S3
, 0x8812), .driver_data
= CHIP_M65_AURORA64VP
},
1184 {PCI_DEVICE(PCI_VENDOR_ID_S3
, 0x8814), .driver_data
= CHIP_767_TRIO64UVP
},
1185 {PCI_DEVICE(PCI_VENDOR_ID_S3
, 0x8901), .driver_data
= CHIP_XXX_TRIO64V2_DXGX
},
1186 {PCI_DEVICE(PCI_VENDOR_ID_S3
, 0x8902), .driver_data
= CHIP_551_PLATO_PX
},
1188 {PCI_DEVICE(PCI_VENDOR_ID_S3
, 0x5631), .driver_data
= CHIP_325_VIRGE
},
1189 {PCI_DEVICE(PCI_VENDOR_ID_S3
, 0x883D), .driver_data
= CHIP_988_VIRGE_VX
},
1190 {PCI_DEVICE(PCI_VENDOR_ID_S3
, 0x8A01), .driver_data
= CHIP_XXX_VIRGE_DXGX
},
1191 {PCI_DEVICE(PCI_VENDOR_ID_S3
, 0x8A10), .driver_data
= CHIP_356_VIRGE_GX2
},
1192 {PCI_DEVICE(PCI_VENDOR_ID_S3
, 0x8A11), .driver_data
= CHIP_357_VIRGE_GX2P
},
1193 {PCI_DEVICE(PCI_VENDOR_ID_S3
, 0x8A12), .driver_data
= CHIP_359_VIRGE_GX2P
},
1194 {PCI_DEVICE(PCI_VENDOR_ID_S3
, 0x8A13), .driver_data
= CHIP_36X_TRIO3D_1X_2X
},
1196 {0, 0, 0, 0, 0, 0, 0}
1200 MODULE_DEVICE_TABLE(pci
, s3_devices
);
1202 static struct pci_driver s3fb_pci_driver
= {
1204 .id_table
= s3_devices
,
1205 .probe
= s3_pci_probe
,
1206 .remove
= __devexit_p(s3_pci_remove
),
1207 .suspend
= s3_pci_suspend
,
1208 .resume
= s3_pci_resume
,
1211 /* Parse user speficied options */
1214 static int __init
s3fb_setup(char *options
)
1218 if (!options
|| !*options
)
1221 while ((opt
= strsep(&options
, ",")) != NULL
) {
1226 else if (!strncmp(opt
, "mtrr:", 5))
1227 mtrr
= simple_strtoul(opt
+ 5, NULL
, 0);
1229 else if (!strncmp(opt
, "fasttext:", 9))
1230 fasttext
= simple_strtoul(opt
+ 9, NULL
, 0);
1241 static void __exit
s3fb_cleanup(void)
1243 pr_debug("s3fb: cleaning up\n");
1244 pci_unregister_driver(&s3fb_pci_driver
);
1247 /* Driver Initialisation */
1249 static int __init
s3fb_init(void)
1253 char *option
= NULL
;
1255 if (fb_get_options("s3fb", &option
))
1260 pr_debug("s3fb: initializing\n");
1261 return pci_register_driver(&s3fb_pci_driver
);
1264 /* ------------------------------------------------------------------------- */
1266 /* Modularization */
1268 module_init(s3fb_init
);
1269 module_exit(s3fb_cleanup
);