MIPS: Add Cavium OCTEON slot into proper tlb category.
[linux-2.6/linux-acpi-2.6/ibm-acpi-2.6.git] / arch / mips / mm / tlbex.c
blob42942038d0fd4daa4a3a7a4be7fcabe43d014fa0
1 /*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
6 * Synthesize TLB refill handlers at runtime.
8 * Copyright (C) 2004, 2005, 2006, 2008 Thiemo Seufer
9 * Copyright (C) 2005, 2007 Maciej W. Rozycki
10 * Copyright (C) 2006 Ralf Baechle (ralf@linux-mips.org)
12 * ... and the days got worse and worse and now you see
13 * I've gone completly out of my mind.
15 * They're coming to take me a away haha
16 * they're coming to take me a away hoho hihi haha
17 * to the funny farm where code is beautiful all the time ...
19 * (Condolences to Napoleon XIV)
22 #include <linux/kernel.h>
23 #include <linux/types.h>
24 #include <linux/string.h>
25 #include <linux/init.h>
27 #include <asm/mmu_context.h>
28 #include <asm/war.h>
30 #include "uasm.h"
32 static inline int r45k_bvahwbug(void)
34 /* XXX: We should probe for the presence of this bug, but we don't. */
35 return 0;
38 static inline int r4k_250MHZhwbug(void)
40 /* XXX: We should probe for the presence of this bug, but we don't. */
41 return 0;
44 static inline int __maybe_unused bcm1250_m3_war(void)
46 return BCM1250_M3_WAR;
49 static inline int __maybe_unused r10000_llsc_war(void)
51 return R10000_LLSC_WAR;
55 * Found by experiment: At least some revisions of the 4kc throw under
56 * some circumstances a machine check exception, triggered by invalid
57 * values in the index register. Delaying the tlbp instruction until
58 * after the next branch, plus adding an additional nop in front of
59 * tlbwi/tlbwr avoids the invalid index register values. Nobody knows
60 * why; it's not an issue caused by the core RTL.
63 static int __cpuinit m4kc_tlbp_war(void)
65 return (current_cpu_data.processor_id & 0xffff00) ==
66 (PRID_COMP_MIPS | PRID_IMP_4KC);
69 /* Handle labels (which must be positive integers). */
70 enum label_id {
71 label_second_part = 1,
72 label_leave,
73 #ifdef MODULE_START
74 label_module_alloc,
75 #endif
76 label_vmalloc,
77 label_vmalloc_done,
78 label_tlbw_hazard,
79 label_split,
80 label_nopage_tlbl,
81 label_nopage_tlbs,
82 label_nopage_tlbm,
83 label_smp_pgtable_change,
84 label_r3000_write_probe_fail,
87 UASM_L_LA(_second_part)
88 UASM_L_LA(_leave)
89 #ifdef MODULE_START
90 UASM_L_LA(_module_alloc)
91 #endif
92 UASM_L_LA(_vmalloc)
93 UASM_L_LA(_vmalloc_done)
94 UASM_L_LA(_tlbw_hazard)
95 UASM_L_LA(_split)
96 UASM_L_LA(_nopage_tlbl)
97 UASM_L_LA(_nopage_tlbs)
98 UASM_L_LA(_nopage_tlbm)
99 UASM_L_LA(_smp_pgtable_change)
100 UASM_L_LA(_r3000_write_probe_fail)
103 * For debug purposes.
105 static inline void dump_handler(const u32 *handler, int count)
107 int i;
109 pr_debug("\t.set push\n");
110 pr_debug("\t.set noreorder\n");
112 for (i = 0; i < count; i++)
113 pr_debug("\t%p\t.word 0x%08x\n", &handler[i], handler[i]);
115 pr_debug("\t.set pop\n");
118 /* The only general purpose registers allowed in TLB handlers. */
119 #define K0 26
120 #define K1 27
122 /* Some CP0 registers */
123 #define C0_INDEX 0, 0
124 #define C0_ENTRYLO0 2, 0
125 #define C0_TCBIND 2, 2
126 #define C0_ENTRYLO1 3, 0
127 #define C0_CONTEXT 4, 0
128 #define C0_BADVADDR 8, 0
129 #define C0_ENTRYHI 10, 0
130 #define C0_EPC 14, 0
131 #define C0_XCONTEXT 20, 0
133 #ifdef CONFIG_64BIT
134 # define GET_CONTEXT(buf, reg) UASM_i_MFC0(buf, reg, C0_XCONTEXT)
135 #else
136 # define GET_CONTEXT(buf, reg) UASM_i_MFC0(buf, reg, C0_CONTEXT)
137 #endif
139 /* The worst case length of the handler is around 18 instructions for
140 * R3000-style TLBs and up to 63 instructions for R4000-style TLBs.
141 * Maximum space available is 32 instructions for R3000 and 64
142 * instructions for R4000.
144 * We deliberately chose a buffer size of 128, so we won't scribble
145 * over anything important on overflow before we panic.
147 static u32 tlb_handler[128] __cpuinitdata;
149 /* simply assume worst case size for labels and relocs */
150 static struct uasm_label labels[128] __cpuinitdata;
151 static struct uasm_reloc relocs[128] __cpuinitdata;
154 * The R3000 TLB handler is simple.
156 static void __cpuinit build_r3000_tlb_refill_handler(void)
158 long pgdc = (long)pgd_current;
159 u32 *p;
161 memset(tlb_handler, 0, sizeof(tlb_handler));
162 p = tlb_handler;
164 uasm_i_mfc0(&p, K0, C0_BADVADDR);
165 uasm_i_lui(&p, K1, uasm_rel_hi(pgdc)); /* cp0 delay */
166 uasm_i_lw(&p, K1, uasm_rel_lo(pgdc), K1);
167 uasm_i_srl(&p, K0, K0, 22); /* load delay */
168 uasm_i_sll(&p, K0, K0, 2);
169 uasm_i_addu(&p, K1, K1, K0);
170 uasm_i_mfc0(&p, K0, C0_CONTEXT);
171 uasm_i_lw(&p, K1, 0, K1); /* cp0 delay */
172 uasm_i_andi(&p, K0, K0, 0xffc); /* load delay */
173 uasm_i_addu(&p, K1, K1, K0);
174 uasm_i_lw(&p, K0, 0, K1);
175 uasm_i_nop(&p); /* load delay */
176 uasm_i_mtc0(&p, K0, C0_ENTRYLO0);
177 uasm_i_mfc0(&p, K1, C0_EPC); /* cp0 delay */
178 uasm_i_tlbwr(&p); /* cp0 delay */
179 uasm_i_jr(&p, K1);
180 uasm_i_rfe(&p); /* branch delay */
182 if (p > tlb_handler + 32)
183 panic("TLB refill handler space exceeded");
185 pr_debug("Wrote TLB refill handler (%u instructions).\n",
186 (unsigned int)(p - tlb_handler));
188 memcpy((void *)ebase, tlb_handler, 0x80);
190 dump_handler((u32 *)ebase, 32);
194 * The R4000 TLB handler is much more complicated. We have two
195 * consecutive handler areas with 32 instructions space each.
196 * Since they aren't used at the same time, we can overflow in the
197 * other one.To keep things simple, we first assume linear space,
198 * then we relocate it to the final handler layout as needed.
200 static u32 final_handler[64] __cpuinitdata;
203 * Hazards
205 * From the IDT errata for the QED RM5230 (Nevada), processor revision 1.0:
206 * 2. A timing hazard exists for the TLBP instruction.
208 * stalling_instruction
209 * TLBP
211 * The JTLB is being read for the TLBP throughout the stall generated by the
212 * previous instruction. This is not really correct as the stalling instruction
213 * can modify the address used to access the JTLB. The failure symptom is that
214 * the TLBP instruction will use an address created for the stalling instruction
215 * and not the address held in C0_ENHI and thus report the wrong results.
217 * The software work-around is to not allow the instruction preceding the TLBP
218 * to stall - make it an NOP or some other instruction guaranteed not to stall.
220 * Errata 2 will not be fixed. This errata is also on the R5000.
222 * As if we MIPS hackers wouldn't know how to nop pipelines happy ...
224 static void __cpuinit __maybe_unused build_tlb_probe_entry(u32 **p)
226 switch (current_cpu_type()) {
227 /* Found by experiment: R4600 v2.0/R4700 needs this, too. */
228 case CPU_R4600:
229 case CPU_R4700:
230 case CPU_R5000:
231 case CPU_R5000A:
232 case CPU_NEVADA:
233 uasm_i_nop(p);
234 uasm_i_tlbp(p);
235 break;
237 default:
238 uasm_i_tlbp(p);
239 break;
244 * Write random or indexed TLB entry, and care about the hazards from
245 * the preceeding mtc0 and for the following eret.
247 enum tlb_write_entry { tlb_random, tlb_indexed };
249 static void __cpuinit build_tlb_write_entry(u32 **p, struct uasm_label **l,
250 struct uasm_reloc **r,
251 enum tlb_write_entry wmode)
253 void(*tlbw)(u32 **) = NULL;
255 switch (wmode) {
256 case tlb_random: tlbw = uasm_i_tlbwr; break;
257 case tlb_indexed: tlbw = uasm_i_tlbwi; break;
260 if (cpu_has_mips_r2) {
261 uasm_i_ehb(p);
262 tlbw(p);
263 return;
266 switch (current_cpu_type()) {
267 case CPU_R4000PC:
268 case CPU_R4000SC:
269 case CPU_R4000MC:
270 case CPU_R4400PC:
271 case CPU_R4400SC:
272 case CPU_R4400MC:
274 * This branch uses up a mtc0 hazard nop slot and saves
275 * two nops after the tlbw instruction.
277 uasm_il_bgezl(p, r, 0, label_tlbw_hazard);
278 tlbw(p);
279 uasm_l_tlbw_hazard(l, *p);
280 uasm_i_nop(p);
281 break;
283 case CPU_R4600:
284 case CPU_R4700:
285 case CPU_R5000:
286 case CPU_R5000A:
287 uasm_i_nop(p);
288 tlbw(p);
289 uasm_i_nop(p);
290 break;
292 case CPU_R4300:
293 case CPU_5KC:
294 case CPU_TX49XX:
295 case CPU_AU1000:
296 case CPU_AU1100:
297 case CPU_AU1500:
298 case CPU_AU1550:
299 case CPU_AU1200:
300 case CPU_AU1210:
301 case CPU_AU1250:
302 case CPU_PR4450:
303 uasm_i_nop(p);
304 tlbw(p);
305 break;
307 case CPU_R10000:
308 case CPU_R12000:
309 case CPU_R14000:
310 case CPU_4KC:
311 case CPU_4KEC:
312 case CPU_SB1:
313 case CPU_SB1A:
314 case CPU_4KSC:
315 case CPU_20KC:
316 case CPU_25KF:
317 case CPU_BCM3302:
318 case CPU_BCM4710:
319 case CPU_LOONGSON2:
320 case CPU_CAVIUM_OCTEON:
321 if (m4kc_tlbp_war())
322 uasm_i_nop(p);
323 tlbw(p);
324 break;
326 case CPU_NEVADA:
327 uasm_i_nop(p); /* QED specifies 2 nops hazard */
329 * This branch uses up a mtc0 hazard nop slot and saves
330 * a nop after the tlbw instruction.
332 uasm_il_bgezl(p, r, 0, label_tlbw_hazard);
333 tlbw(p);
334 uasm_l_tlbw_hazard(l, *p);
335 break;
337 case CPU_RM7000:
338 uasm_i_nop(p);
339 uasm_i_nop(p);
340 uasm_i_nop(p);
341 uasm_i_nop(p);
342 tlbw(p);
343 break;
345 case CPU_RM9000:
347 * When the JTLB is updated by tlbwi or tlbwr, a subsequent
348 * use of the JTLB for instructions should not occur for 4
349 * cpu cycles and use for data translations should not occur
350 * for 3 cpu cycles.
352 uasm_i_ssnop(p);
353 uasm_i_ssnop(p);
354 uasm_i_ssnop(p);
355 uasm_i_ssnop(p);
356 tlbw(p);
357 uasm_i_ssnop(p);
358 uasm_i_ssnop(p);
359 uasm_i_ssnop(p);
360 uasm_i_ssnop(p);
361 break;
363 case CPU_VR4111:
364 case CPU_VR4121:
365 case CPU_VR4122:
366 case CPU_VR4181:
367 case CPU_VR4181A:
368 uasm_i_nop(p);
369 uasm_i_nop(p);
370 tlbw(p);
371 uasm_i_nop(p);
372 uasm_i_nop(p);
373 break;
375 case CPU_VR4131:
376 case CPU_VR4133:
377 case CPU_R5432:
378 uasm_i_nop(p);
379 uasm_i_nop(p);
380 tlbw(p);
381 break;
383 default:
384 panic("No TLB refill handler yet (CPU type: %d)",
385 current_cpu_data.cputype);
386 break;
390 #ifdef CONFIG_64BIT
392 * TMP and PTR are scratch.
393 * TMP will be clobbered, PTR will hold the pmd entry.
395 static void __cpuinit
396 build_get_pmde64(u32 **p, struct uasm_label **l, struct uasm_reloc **r,
397 unsigned int tmp, unsigned int ptr)
399 long pgdc = (long)pgd_current;
402 * The vmalloc handling is not in the hotpath.
404 uasm_i_dmfc0(p, tmp, C0_BADVADDR);
405 #ifdef MODULE_START
406 uasm_il_bltz(p, r, tmp, label_module_alloc);
407 #else
408 uasm_il_bltz(p, r, tmp, label_vmalloc);
409 #endif
410 /* No uasm_i_nop needed here, since the next insn doesn't touch TMP. */
412 #ifdef CONFIG_SMP
413 # ifdef CONFIG_MIPS_MT_SMTC
415 * SMTC uses TCBind value as "CPU" index
417 uasm_i_mfc0(p, ptr, C0_TCBIND);
418 uasm_i_dsrl(p, ptr, ptr, 19);
419 # else
421 * 64 bit SMP running in XKPHYS has smp_processor_id() << 3
422 * stored in CONTEXT.
424 uasm_i_dmfc0(p, ptr, C0_CONTEXT);
425 uasm_i_dsrl(p, ptr, ptr, 23);
426 #endif
427 UASM_i_LA_mostly(p, tmp, pgdc);
428 uasm_i_daddu(p, ptr, ptr, tmp);
429 uasm_i_dmfc0(p, tmp, C0_BADVADDR);
430 uasm_i_ld(p, ptr, uasm_rel_lo(pgdc), ptr);
431 #else
432 UASM_i_LA_mostly(p, ptr, pgdc);
433 uasm_i_ld(p, ptr, uasm_rel_lo(pgdc), ptr);
434 #endif
436 uasm_l_vmalloc_done(l, *p);
438 if (PGDIR_SHIFT - 3 < 32) /* get pgd offset in bytes */
439 uasm_i_dsrl(p, tmp, tmp, PGDIR_SHIFT-3);
440 else
441 uasm_i_dsrl32(p, tmp, tmp, PGDIR_SHIFT - 3 - 32);
443 uasm_i_andi(p, tmp, tmp, (PTRS_PER_PGD - 1)<<3);
444 uasm_i_daddu(p, ptr, ptr, tmp); /* add in pgd offset */
445 uasm_i_dmfc0(p, tmp, C0_BADVADDR); /* get faulting address */
446 uasm_i_ld(p, ptr, 0, ptr); /* get pmd pointer */
447 uasm_i_dsrl(p, tmp, tmp, PMD_SHIFT-3); /* get pmd offset in bytes */
448 uasm_i_andi(p, tmp, tmp, (PTRS_PER_PMD - 1)<<3);
449 uasm_i_daddu(p, ptr, ptr, tmp); /* add in pmd offset */
453 * BVADDR is the faulting address, PTR is scratch.
454 * PTR will hold the pgd for vmalloc.
456 static void __cpuinit
457 build_get_pgd_vmalloc64(u32 **p, struct uasm_label **l, struct uasm_reloc **r,
458 unsigned int bvaddr, unsigned int ptr)
460 long swpd = (long)swapper_pg_dir;
462 #ifdef MODULE_START
463 long modd = (long)module_pg_dir;
465 uasm_l_module_alloc(l, *p);
467 * Assumption:
468 * VMALLOC_START >= 0xc000000000000000UL
469 * MODULE_START >= 0xe000000000000000UL
471 UASM_i_SLL(p, ptr, bvaddr, 2);
472 uasm_il_bgez(p, r, ptr, label_vmalloc);
474 if (uasm_in_compat_space_p(MODULE_START) &&
475 !uasm_rel_lo(MODULE_START)) {
476 uasm_i_lui(p, ptr, uasm_rel_hi(MODULE_START)); /* delay slot */
477 } else {
478 /* unlikely configuration */
479 uasm_i_nop(p); /* delay slot */
480 UASM_i_LA(p, ptr, MODULE_START);
482 uasm_i_dsubu(p, bvaddr, bvaddr, ptr);
484 if (uasm_in_compat_space_p(modd) && !uasm_rel_lo(modd)) {
485 uasm_il_b(p, r, label_vmalloc_done);
486 uasm_i_lui(p, ptr, uasm_rel_hi(modd));
487 } else {
488 UASM_i_LA_mostly(p, ptr, modd);
489 uasm_il_b(p, r, label_vmalloc_done);
490 if (uasm_in_compat_space_p(modd))
491 uasm_i_addiu(p, ptr, ptr, uasm_rel_lo(modd));
492 else
493 uasm_i_daddiu(p, ptr, ptr, uasm_rel_lo(modd));
496 uasm_l_vmalloc(l, *p);
497 if (uasm_in_compat_space_p(MODULE_START) &&
498 !uasm_rel_lo(MODULE_START) &&
499 MODULE_START << 32 == VMALLOC_START)
500 uasm_i_dsll32(p, ptr, ptr, 0); /* typical case */
501 else
502 UASM_i_LA(p, ptr, VMALLOC_START);
503 #else
504 uasm_l_vmalloc(l, *p);
505 UASM_i_LA(p, ptr, VMALLOC_START);
506 #endif
507 uasm_i_dsubu(p, bvaddr, bvaddr, ptr);
509 if (uasm_in_compat_space_p(swpd) && !uasm_rel_lo(swpd)) {
510 uasm_il_b(p, r, label_vmalloc_done);
511 uasm_i_lui(p, ptr, uasm_rel_hi(swpd));
512 } else {
513 UASM_i_LA_mostly(p, ptr, swpd);
514 uasm_il_b(p, r, label_vmalloc_done);
515 if (uasm_in_compat_space_p(swpd))
516 uasm_i_addiu(p, ptr, ptr, uasm_rel_lo(swpd));
517 else
518 uasm_i_daddiu(p, ptr, ptr, uasm_rel_lo(swpd));
522 #else /* !CONFIG_64BIT */
525 * TMP and PTR are scratch.
526 * TMP will be clobbered, PTR will hold the pgd entry.
528 static void __cpuinit __maybe_unused
529 build_get_pgde32(u32 **p, unsigned int tmp, unsigned int ptr)
531 long pgdc = (long)pgd_current;
533 /* 32 bit SMP has smp_processor_id() stored in CONTEXT. */
534 #ifdef CONFIG_SMP
535 #ifdef CONFIG_MIPS_MT_SMTC
537 * SMTC uses TCBind value as "CPU" index
539 uasm_i_mfc0(p, ptr, C0_TCBIND);
540 UASM_i_LA_mostly(p, tmp, pgdc);
541 uasm_i_srl(p, ptr, ptr, 19);
542 #else
544 * smp_processor_id() << 3 is stored in CONTEXT.
546 uasm_i_mfc0(p, ptr, C0_CONTEXT);
547 UASM_i_LA_mostly(p, tmp, pgdc);
548 uasm_i_srl(p, ptr, ptr, 23);
549 #endif
550 uasm_i_addu(p, ptr, tmp, ptr);
551 #else
552 UASM_i_LA_mostly(p, ptr, pgdc);
553 #endif
554 uasm_i_mfc0(p, tmp, C0_BADVADDR); /* get faulting address */
555 uasm_i_lw(p, ptr, uasm_rel_lo(pgdc), ptr);
556 uasm_i_srl(p, tmp, tmp, PGDIR_SHIFT); /* get pgd only bits */
557 uasm_i_sll(p, tmp, tmp, PGD_T_LOG2);
558 uasm_i_addu(p, ptr, ptr, tmp); /* add in pgd offset */
561 #endif /* !CONFIG_64BIT */
563 static void __cpuinit build_adjust_context(u32 **p, unsigned int ctx)
565 unsigned int shift = 4 - (PTE_T_LOG2 + 1) + PAGE_SHIFT - 12;
566 unsigned int mask = (PTRS_PER_PTE / 2 - 1) << (PTE_T_LOG2 + 1);
568 switch (current_cpu_type()) {
569 case CPU_VR41XX:
570 case CPU_VR4111:
571 case CPU_VR4121:
572 case CPU_VR4122:
573 case CPU_VR4131:
574 case CPU_VR4181:
575 case CPU_VR4181A:
576 case CPU_VR4133:
577 shift += 2;
578 break;
580 default:
581 break;
584 if (shift)
585 UASM_i_SRL(p, ctx, ctx, shift);
586 uasm_i_andi(p, ctx, ctx, mask);
589 static void __cpuinit build_get_ptep(u32 **p, unsigned int tmp, unsigned int ptr)
592 * Bug workaround for the Nevada. It seems as if under certain
593 * circumstances the move from cp0_context might produce a
594 * bogus result when the mfc0 instruction and its consumer are
595 * in a different cacheline or a load instruction, probably any
596 * memory reference, is between them.
598 switch (current_cpu_type()) {
599 case CPU_NEVADA:
600 UASM_i_LW(p, ptr, 0, ptr);
601 GET_CONTEXT(p, tmp); /* get context reg */
602 break;
604 default:
605 GET_CONTEXT(p, tmp); /* get context reg */
606 UASM_i_LW(p, ptr, 0, ptr);
607 break;
610 build_adjust_context(p, tmp);
611 UASM_i_ADDU(p, ptr, ptr, tmp); /* add in offset */
614 static void __cpuinit build_update_entries(u32 **p, unsigned int tmp,
615 unsigned int ptep)
618 * 64bit address support (36bit on a 32bit CPU) in a 32bit
619 * Kernel is a special case. Only a few CPUs use it.
621 #ifdef CONFIG_64BIT_PHYS_ADDR
622 if (cpu_has_64bits) {
623 uasm_i_ld(p, tmp, 0, ptep); /* get even pte */
624 uasm_i_ld(p, ptep, sizeof(pte_t), ptep); /* get odd pte */
625 uasm_i_dsrl(p, tmp, tmp, 6); /* convert to entrylo0 */
626 uasm_i_mtc0(p, tmp, C0_ENTRYLO0); /* load it */
627 uasm_i_dsrl(p, ptep, ptep, 6); /* convert to entrylo1 */
628 uasm_i_mtc0(p, ptep, C0_ENTRYLO1); /* load it */
629 } else {
630 int pte_off_even = sizeof(pte_t) / 2;
631 int pte_off_odd = pte_off_even + sizeof(pte_t);
633 /* The pte entries are pre-shifted */
634 uasm_i_lw(p, tmp, pte_off_even, ptep); /* get even pte */
635 uasm_i_mtc0(p, tmp, C0_ENTRYLO0); /* load it */
636 uasm_i_lw(p, ptep, pte_off_odd, ptep); /* get odd pte */
637 uasm_i_mtc0(p, ptep, C0_ENTRYLO1); /* load it */
639 #else
640 UASM_i_LW(p, tmp, 0, ptep); /* get even pte */
641 UASM_i_LW(p, ptep, sizeof(pte_t), ptep); /* get odd pte */
642 if (r45k_bvahwbug())
643 build_tlb_probe_entry(p);
644 UASM_i_SRL(p, tmp, tmp, 6); /* convert to entrylo0 */
645 if (r4k_250MHZhwbug())
646 uasm_i_mtc0(p, 0, C0_ENTRYLO0);
647 uasm_i_mtc0(p, tmp, C0_ENTRYLO0); /* load it */
648 UASM_i_SRL(p, ptep, ptep, 6); /* convert to entrylo1 */
649 if (r45k_bvahwbug())
650 uasm_i_mfc0(p, tmp, C0_INDEX);
651 if (r4k_250MHZhwbug())
652 uasm_i_mtc0(p, 0, C0_ENTRYLO1);
653 uasm_i_mtc0(p, ptep, C0_ENTRYLO1); /* load it */
654 #endif
657 static void __cpuinit build_r4000_tlb_refill_handler(void)
659 u32 *p = tlb_handler;
660 struct uasm_label *l = labels;
661 struct uasm_reloc *r = relocs;
662 u32 *f;
663 unsigned int final_len;
665 memset(tlb_handler, 0, sizeof(tlb_handler));
666 memset(labels, 0, sizeof(labels));
667 memset(relocs, 0, sizeof(relocs));
668 memset(final_handler, 0, sizeof(final_handler));
671 * create the plain linear handler
673 if (bcm1250_m3_war()) {
674 UASM_i_MFC0(&p, K0, C0_BADVADDR);
675 UASM_i_MFC0(&p, K1, C0_ENTRYHI);
676 uasm_i_xor(&p, K0, K0, K1);
677 UASM_i_SRL(&p, K0, K0, PAGE_SHIFT + 1);
678 uasm_il_bnez(&p, &r, K0, label_leave);
679 /* No need for uasm_i_nop */
682 #ifdef CONFIG_64BIT
683 build_get_pmde64(&p, &l, &r, K0, K1); /* get pmd in K1 */
684 #else
685 build_get_pgde32(&p, K0, K1); /* get pgd in K1 */
686 #endif
688 build_get_ptep(&p, K0, K1);
689 build_update_entries(&p, K0, K1);
690 build_tlb_write_entry(&p, &l, &r, tlb_random);
691 uasm_l_leave(&l, p);
692 uasm_i_eret(&p); /* return from trap */
694 #ifdef CONFIG_64BIT
695 build_get_pgd_vmalloc64(&p, &l, &r, K0, K1);
696 #endif
699 * Overflow check: For the 64bit handler, we need at least one
700 * free instruction slot for the wrap-around branch. In worst
701 * case, if the intended insertion point is a delay slot, we
702 * need three, with the second nop'ed and the third being
703 * unused.
705 /* Loongson2 ebase is different than r4k, we have more space */
706 #if defined(CONFIG_32BIT) || defined(CONFIG_CPU_LOONGSON2)
707 if ((p - tlb_handler) > 64)
708 panic("TLB refill handler space exceeded");
709 #else
710 if (((p - tlb_handler) > 63)
711 || (((p - tlb_handler) > 61)
712 && uasm_insn_has_bdelay(relocs, tlb_handler + 29)))
713 panic("TLB refill handler space exceeded");
714 #endif
717 * Now fold the handler in the TLB refill handler space.
719 #if defined(CONFIG_32BIT) || defined(CONFIG_CPU_LOONGSON2)
720 f = final_handler;
721 /* Simplest case, just copy the handler. */
722 uasm_copy_handler(relocs, labels, tlb_handler, p, f);
723 final_len = p - tlb_handler;
724 #else /* CONFIG_64BIT */
725 f = final_handler + 32;
726 if ((p - tlb_handler) <= 32) {
727 /* Just copy the handler. */
728 uasm_copy_handler(relocs, labels, tlb_handler, p, f);
729 final_len = p - tlb_handler;
730 } else {
731 u32 *split = tlb_handler + 30;
734 * Find the split point.
736 if (uasm_insn_has_bdelay(relocs, split - 1))
737 split--;
739 /* Copy first part of the handler. */
740 uasm_copy_handler(relocs, labels, tlb_handler, split, f);
741 f += split - tlb_handler;
743 /* Insert branch. */
744 uasm_l_split(&l, final_handler);
745 uasm_il_b(&f, &r, label_split);
746 if (uasm_insn_has_bdelay(relocs, split))
747 uasm_i_nop(&f);
748 else {
749 uasm_copy_handler(relocs, labels, split, split + 1, f);
750 uasm_move_labels(labels, f, f + 1, -1);
751 f++;
752 split++;
755 /* Copy the rest of the handler. */
756 uasm_copy_handler(relocs, labels, split, p, final_handler);
757 final_len = (f - (final_handler + 32)) + (p - split);
759 #endif /* CONFIG_64BIT */
761 uasm_resolve_relocs(relocs, labels);
762 pr_debug("Wrote TLB refill handler (%u instructions).\n",
763 final_len);
765 memcpy((void *)ebase, final_handler, 0x100);
767 dump_handler((u32 *)ebase, 64);
771 * TLB load/store/modify handlers.
773 * Only the fastpath gets synthesized at runtime, the slowpath for
774 * do_page_fault remains normal asm.
776 extern void tlb_do_page_fault_0(void);
777 extern void tlb_do_page_fault_1(void);
780 * 128 instructions for the fastpath handler is generous and should
781 * never be exceeded.
783 #define FASTPATH_SIZE 128
785 u32 handle_tlbl[FASTPATH_SIZE] __cacheline_aligned;
786 u32 handle_tlbs[FASTPATH_SIZE] __cacheline_aligned;
787 u32 handle_tlbm[FASTPATH_SIZE] __cacheline_aligned;
789 static void __cpuinit
790 iPTE_LW(u32 **p, struct uasm_label **l, unsigned int pte, unsigned int ptr)
792 #ifdef CONFIG_SMP
793 # ifdef CONFIG_64BIT_PHYS_ADDR
794 if (cpu_has_64bits)
795 uasm_i_lld(p, pte, 0, ptr);
796 else
797 # endif
798 UASM_i_LL(p, pte, 0, ptr);
799 #else
800 # ifdef CONFIG_64BIT_PHYS_ADDR
801 if (cpu_has_64bits)
802 uasm_i_ld(p, pte, 0, ptr);
803 else
804 # endif
805 UASM_i_LW(p, pte, 0, ptr);
806 #endif
809 static void __cpuinit
810 iPTE_SW(u32 **p, struct uasm_reloc **r, unsigned int pte, unsigned int ptr,
811 unsigned int mode)
813 #ifdef CONFIG_64BIT_PHYS_ADDR
814 unsigned int hwmode = mode & (_PAGE_VALID | _PAGE_DIRTY);
815 #endif
817 uasm_i_ori(p, pte, pte, mode);
818 #ifdef CONFIG_SMP
819 # ifdef CONFIG_64BIT_PHYS_ADDR
820 if (cpu_has_64bits)
821 uasm_i_scd(p, pte, 0, ptr);
822 else
823 # endif
824 UASM_i_SC(p, pte, 0, ptr);
826 if (r10000_llsc_war())
827 uasm_il_beqzl(p, r, pte, label_smp_pgtable_change);
828 else
829 uasm_il_beqz(p, r, pte, label_smp_pgtable_change);
831 # ifdef CONFIG_64BIT_PHYS_ADDR
832 if (!cpu_has_64bits) {
833 /* no uasm_i_nop needed */
834 uasm_i_ll(p, pte, sizeof(pte_t) / 2, ptr);
835 uasm_i_ori(p, pte, pte, hwmode);
836 uasm_i_sc(p, pte, sizeof(pte_t) / 2, ptr);
837 uasm_il_beqz(p, r, pte, label_smp_pgtable_change);
838 /* no uasm_i_nop needed */
839 uasm_i_lw(p, pte, 0, ptr);
840 } else
841 uasm_i_nop(p);
842 # else
843 uasm_i_nop(p);
844 # endif
845 #else
846 # ifdef CONFIG_64BIT_PHYS_ADDR
847 if (cpu_has_64bits)
848 uasm_i_sd(p, pte, 0, ptr);
849 else
850 # endif
851 UASM_i_SW(p, pte, 0, ptr);
853 # ifdef CONFIG_64BIT_PHYS_ADDR
854 if (!cpu_has_64bits) {
855 uasm_i_lw(p, pte, sizeof(pte_t) / 2, ptr);
856 uasm_i_ori(p, pte, pte, hwmode);
857 uasm_i_sw(p, pte, sizeof(pte_t) / 2, ptr);
858 uasm_i_lw(p, pte, 0, ptr);
860 # endif
861 #endif
865 * Check if PTE is present, if not then jump to LABEL. PTR points to
866 * the page table where this PTE is located, PTE will be re-loaded
867 * with it's original value.
869 static void __cpuinit
870 build_pte_present(u32 **p, struct uasm_label **l, struct uasm_reloc **r,
871 unsigned int pte, unsigned int ptr, enum label_id lid)
873 uasm_i_andi(p, pte, pte, _PAGE_PRESENT | _PAGE_READ);
874 uasm_i_xori(p, pte, pte, _PAGE_PRESENT | _PAGE_READ);
875 uasm_il_bnez(p, r, pte, lid);
876 iPTE_LW(p, l, pte, ptr);
879 /* Make PTE valid, store result in PTR. */
880 static void __cpuinit
881 build_make_valid(u32 **p, struct uasm_reloc **r, unsigned int pte,
882 unsigned int ptr)
884 unsigned int mode = _PAGE_VALID | _PAGE_ACCESSED;
886 iPTE_SW(p, r, pte, ptr, mode);
890 * Check if PTE can be written to, if not branch to LABEL. Regardless
891 * restore PTE with value from PTR when done.
893 static void __cpuinit
894 build_pte_writable(u32 **p, struct uasm_label **l, struct uasm_reloc **r,
895 unsigned int pte, unsigned int ptr, enum label_id lid)
897 uasm_i_andi(p, pte, pte, _PAGE_PRESENT | _PAGE_WRITE);
898 uasm_i_xori(p, pte, pte, _PAGE_PRESENT | _PAGE_WRITE);
899 uasm_il_bnez(p, r, pte, lid);
900 iPTE_LW(p, l, pte, ptr);
903 /* Make PTE writable, update software status bits as well, then store
904 * at PTR.
906 static void __cpuinit
907 build_make_write(u32 **p, struct uasm_reloc **r, unsigned int pte,
908 unsigned int ptr)
910 unsigned int mode = (_PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID
911 | _PAGE_DIRTY);
913 iPTE_SW(p, r, pte, ptr, mode);
917 * Check if PTE can be modified, if not branch to LABEL. Regardless
918 * restore PTE with value from PTR when done.
920 static void __cpuinit
921 build_pte_modifiable(u32 **p, struct uasm_label **l, struct uasm_reloc **r,
922 unsigned int pte, unsigned int ptr, enum label_id lid)
924 uasm_i_andi(p, pte, pte, _PAGE_WRITE);
925 uasm_il_beqz(p, r, pte, lid);
926 iPTE_LW(p, l, pte, ptr);
930 * R3000 style TLB load/store/modify handlers.
934 * This places the pte into ENTRYLO0 and writes it with tlbwi.
935 * Then it returns.
937 static void __cpuinit
938 build_r3000_pte_reload_tlbwi(u32 **p, unsigned int pte, unsigned int tmp)
940 uasm_i_mtc0(p, pte, C0_ENTRYLO0); /* cp0 delay */
941 uasm_i_mfc0(p, tmp, C0_EPC); /* cp0 delay */
942 uasm_i_tlbwi(p);
943 uasm_i_jr(p, tmp);
944 uasm_i_rfe(p); /* branch delay */
948 * This places the pte into ENTRYLO0 and writes it with tlbwi
949 * or tlbwr as appropriate. This is because the index register
950 * may have the probe fail bit set as a result of a trap on a
951 * kseg2 access, i.e. without refill. Then it returns.
953 static void __cpuinit
954 build_r3000_tlb_reload_write(u32 **p, struct uasm_label **l,
955 struct uasm_reloc **r, unsigned int pte,
956 unsigned int tmp)
958 uasm_i_mfc0(p, tmp, C0_INDEX);
959 uasm_i_mtc0(p, pte, C0_ENTRYLO0); /* cp0 delay */
960 uasm_il_bltz(p, r, tmp, label_r3000_write_probe_fail); /* cp0 delay */
961 uasm_i_mfc0(p, tmp, C0_EPC); /* branch delay */
962 uasm_i_tlbwi(p); /* cp0 delay */
963 uasm_i_jr(p, tmp);
964 uasm_i_rfe(p); /* branch delay */
965 uasm_l_r3000_write_probe_fail(l, *p);
966 uasm_i_tlbwr(p); /* cp0 delay */
967 uasm_i_jr(p, tmp);
968 uasm_i_rfe(p); /* branch delay */
971 static void __cpuinit
972 build_r3000_tlbchange_handler_head(u32 **p, unsigned int pte,
973 unsigned int ptr)
975 long pgdc = (long)pgd_current;
977 uasm_i_mfc0(p, pte, C0_BADVADDR);
978 uasm_i_lui(p, ptr, uasm_rel_hi(pgdc)); /* cp0 delay */
979 uasm_i_lw(p, ptr, uasm_rel_lo(pgdc), ptr);
980 uasm_i_srl(p, pte, pte, 22); /* load delay */
981 uasm_i_sll(p, pte, pte, 2);
982 uasm_i_addu(p, ptr, ptr, pte);
983 uasm_i_mfc0(p, pte, C0_CONTEXT);
984 uasm_i_lw(p, ptr, 0, ptr); /* cp0 delay */
985 uasm_i_andi(p, pte, pte, 0xffc); /* load delay */
986 uasm_i_addu(p, ptr, ptr, pte);
987 uasm_i_lw(p, pte, 0, ptr);
988 uasm_i_tlbp(p); /* load delay */
991 static void __cpuinit build_r3000_tlb_load_handler(void)
993 u32 *p = handle_tlbl;
994 struct uasm_label *l = labels;
995 struct uasm_reloc *r = relocs;
997 memset(handle_tlbl, 0, sizeof(handle_tlbl));
998 memset(labels, 0, sizeof(labels));
999 memset(relocs, 0, sizeof(relocs));
1001 build_r3000_tlbchange_handler_head(&p, K0, K1);
1002 build_pte_present(&p, &l, &r, K0, K1, label_nopage_tlbl);
1003 uasm_i_nop(&p); /* load delay */
1004 build_make_valid(&p, &r, K0, K1);
1005 build_r3000_tlb_reload_write(&p, &l, &r, K0, K1);
1007 uasm_l_nopage_tlbl(&l, p);
1008 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_0 & 0x0fffffff);
1009 uasm_i_nop(&p);
1011 if ((p - handle_tlbl) > FASTPATH_SIZE)
1012 panic("TLB load handler fastpath space exceeded");
1014 uasm_resolve_relocs(relocs, labels);
1015 pr_debug("Wrote TLB load handler fastpath (%u instructions).\n",
1016 (unsigned int)(p - handle_tlbl));
1018 dump_handler(handle_tlbl, ARRAY_SIZE(handle_tlbl));
1021 static void __cpuinit build_r3000_tlb_store_handler(void)
1023 u32 *p = handle_tlbs;
1024 struct uasm_label *l = labels;
1025 struct uasm_reloc *r = relocs;
1027 memset(handle_tlbs, 0, sizeof(handle_tlbs));
1028 memset(labels, 0, sizeof(labels));
1029 memset(relocs, 0, sizeof(relocs));
1031 build_r3000_tlbchange_handler_head(&p, K0, K1);
1032 build_pte_writable(&p, &l, &r, K0, K1, label_nopage_tlbs);
1033 uasm_i_nop(&p); /* load delay */
1034 build_make_write(&p, &r, K0, K1);
1035 build_r3000_tlb_reload_write(&p, &l, &r, K0, K1);
1037 uasm_l_nopage_tlbs(&l, p);
1038 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
1039 uasm_i_nop(&p);
1041 if ((p - handle_tlbs) > FASTPATH_SIZE)
1042 panic("TLB store handler fastpath space exceeded");
1044 uasm_resolve_relocs(relocs, labels);
1045 pr_debug("Wrote TLB store handler fastpath (%u instructions).\n",
1046 (unsigned int)(p - handle_tlbs));
1048 dump_handler(handle_tlbs, ARRAY_SIZE(handle_tlbs));
1051 static void __cpuinit build_r3000_tlb_modify_handler(void)
1053 u32 *p = handle_tlbm;
1054 struct uasm_label *l = labels;
1055 struct uasm_reloc *r = relocs;
1057 memset(handle_tlbm, 0, sizeof(handle_tlbm));
1058 memset(labels, 0, sizeof(labels));
1059 memset(relocs, 0, sizeof(relocs));
1061 build_r3000_tlbchange_handler_head(&p, K0, K1);
1062 build_pte_modifiable(&p, &l, &r, K0, K1, label_nopage_tlbm);
1063 uasm_i_nop(&p); /* load delay */
1064 build_make_write(&p, &r, K0, K1);
1065 build_r3000_pte_reload_tlbwi(&p, K0, K1);
1067 uasm_l_nopage_tlbm(&l, p);
1068 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
1069 uasm_i_nop(&p);
1071 if ((p - handle_tlbm) > FASTPATH_SIZE)
1072 panic("TLB modify handler fastpath space exceeded");
1074 uasm_resolve_relocs(relocs, labels);
1075 pr_debug("Wrote TLB modify handler fastpath (%u instructions).\n",
1076 (unsigned int)(p - handle_tlbm));
1078 dump_handler(handle_tlbm, ARRAY_SIZE(handle_tlbm));
1082 * R4000 style TLB load/store/modify handlers.
1084 static void __cpuinit
1085 build_r4000_tlbchange_handler_head(u32 **p, struct uasm_label **l,
1086 struct uasm_reloc **r, unsigned int pte,
1087 unsigned int ptr)
1089 #ifdef CONFIG_64BIT
1090 build_get_pmde64(p, l, r, pte, ptr); /* get pmd in ptr */
1091 #else
1092 build_get_pgde32(p, pte, ptr); /* get pgd in ptr */
1093 #endif
1095 UASM_i_MFC0(p, pte, C0_BADVADDR);
1096 UASM_i_LW(p, ptr, 0, ptr);
1097 UASM_i_SRL(p, pte, pte, PAGE_SHIFT + PTE_ORDER - PTE_T_LOG2);
1098 uasm_i_andi(p, pte, pte, (PTRS_PER_PTE - 1) << PTE_T_LOG2);
1099 UASM_i_ADDU(p, ptr, ptr, pte);
1101 #ifdef CONFIG_SMP
1102 uasm_l_smp_pgtable_change(l, *p);
1103 #endif
1104 iPTE_LW(p, l, pte, ptr); /* get even pte */
1105 if (!m4kc_tlbp_war())
1106 build_tlb_probe_entry(p);
1109 static void __cpuinit
1110 build_r4000_tlbchange_handler_tail(u32 **p, struct uasm_label **l,
1111 struct uasm_reloc **r, unsigned int tmp,
1112 unsigned int ptr)
1114 uasm_i_ori(p, ptr, ptr, sizeof(pte_t));
1115 uasm_i_xori(p, ptr, ptr, sizeof(pte_t));
1116 build_update_entries(p, tmp, ptr);
1117 build_tlb_write_entry(p, l, r, tlb_indexed);
1118 uasm_l_leave(l, *p);
1119 uasm_i_eret(p); /* return from trap */
1121 #ifdef CONFIG_64BIT
1122 build_get_pgd_vmalloc64(p, l, r, tmp, ptr);
1123 #endif
1126 static void __cpuinit build_r4000_tlb_load_handler(void)
1128 u32 *p = handle_tlbl;
1129 struct uasm_label *l = labels;
1130 struct uasm_reloc *r = relocs;
1132 memset(handle_tlbl, 0, sizeof(handle_tlbl));
1133 memset(labels, 0, sizeof(labels));
1134 memset(relocs, 0, sizeof(relocs));
1136 if (bcm1250_m3_war()) {
1137 UASM_i_MFC0(&p, K0, C0_BADVADDR);
1138 UASM_i_MFC0(&p, K1, C0_ENTRYHI);
1139 uasm_i_xor(&p, K0, K0, K1);
1140 UASM_i_SRL(&p, K0, K0, PAGE_SHIFT + 1);
1141 uasm_il_bnez(&p, &r, K0, label_leave);
1142 /* No need for uasm_i_nop */
1145 build_r4000_tlbchange_handler_head(&p, &l, &r, K0, K1);
1146 build_pte_present(&p, &l, &r, K0, K1, label_nopage_tlbl);
1147 if (m4kc_tlbp_war())
1148 build_tlb_probe_entry(&p);
1149 build_make_valid(&p, &r, K0, K1);
1150 build_r4000_tlbchange_handler_tail(&p, &l, &r, K0, K1);
1152 uasm_l_nopage_tlbl(&l, p);
1153 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_0 & 0x0fffffff);
1154 uasm_i_nop(&p);
1156 if ((p - handle_tlbl) > FASTPATH_SIZE)
1157 panic("TLB load handler fastpath space exceeded");
1159 uasm_resolve_relocs(relocs, labels);
1160 pr_debug("Wrote TLB load handler fastpath (%u instructions).\n",
1161 (unsigned int)(p - handle_tlbl));
1163 dump_handler(handle_tlbl, ARRAY_SIZE(handle_tlbl));
1166 static void __cpuinit build_r4000_tlb_store_handler(void)
1168 u32 *p = handle_tlbs;
1169 struct uasm_label *l = labels;
1170 struct uasm_reloc *r = relocs;
1172 memset(handle_tlbs, 0, sizeof(handle_tlbs));
1173 memset(labels, 0, sizeof(labels));
1174 memset(relocs, 0, sizeof(relocs));
1176 build_r4000_tlbchange_handler_head(&p, &l, &r, K0, K1);
1177 build_pte_writable(&p, &l, &r, K0, K1, label_nopage_tlbs);
1178 if (m4kc_tlbp_war())
1179 build_tlb_probe_entry(&p);
1180 build_make_write(&p, &r, K0, K1);
1181 build_r4000_tlbchange_handler_tail(&p, &l, &r, K0, K1);
1183 uasm_l_nopage_tlbs(&l, p);
1184 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
1185 uasm_i_nop(&p);
1187 if ((p - handle_tlbs) > FASTPATH_SIZE)
1188 panic("TLB store handler fastpath space exceeded");
1190 uasm_resolve_relocs(relocs, labels);
1191 pr_debug("Wrote TLB store handler fastpath (%u instructions).\n",
1192 (unsigned int)(p - handle_tlbs));
1194 dump_handler(handle_tlbs, ARRAY_SIZE(handle_tlbs));
1197 static void __cpuinit build_r4000_tlb_modify_handler(void)
1199 u32 *p = handle_tlbm;
1200 struct uasm_label *l = labels;
1201 struct uasm_reloc *r = relocs;
1203 memset(handle_tlbm, 0, sizeof(handle_tlbm));
1204 memset(labels, 0, sizeof(labels));
1205 memset(relocs, 0, sizeof(relocs));
1207 build_r4000_tlbchange_handler_head(&p, &l, &r, K0, K1);
1208 build_pte_modifiable(&p, &l, &r, K0, K1, label_nopage_tlbm);
1209 if (m4kc_tlbp_war())
1210 build_tlb_probe_entry(&p);
1211 /* Present and writable bits set, set accessed and dirty bits. */
1212 build_make_write(&p, &r, K0, K1);
1213 build_r4000_tlbchange_handler_tail(&p, &l, &r, K0, K1);
1215 uasm_l_nopage_tlbm(&l, p);
1216 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
1217 uasm_i_nop(&p);
1219 if ((p - handle_tlbm) > FASTPATH_SIZE)
1220 panic("TLB modify handler fastpath space exceeded");
1222 uasm_resolve_relocs(relocs, labels);
1223 pr_debug("Wrote TLB modify handler fastpath (%u instructions).\n",
1224 (unsigned int)(p - handle_tlbm));
1226 dump_handler(handle_tlbm, ARRAY_SIZE(handle_tlbm));
1229 void __cpuinit build_tlb_refill_handler(void)
1232 * The refill handler is generated per-CPU, multi-node systems
1233 * may have local storage for it. The other handlers are only
1234 * needed once.
1236 static int run_once = 0;
1238 switch (current_cpu_type()) {
1239 case CPU_R2000:
1240 case CPU_R3000:
1241 case CPU_R3000A:
1242 case CPU_R3081E:
1243 case CPU_TX3912:
1244 case CPU_TX3922:
1245 case CPU_TX3927:
1246 build_r3000_tlb_refill_handler();
1247 if (!run_once) {
1248 build_r3000_tlb_load_handler();
1249 build_r3000_tlb_store_handler();
1250 build_r3000_tlb_modify_handler();
1251 run_once++;
1253 break;
1255 case CPU_R6000:
1256 case CPU_R6000A:
1257 panic("No R6000 TLB refill handler yet");
1258 break;
1260 case CPU_R8000:
1261 panic("No R8000 TLB refill handler yet");
1262 break;
1264 default:
1265 build_r4000_tlb_refill_handler();
1266 if (!run_once) {
1267 build_r4000_tlb_load_handler();
1268 build_r4000_tlb_store_handler();
1269 build_r4000_tlb_modify_handler();
1270 run_once++;
1275 void __cpuinit flush_tlb_handlers(void)
1277 local_flush_icache_range((unsigned long)handle_tlbl,
1278 (unsigned long)handle_tlbl + sizeof(handle_tlbl));
1279 local_flush_icache_range((unsigned long)handle_tlbs,
1280 (unsigned long)handle_tlbs + sizeof(handle_tlbs));
1281 local_flush_icache_range((unsigned long)handle_tlbm,
1282 (unsigned long)handle_tlbm + sizeof(handle_tlbm));