2 * Atmel MACB Ethernet Controller driver
4 * Copyright (C) 2004-2006 Atmel Corporation
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
11 #include <linux/clk.h>
12 #include <linux/module.h>
13 #include <linux/moduleparam.h>
14 #include <linux/kernel.h>
15 #include <linux/types.h>
16 #include <linux/slab.h>
17 #include <linux/init.h>
18 #include <linux/netdevice.h>
19 #include <linux/etherdevice.h>
20 #include <linux/dma-mapping.h>
21 #include <linux/platform_device.h>
22 #include <linux/phy.h>
24 #include <mach/board.h>
29 #define RX_BUFFER_SIZE 128
30 #define RX_RING_SIZE 512
31 #define RX_RING_BYTES (sizeof(struct dma_desc) * RX_RING_SIZE)
33 /* Make the IP header word-aligned (the ethernet header is 14 bytes) */
36 #define TX_RING_SIZE 128
37 #define DEF_TX_RING_PENDING (TX_RING_SIZE - 1)
38 #define TX_RING_BYTES (sizeof(struct dma_desc) * TX_RING_SIZE)
40 #define TX_RING_GAP(bp) \
41 (TX_RING_SIZE - (bp)->tx_pending)
42 #define TX_BUFFS_AVAIL(bp) \
43 (((bp)->tx_tail <= (bp)->tx_head) ? \
44 (bp)->tx_tail + (bp)->tx_pending - (bp)->tx_head : \
45 (bp)->tx_tail - (bp)->tx_head - TX_RING_GAP(bp))
46 #define NEXT_TX(n) (((n) + 1) & (TX_RING_SIZE - 1))
48 #define NEXT_RX(n) (((n) + 1) & (RX_RING_SIZE - 1))
50 /* minimum number of free TX descriptors before waking up TX process */
51 #define MACB_TX_WAKEUP_THRESH (TX_RING_SIZE / 4)
53 #define MACB_RX_INT_FLAGS (MACB_BIT(RCOMP) | MACB_BIT(RXUBR) \
56 static void __macb_set_hwaddr(struct macb
*bp
)
61 bottom
= cpu_to_le32(*((u32
*)bp
->dev
->dev_addr
));
62 macb_writel(bp
, SA1B
, bottom
);
63 top
= cpu_to_le16(*((u16
*)(bp
->dev
->dev_addr
+ 4)));
64 macb_writel(bp
, SA1T
, top
);
67 static void __init
macb_get_hwaddr(struct macb
*bp
)
73 bottom
= macb_readl(bp
, SA1B
);
74 top
= macb_readl(bp
, SA1T
);
76 addr
[0] = bottom
& 0xff;
77 addr
[1] = (bottom
>> 8) & 0xff;
78 addr
[2] = (bottom
>> 16) & 0xff;
79 addr
[3] = (bottom
>> 24) & 0xff;
81 addr
[5] = (top
>> 8) & 0xff;
83 if (is_valid_ether_addr(addr
)) {
84 memcpy(bp
->dev
->dev_addr
, addr
, sizeof(addr
));
86 dev_info(&bp
->pdev
->dev
, "invalid hw address, using random\n");
87 random_ether_addr(bp
->dev
->dev_addr
);
91 static int macb_mdio_read(struct mii_bus
*bus
, int mii_id
, int regnum
)
93 struct macb
*bp
= bus
->priv
;
96 macb_writel(bp
, MAN
, (MACB_BF(SOF
, MACB_MAN_SOF
)
97 | MACB_BF(RW
, MACB_MAN_READ
)
98 | MACB_BF(PHYA
, mii_id
)
99 | MACB_BF(REGA
, regnum
)
100 | MACB_BF(CODE
, MACB_MAN_CODE
)));
102 /* wait for end of transfer */
103 while (!MACB_BFEXT(IDLE
, macb_readl(bp
, NSR
)))
106 value
= MACB_BFEXT(DATA
, macb_readl(bp
, MAN
));
111 static int macb_mdio_write(struct mii_bus
*bus
, int mii_id
, int regnum
,
114 struct macb
*bp
= bus
->priv
;
116 macb_writel(bp
, MAN
, (MACB_BF(SOF
, MACB_MAN_SOF
)
117 | MACB_BF(RW
, MACB_MAN_WRITE
)
118 | MACB_BF(PHYA
, mii_id
)
119 | MACB_BF(REGA
, regnum
)
120 | MACB_BF(CODE
, MACB_MAN_CODE
)
121 | MACB_BF(DATA
, value
)));
123 /* wait for end of transfer */
124 while (!MACB_BFEXT(IDLE
, macb_readl(bp
, NSR
)))
130 static int macb_mdio_reset(struct mii_bus
*bus
)
135 static void macb_handle_link_change(struct net_device
*dev
)
137 struct macb
*bp
= netdev_priv(dev
);
138 struct phy_device
*phydev
= bp
->phy_dev
;
141 int status_change
= 0;
143 spin_lock_irqsave(&bp
->lock
, flags
);
146 if ((bp
->speed
!= phydev
->speed
) ||
147 (bp
->duplex
!= phydev
->duplex
)) {
150 reg
= macb_readl(bp
, NCFGR
);
151 reg
&= ~(MACB_BIT(SPD
) | MACB_BIT(FD
));
155 if (phydev
->speed
== SPEED_100
)
156 reg
|= MACB_BIT(SPD
);
158 macb_writel(bp
, NCFGR
, reg
);
160 bp
->speed
= phydev
->speed
;
161 bp
->duplex
= phydev
->duplex
;
166 if (phydev
->link
!= bp
->link
) {
171 bp
->link
= phydev
->link
;
176 spin_unlock_irqrestore(&bp
->lock
, flags
);
180 printk(KERN_INFO
"%s: link up (%d/%s)\n",
181 dev
->name
, phydev
->speed
,
182 DUPLEX_FULL
== phydev
->duplex
? "Full":"Half");
184 printk(KERN_INFO
"%s: link down\n", dev
->name
);
188 /* based on au1000_eth. c*/
189 static int macb_mii_probe(struct net_device
*dev
)
191 struct macb
*bp
= netdev_priv(dev
);
192 struct phy_device
*phydev
= NULL
;
193 struct eth_platform_data
*pdata
;
196 /* find the first phy */
197 for (phy_addr
= 0; phy_addr
< PHY_MAX_ADDR
; phy_addr
++) {
198 if (bp
->mii_bus
->phy_map
[phy_addr
]) {
199 phydev
= bp
->mii_bus
->phy_map
[phy_addr
];
205 printk (KERN_ERR
"%s: no PHY found\n", dev
->name
);
209 pdata
= bp
->pdev
->dev
.platform_data
;
210 /* TODO : add pin_irq */
212 /* attach the mac to the phy */
213 if (pdata
&& pdata
->is_rmii
) {
214 phydev
= phy_connect(dev
, dev_name(&phydev
->dev
),
215 &macb_handle_link_change
, 0, PHY_INTERFACE_MODE_RMII
);
217 phydev
= phy_connect(dev
, dev_name(&phydev
->dev
),
218 &macb_handle_link_change
, 0, PHY_INTERFACE_MODE_MII
);
221 if (IS_ERR(phydev
)) {
222 printk(KERN_ERR
"%s: Could not attach to PHY\n", dev
->name
);
223 return PTR_ERR(phydev
);
226 /* mask with MAC supported features */
227 phydev
->supported
&= PHY_BASIC_FEATURES
;
229 phydev
->advertising
= phydev
->supported
;
234 bp
->phy_dev
= phydev
;
239 static int macb_mii_init(struct macb
*bp
)
241 struct eth_platform_data
*pdata
;
244 /* Enable managment port */
245 macb_writel(bp
, NCR
, MACB_BIT(MPE
));
247 bp
->mii_bus
= mdiobus_alloc();
248 if (bp
->mii_bus
== NULL
) {
253 bp
->mii_bus
->name
= "MACB_mii_bus";
254 bp
->mii_bus
->read
= &macb_mdio_read
;
255 bp
->mii_bus
->write
= &macb_mdio_write
;
256 bp
->mii_bus
->reset
= &macb_mdio_reset
;
257 snprintf(bp
->mii_bus
->id
, MII_BUS_ID_SIZE
, "%x", bp
->pdev
->id
);
258 bp
->mii_bus
->priv
= bp
;
259 bp
->mii_bus
->parent
= &bp
->dev
->dev
;
260 pdata
= bp
->pdev
->dev
.platform_data
;
263 bp
->mii_bus
->phy_mask
= pdata
->phy_mask
;
265 bp
->mii_bus
->irq
= kmalloc(sizeof(int)*PHY_MAX_ADDR
, GFP_KERNEL
);
266 if (!bp
->mii_bus
->irq
) {
268 goto err_out_free_mdiobus
;
271 for (i
= 0; i
< PHY_MAX_ADDR
; i
++)
272 bp
->mii_bus
->irq
[i
] = PHY_POLL
;
274 platform_set_drvdata(bp
->dev
, bp
->mii_bus
);
276 if (mdiobus_register(bp
->mii_bus
))
277 goto err_out_free_mdio_irq
;
279 if (macb_mii_probe(bp
->dev
) != 0) {
280 goto err_out_unregister_bus
;
285 err_out_unregister_bus
:
286 mdiobus_unregister(bp
->mii_bus
);
287 err_out_free_mdio_irq
:
288 kfree(bp
->mii_bus
->irq
);
289 err_out_free_mdiobus
:
290 mdiobus_free(bp
->mii_bus
);
295 static void macb_update_stats(struct macb
*bp
)
297 u32 __iomem
*reg
= bp
->regs
+ MACB_PFR
;
298 u32
*p
= &bp
->hw_stats
.rx_pause_frames
;
299 u32
*end
= &bp
->hw_stats
.tx_pause_frames
+ 1;
301 WARN_ON((unsigned long)(end
- p
- 1) != (MACB_TPF
- MACB_PFR
) / 4);
303 for(; p
< end
; p
++, reg
++)
304 *p
+= __raw_readl(reg
);
307 static void macb_tx(struct macb
*bp
)
313 status
= macb_readl(bp
, TSR
);
314 macb_writel(bp
, TSR
, status
);
316 dev_dbg(&bp
->pdev
->dev
, "macb_tx status = %02lx\n",
317 (unsigned long)status
);
319 if (status
& (MACB_BIT(UND
) | MACB_BIT(TSR_RLE
))) {
321 printk(KERN_ERR
"%s: TX %s, resetting buffers\n",
322 bp
->dev
->name
, status
& MACB_BIT(UND
) ?
323 "underrun" : "retry limit exceeded");
325 /* Transfer ongoing, disable transmitter, to avoid confusion */
326 if (status
& MACB_BIT(TGO
))
327 macb_writel(bp
, NCR
, macb_readl(bp
, NCR
) & ~MACB_BIT(TE
));
331 /*Mark all the buffer as used to avoid sending a lost buffer*/
332 for (i
= 0; i
< TX_RING_SIZE
; i
++)
333 bp
->tx_ring
[i
].ctrl
= MACB_BIT(TX_USED
);
335 /* free transmit buffer in upper layer*/
336 for (tail
= bp
->tx_tail
; tail
!= head
; tail
= NEXT_TX(tail
)) {
337 struct ring_info
*rp
= &bp
->tx_skb
[tail
];
338 struct sk_buff
*skb
= rp
->skb
;
344 dma_unmap_single(&bp
->pdev
->dev
, rp
->mapping
, skb
->len
,
347 dev_kfree_skb_irq(skb
);
350 bp
->tx_head
= bp
->tx_tail
= 0;
352 /* Enable the transmitter again */
353 if (status
& MACB_BIT(TGO
))
354 macb_writel(bp
, NCR
, macb_readl(bp
, NCR
) | MACB_BIT(TE
));
357 if (!(status
& MACB_BIT(COMP
)))
359 * This may happen when a buffer becomes complete
360 * between reading the ISR and scanning the
361 * descriptors. Nothing to worry about.
366 for (tail
= bp
->tx_tail
; tail
!= head
; tail
= NEXT_TX(tail
)) {
367 struct ring_info
*rp
= &bp
->tx_skb
[tail
];
368 struct sk_buff
*skb
= rp
->skb
;
374 bufstat
= bp
->tx_ring
[tail
].ctrl
;
376 if (!(bufstat
& MACB_BIT(TX_USED
)))
379 dev_dbg(&bp
->pdev
->dev
, "skb %u (data %p) TX complete\n",
381 dma_unmap_single(&bp
->pdev
->dev
, rp
->mapping
, skb
->len
,
383 bp
->stats
.tx_packets
++;
384 bp
->stats
.tx_bytes
+= skb
->len
;
386 dev_kfree_skb_irq(skb
);
390 if (netif_queue_stopped(bp
->dev
) &&
391 TX_BUFFS_AVAIL(bp
) > MACB_TX_WAKEUP_THRESH
)
392 netif_wake_queue(bp
->dev
);
395 static int macb_rx_frame(struct macb
*bp
, unsigned int first_frag
,
396 unsigned int last_frag
)
400 unsigned int offset
= 0;
403 len
= MACB_BFEXT(RX_FRMLEN
, bp
->rx_ring
[last_frag
].ctrl
);
405 dev_dbg(&bp
->pdev
->dev
, "macb_rx_frame frags %u - %u (len %u)\n",
406 first_frag
, last_frag
, len
);
408 skb
= dev_alloc_skb(len
+ RX_OFFSET
);
410 bp
->stats
.rx_dropped
++;
411 for (frag
= first_frag
; ; frag
= NEXT_RX(frag
)) {
412 bp
->rx_ring
[frag
].addr
&= ~MACB_BIT(RX_USED
);
413 if (frag
== last_frag
)
420 skb_reserve(skb
, RX_OFFSET
);
421 skb
->ip_summed
= CHECKSUM_NONE
;
424 for (frag
= first_frag
; ; frag
= NEXT_RX(frag
)) {
425 unsigned int frag_len
= RX_BUFFER_SIZE
;
427 if (offset
+ frag_len
> len
) {
428 BUG_ON(frag
!= last_frag
);
429 frag_len
= len
- offset
;
431 skb_copy_to_linear_data_offset(skb
, offset
,
433 (RX_BUFFER_SIZE
* frag
)),
435 offset
+= RX_BUFFER_SIZE
;
436 bp
->rx_ring
[frag
].addr
&= ~MACB_BIT(RX_USED
);
439 if (frag
== last_frag
)
443 skb
->protocol
= eth_type_trans(skb
, bp
->dev
);
445 bp
->stats
.rx_packets
++;
446 bp
->stats
.rx_bytes
+= len
;
447 dev_dbg(&bp
->pdev
->dev
, "received skb of length %u, csum: %08x\n",
448 skb
->len
, skb
->csum
);
449 netif_receive_skb(skb
);
454 /* Mark DMA descriptors from begin up to and not including end as unused */
455 static void discard_partial_frame(struct macb
*bp
, unsigned int begin
,
460 for (frag
= begin
; frag
!= end
; frag
= NEXT_RX(frag
))
461 bp
->rx_ring
[frag
].addr
&= ~MACB_BIT(RX_USED
);
465 * When this happens, the hardware stats registers for
466 * whatever caused this is updated, so we don't have to record
471 static int macb_rx(struct macb
*bp
, int budget
)
474 unsigned int tail
= bp
->rx_tail
;
477 for (; budget
> 0; tail
= NEXT_RX(tail
)) {
481 addr
= bp
->rx_ring
[tail
].addr
;
482 ctrl
= bp
->rx_ring
[tail
].ctrl
;
484 if (!(addr
& MACB_BIT(RX_USED
)))
487 if (ctrl
& MACB_BIT(RX_SOF
)) {
488 if (first_frag
!= -1)
489 discard_partial_frame(bp
, first_frag
, tail
);
493 if (ctrl
& MACB_BIT(RX_EOF
)) {
495 BUG_ON(first_frag
== -1);
497 dropped
= macb_rx_frame(bp
, first_frag
, tail
);
506 if (first_frag
!= -1)
507 bp
->rx_tail
= first_frag
;
514 static int macb_poll(struct napi_struct
*napi
, int budget
)
516 struct macb
*bp
= container_of(napi
, struct macb
, napi
);
520 status
= macb_readl(bp
, RSR
);
521 macb_writel(bp
, RSR
, status
);
525 dev_dbg(&bp
->pdev
->dev
, "poll: status = %08lx, budget = %d\n",
526 (unsigned long)status
, budget
);
528 work_done
= macb_rx(bp
, budget
);
529 if (work_done
< budget
)
533 * We've done what we can to clean the buffers. Make sure we
534 * get notified when new packets arrive.
536 macb_writel(bp
, IER
, MACB_RX_INT_FLAGS
);
538 /* TODO: Handle errors */
543 static irqreturn_t
macb_interrupt(int irq
, void *dev_id
)
545 struct net_device
*dev
= dev_id
;
546 struct macb
*bp
= netdev_priv(dev
);
549 status
= macb_readl(bp
, ISR
);
551 if (unlikely(!status
))
554 spin_lock(&bp
->lock
);
557 /* close possible race with dev_close */
558 if (unlikely(!netif_running(dev
))) {
559 macb_writel(bp
, IDR
, ~0UL);
563 if (status
& MACB_RX_INT_FLAGS
) {
564 if (napi_schedule_prep(&bp
->napi
)) {
566 * There's no point taking any more interrupts
567 * until we have processed the buffers
569 macb_writel(bp
, IDR
, MACB_RX_INT_FLAGS
);
570 dev_dbg(&bp
->pdev
->dev
,
571 "scheduling RX softirq\n");
572 __napi_schedule(&bp
->napi
);
576 if (status
& (MACB_BIT(TCOMP
) | MACB_BIT(ISR_TUND
) |
581 * Link change detection isn't possible with RMII, so we'll
582 * add that if/when we get our hands on a full-blown MII PHY.
585 if (status
& MACB_BIT(HRESP
)) {
587 * TODO: Reset the hardware, and maybe move the printk
588 * to a lower-priority context as well (work queue?)
590 printk(KERN_ERR
"%s: DMA bus error: HRESP not OK\n",
594 status
= macb_readl(bp
, ISR
);
597 spin_unlock(&bp
->lock
);
602 static int macb_start_xmit(struct sk_buff
*skb
, struct net_device
*dev
)
604 struct macb
*bp
= netdev_priv(dev
);
606 unsigned int len
, entry
;
611 dev_dbg(&bp
->pdev
->dev
,
612 "start_xmit: len %u head %p data %p tail %p end %p\n",
613 skb
->len
, skb
->head
, skb
->data
,
614 skb_tail_pointer(skb
), skb_end_pointer(skb
));
615 dev_dbg(&bp
->pdev
->dev
,
617 for (i
= 0; i
< 16; i
++)
618 printk(" %02x", (unsigned int)skb
->data
[i
]);
623 spin_lock_irq(&bp
->lock
);
625 /* This is a hard error, log it. */
626 if (TX_BUFFS_AVAIL(bp
) < 1) {
627 netif_stop_queue(dev
);
628 spin_unlock_irq(&bp
->lock
);
629 dev_err(&bp
->pdev
->dev
,
630 "BUG! Tx Ring full when queue awake!\n");
631 dev_dbg(&bp
->pdev
->dev
, "tx_head = %u, tx_tail = %u\n",
632 bp
->tx_head
, bp
->tx_tail
);
637 dev_dbg(&bp
->pdev
->dev
, "Allocated ring entry %u\n", entry
);
638 mapping
= dma_map_single(&bp
->pdev
->dev
, skb
->data
,
640 bp
->tx_skb
[entry
].skb
= skb
;
641 bp
->tx_skb
[entry
].mapping
= mapping
;
642 dev_dbg(&bp
->pdev
->dev
, "Mapped skb data %p to DMA addr %08lx\n",
643 skb
->data
, (unsigned long)mapping
);
645 ctrl
= MACB_BF(TX_FRMLEN
, len
);
646 ctrl
|= MACB_BIT(TX_LAST
);
647 if (entry
== (TX_RING_SIZE
- 1))
648 ctrl
|= MACB_BIT(TX_WRAP
);
650 bp
->tx_ring
[entry
].addr
= mapping
;
651 bp
->tx_ring
[entry
].ctrl
= ctrl
;
654 entry
= NEXT_TX(entry
);
657 macb_writel(bp
, NCR
, macb_readl(bp
, NCR
) | MACB_BIT(TSTART
));
659 if (TX_BUFFS_AVAIL(bp
) < 1)
660 netif_stop_queue(dev
);
662 spin_unlock_irq(&bp
->lock
);
664 dev
->trans_start
= jiffies
;
669 static void macb_free_consistent(struct macb
*bp
)
676 dma_free_coherent(&bp
->pdev
->dev
, RX_RING_BYTES
,
677 bp
->rx_ring
, bp
->rx_ring_dma
);
681 dma_free_coherent(&bp
->pdev
->dev
, TX_RING_BYTES
,
682 bp
->tx_ring
, bp
->tx_ring_dma
);
685 if (bp
->rx_buffers
) {
686 dma_free_coherent(&bp
->pdev
->dev
,
687 RX_RING_SIZE
* RX_BUFFER_SIZE
,
688 bp
->rx_buffers
, bp
->rx_buffers_dma
);
689 bp
->rx_buffers
= NULL
;
693 static int macb_alloc_consistent(struct macb
*bp
)
697 size
= TX_RING_SIZE
* sizeof(struct ring_info
);
698 bp
->tx_skb
= kmalloc(size
, GFP_KERNEL
);
702 size
= RX_RING_BYTES
;
703 bp
->rx_ring
= dma_alloc_coherent(&bp
->pdev
->dev
, size
,
704 &bp
->rx_ring_dma
, GFP_KERNEL
);
707 dev_dbg(&bp
->pdev
->dev
,
708 "Allocated RX ring of %d bytes at %08lx (mapped %p)\n",
709 size
, (unsigned long)bp
->rx_ring_dma
, bp
->rx_ring
);
711 size
= TX_RING_BYTES
;
712 bp
->tx_ring
= dma_alloc_coherent(&bp
->pdev
->dev
, size
,
713 &bp
->tx_ring_dma
, GFP_KERNEL
);
716 dev_dbg(&bp
->pdev
->dev
,
717 "Allocated TX ring of %d bytes at %08lx (mapped %p)\n",
718 size
, (unsigned long)bp
->tx_ring_dma
, bp
->tx_ring
);
720 size
= RX_RING_SIZE
* RX_BUFFER_SIZE
;
721 bp
->rx_buffers
= dma_alloc_coherent(&bp
->pdev
->dev
, size
,
722 &bp
->rx_buffers_dma
, GFP_KERNEL
);
725 dev_dbg(&bp
->pdev
->dev
,
726 "Allocated RX buffers of %d bytes at %08lx (mapped %p)\n",
727 size
, (unsigned long)bp
->rx_buffers_dma
, bp
->rx_buffers
);
732 macb_free_consistent(bp
);
736 static void macb_init_rings(struct macb
*bp
)
741 addr
= bp
->rx_buffers_dma
;
742 for (i
= 0; i
< RX_RING_SIZE
; i
++) {
743 bp
->rx_ring
[i
].addr
= addr
;
744 bp
->rx_ring
[i
].ctrl
= 0;
745 addr
+= RX_BUFFER_SIZE
;
747 bp
->rx_ring
[RX_RING_SIZE
- 1].addr
|= MACB_BIT(RX_WRAP
);
749 for (i
= 0; i
< TX_RING_SIZE
; i
++) {
750 bp
->tx_ring
[i
].addr
= 0;
751 bp
->tx_ring
[i
].ctrl
= MACB_BIT(TX_USED
);
753 bp
->tx_ring
[TX_RING_SIZE
- 1].ctrl
|= MACB_BIT(TX_WRAP
);
755 bp
->rx_tail
= bp
->tx_head
= bp
->tx_tail
= 0;
758 static void macb_reset_hw(struct macb
*bp
)
760 /* Make sure we have the write buffer for ourselves */
764 * Disable RX and TX (XXX: Should we halt the transmission
767 macb_writel(bp
, NCR
, 0);
769 /* Clear the stats registers (XXX: Update stats first?) */
770 macb_writel(bp
, NCR
, MACB_BIT(CLRSTAT
));
772 /* Clear all status flags */
773 macb_writel(bp
, TSR
, ~0UL);
774 macb_writel(bp
, RSR
, ~0UL);
776 /* Disable all interrupts */
777 macb_writel(bp
, IDR
, ~0UL);
781 static void macb_init_hw(struct macb
*bp
)
786 __macb_set_hwaddr(bp
);
788 config
= macb_readl(bp
, NCFGR
) & MACB_BF(CLK
, -1L);
789 config
|= MACB_BIT(PAE
); /* PAuse Enable */
790 config
|= MACB_BIT(DRFCS
); /* Discard Rx FCS */
791 if (bp
->dev
->flags
& IFF_PROMISC
)
792 config
|= MACB_BIT(CAF
); /* Copy All Frames */
793 if (!(bp
->dev
->flags
& IFF_BROADCAST
))
794 config
|= MACB_BIT(NBC
); /* No BroadCast */
795 macb_writel(bp
, NCFGR
, config
);
797 /* Initialize TX and RX buffers */
798 macb_writel(bp
, RBQP
, bp
->rx_ring_dma
);
799 macb_writel(bp
, TBQP
, bp
->tx_ring_dma
);
801 /* Enable TX and RX */
802 macb_writel(bp
, NCR
, MACB_BIT(RE
) | MACB_BIT(TE
) | MACB_BIT(MPE
));
804 /* Enable interrupts */
805 macb_writel(bp
, IER
, (MACB_BIT(RCOMP
)
817 * The hash address register is 64 bits long and takes up two
818 * locations in the memory map. The least significant bits are stored
819 * in EMAC_HSL and the most significant bits in EMAC_HSH.
821 * The unicast hash enable and the multicast hash enable bits in the
822 * network configuration register enable the reception of hash matched
823 * frames. The destination address is reduced to a 6 bit index into
824 * the 64 bit hash register using the following hash function. The
825 * hash function is an exclusive or of every sixth bit of the
826 * destination address.
828 * hi[5] = da[5] ^ da[11] ^ da[17] ^ da[23] ^ da[29] ^ da[35] ^ da[41] ^ da[47]
829 * hi[4] = da[4] ^ da[10] ^ da[16] ^ da[22] ^ da[28] ^ da[34] ^ da[40] ^ da[46]
830 * hi[3] = da[3] ^ da[09] ^ da[15] ^ da[21] ^ da[27] ^ da[33] ^ da[39] ^ da[45]
831 * hi[2] = da[2] ^ da[08] ^ da[14] ^ da[20] ^ da[26] ^ da[32] ^ da[38] ^ da[44]
832 * hi[1] = da[1] ^ da[07] ^ da[13] ^ da[19] ^ da[25] ^ da[31] ^ da[37] ^ da[43]
833 * hi[0] = da[0] ^ da[06] ^ da[12] ^ da[18] ^ da[24] ^ da[30] ^ da[36] ^ da[42]
835 * da[0] represents the least significant bit of the first byte
836 * received, that is, the multicast/unicast indicator, and da[47]
837 * represents the most significant bit of the last byte received. If
838 * the hash index, hi[n], points to a bit that is set in the hash
839 * register then the frame will be matched according to whether the
840 * frame is multicast or unicast. A multicast match will be signalled
841 * if the multicast hash enable bit is set, da[0] is 1 and the hash
842 * index points to a bit set in the hash register. A unicast match
843 * will be signalled if the unicast hash enable bit is set, da[0] is 0
844 * and the hash index points to a bit set in the hash register. To
845 * receive all multicast frames, the hash register should be set with
846 * all ones and the multicast hash enable bit should be set in the
847 * network configuration register.
850 static inline int hash_bit_value(int bitnr
, __u8
*addr
)
852 if (addr
[bitnr
/ 8] & (1 << (bitnr
% 8)))
858 * Return the hash index value for the specified address.
860 static int hash_get_index(__u8
*addr
)
865 for (j
= 0; j
< 6; j
++) {
866 for (i
= 0, bitval
= 0; i
< 8; i
++)
867 bitval
^= hash_bit_value(i
*6 + j
, addr
);
869 hash_index
|= (bitval
<< j
);
876 * Add multicast addresses to the internal multicast-hash table.
878 static void macb_sethashtable(struct net_device
*dev
)
880 struct dev_mc_list
*curr
;
881 unsigned long mc_filter
[2];
882 unsigned int i
, bitnr
;
883 struct macb
*bp
= netdev_priv(dev
);
885 mc_filter
[0] = mc_filter
[1] = 0;
888 for (i
= 0; i
< dev
->mc_count
; i
++, curr
= curr
->next
) {
889 if (!curr
) break; /* unexpected end of list */
891 bitnr
= hash_get_index(curr
->dmi_addr
);
892 mc_filter
[bitnr
>> 5] |= 1 << (bitnr
& 31);
895 macb_writel(bp
, HRB
, mc_filter
[0]);
896 macb_writel(bp
, HRT
, mc_filter
[1]);
900 * Enable/Disable promiscuous and multicast modes.
902 static void macb_set_rx_mode(struct net_device
*dev
)
905 struct macb
*bp
= netdev_priv(dev
);
907 cfg
= macb_readl(bp
, NCFGR
);
909 if (dev
->flags
& IFF_PROMISC
)
910 /* Enable promiscuous mode */
911 cfg
|= MACB_BIT(CAF
);
912 else if (dev
->flags
& (~IFF_PROMISC
))
913 /* Disable promiscuous mode */
914 cfg
&= ~MACB_BIT(CAF
);
916 if (dev
->flags
& IFF_ALLMULTI
) {
917 /* Enable all multicast mode */
918 macb_writel(bp
, HRB
, -1);
919 macb_writel(bp
, HRT
, -1);
920 cfg
|= MACB_BIT(NCFGR_MTI
);
921 } else if (dev
->mc_count
> 0) {
922 /* Enable specific multicasts */
923 macb_sethashtable(dev
);
924 cfg
|= MACB_BIT(NCFGR_MTI
);
925 } else if (dev
->flags
& (~IFF_ALLMULTI
)) {
926 /* Disable all multicast mode */
927 macb_writel(bp
, HRB
, 0);
928 macb_writel(bp
, HRT
, 0);
929 cfg
&= ~MACB_BIT(NCFGR_MTI
);
932 macb_writel(bp
, NCFGR
, cfg
);
935 static int macb_open(struct net_device
*dev
)
937 struct macb
*bp
= netdev_priv(dev
);
940 dev_dbg(&bp
->pdev
->dev
, "open\n");
942 /* if the phy is not yet register, retry later*/
946 if (!is_valid_ether_addr(dev
->dev_addr
))
947 return -EADDRNOTAVAIL
;
949 err
= macb_alloc_consistent(bp
);
952 "%s: Unable to allocate DMA memory (error %d)\n",
957 napi_enable(&bp
->napi
);
962 /* schedule a link state check */
963 phy_start(bp
->phy_dev
);
965 netif_start_queue(dev
);
970 static int macb_close(struct net_device
*dev
)
972 struct macb
*bp
= netdev_priv(dev
);
975 netif_stop_queue(dev
);
976 napi_disable(&bp
->napi
);
979 phy_stop(bp
->phy_dev
);
981 spin_lock_irqsave(&bp
->lock
, flags
);
983 netif_carrier_off(dev
);
984 spin_unlock_irqrestore(&bp
->lock
, flags
);
986 macb_free_consistent(bp
);
991 static struct net_device_stats
*macb_get_stats(struct net_device
*dev
)
993 struct macb
*bp
= netdev_priv(dev
);
994 struct net_device_stats
*nstat
= &bp
->stats
;
995 struct macb_stats
*hwstat
= &bp
->hw_stats
;
997 /* read stats from hardware */
998 macb_update_stats(bp
);
1000 /* Convert HW stats into netdevice stats */
1001 nstat
->rx_errors
= (hwstat
->rx_fcs_errors
+
1002 hwstat
->rx_align_errors
+
1003 hwstat
->rx_resource_errors
+
1004 hwstat
->rx_overruns
+
1005 hwstat
->rx_oversize_pkts
+
1006 hwstat
->rx_jabbers
+
1007 hwstat
->rx_undersize_pkts
+
1008 hwstat
->sqe_test_errors
+
1009 hwstat
->rx_length_mismatch
);
1010 nstat
->tx_errors
= (hwstat
->tx_late_cols
+
1011 hwstat
->tx_excessive_cols
+
1012 hwstat
->tx_underruns
+
1013 hwstat
->tx_carrier_errors
);
1014 nstat
->collisions
= (hwstat
->tx_single_cols
+
1015 hwstat
->tx_multiple_cols
+
1016 hwstat
->tx_excessive_cols
);
1017 nstat
->rx_length_errors
= (hwstat
->rx_oversize_pkts
+
1018 hwstat
->rx_jabbers
+
1019 hwstat
->rx_undersize_pkts
+
1020 hwstat
->rx_length_mismatch
);
1021 nstat
->rx_over_errors
= hwstat
->rx_resource_errors
;
1022 nstat
->rx_crc_errors
= hwstat
->rx_fcs_errors
;
1023 nstat
->rx_frame_errors
= hwstat
->rx_align_errors
;
1024 nstat
->rx_fifo_errors
= hwstat
->rx_overruns
;
1025 /* XXX: What does "missed" mean? */
1026 nstat
->tx_aborted_errors
= hwstat
->tx_excessive_cols
;
1027 nstat
->tx_carrier_errors
= hwstat
->tx_carrier_errors
;
1028 nstat
->tx_fifo_errors
= hwstat
->tx_underruns
;
1029 /* Don't know about heartbeat or window errors... */
1034 static int macb_get_settings(struct net_device
*dev
, struct ethtool_cmd
*cmd
)
1036 struct macb
*bp
= netdev_priv(dev
);
1037 struct phy_device
*phydev
= bp
->phy_dev
;
1042 return phy_ethtool_gset(phydev
, cmd
);
1045 static int macb_set_settings(struct net_device
*dev
, struct ethtool_cmd
*cmd
)
1047 struct macb
*bp
= netdev_priv(dev
);
1048 struct phy_device
*phydev
= bp
->phy_dev
;
1053 return phy_ethtool_sset(phydev
, cmd
);
1056 static void macb_get_drvinfo(struct net_device
*dev
,
1057 struct ethtool_drvinfo
*info
)
1059 struct macb
*bp
= netdev_priv(dev
);
1061 strcpy(info
->driver
, bp
->pdev
->dev
.driver
->name
);
1062 strcpy(info
->version
, "$Revision: 1.14 $");
1063 strcpy(info
->bus_info
, dev_name(&bp
->pdev
->dev
));
1066 static struct ethtool_ops macb_ethtool_ops
= {
1067 .get_settings
= macb_get_settings
,
1068 .set_settings
= macb_set_settings
,
1069 .get_drvinfo
= macb_get_drvinfo
,
1070 .get_link
= ethtool_op_get_link
,
1073 static int macb_ioctl(struct net_device
*dev
, struct ifreq
*rq
, int cmd
)
1075 struct macb
*bp
= netdev_priv(dev
);
1076 struct phy_device
*phydev
= bp
->phy_dev
;
1078 if (!netif_running(dev
))
1084 return phy_mii_ioctl(phydev
, if_mii(rq
), cmd
);
1087 static const struct net_device_ops macb_netdev_ops
= {
1088 .ndo_open
= macb_open
,
1089 .ndo_stop
= macb_close
,
1090 .ndo_start_xmit
= macb_start_xmit
,
1091 .ndo_set_multicast_list
= macb_set_rx_mode
,
1092 .ndo_get_stats
= macb_get_stats
,
1093 .ndo_do_ioctl
= macb_ioctl
,
1094 .ndo_validate_addr
= eth_validate_addr
,
1095 .ndo_change_mtu
= eth_change_mtu
,
1096 .ndo_set_mac_address
= eth_mac_addr
,
1099 static int __init
macb_probe(struct platform_device
*pdev
)
1101 struct eth_platform_data
*pdata
;
1102 struct resource
*regs
;
1103 struct net_device
*dev
;
1105 struct phy_device
*phydev
;
1106 unsigned long pclk_hz
;
1110 regs
= platform_get_resource(pdev
, IORESOURCE_MEM
, 0);
1112 dev_err(&pdev
->dev
, "no mmio resource defined\n");
1117 dev
= alloc_etherdev(sizeof(*bp
));
1119 dev_err(&pdev
->dev
, "etherdev alloc failed, aborting.\n");
1123 SET_NETDEV_DEV(dev
, &pdev
->dev
);
1125 /* TODO: Actually, we have some interesting features... */
1128 bp
= netdev_priv(dev
);
1132 spin_lock_init(&bp
->lock
);
1134 #if defined(CONFIG_ARCH_AT91)
1135 bp
->pclk
= clk_get(&pdev
->dev
, "macb_clk");
1136 if (IS_ERR(bp
->pclk
)) {
1137 dev_err(&pdev
->dev
, "failed to get macb_clk\n");
1138 goto err_out_free_dev
;
1140 clk_enable(bp
->pclk
);
1142 bp
->pclk
= clk_get(&pdev
->dev
, "pclk");
1143 if (IS_ERR(bp
->pclk
)) {
1144 dev_err(&pdev
->dev
, "failed to get pclk\n");
1145 goto err_out_free_dev
;
1147 bp
->hclk
= clk_get(&pdev
->dev
, "hclk");
1148 if (IS_ERR(bp
->hclk
)) {
1149 dev_err(&pdev
->dev
, "failed to get hclk\n");
1150 goto err_out_put_pclk
;
1153 clk_enable(bp
->pclk
);
1154 clk_enable(bp
->hclk
);
1157 bp
->regs
= ioremap(regs
->start
, regs
->end
- regs
->start
+ 1);
1159 dev_err(&pdev
->dev
, "failed to map registers, aborting.\n");
1161 goto err_out_disable_clocks
;
1164 dev
->irq
= platform_get_irq(pdev
, 0);
1165 err
= request_irq(dev
->irq
, macb_interrupt
, IRQF_SAMPLE_RANDOM
,
1169 "%s: Unable to request IRQ %d (error %d)\n",
1170 dev
->name
, dev
->irq
, err
);
1171 goto err_out_iounmap
;
1174 dev
->netdev_ops
= &macb_netdev_ops
;
1175 netif_napi_add(dev
, &bp
->napi
, macb_poll
, 64);
1176 dev
->ethtool_ops
= &macb_ethtool_ops
;
1178 dev
->base_addr
= regs
->start
;
1180 /* Set MII management clock divider */
1181 pclk_hz
= clk_get_rate(bp
->pclk
);
1182 if (pclk_hz
<= 20000000)
1183 config
= MACB_BF(CLK
, MACB_CLK_DIV8
);
1184 else if (pclk_hz
<= 40000000)
1185 config
= MACB_BF(CLK
, MACB_CLK_DIV16
);
1186 else if (pclk_hz
<= 80000000)
1187 config
= MACB_BF(CLK
, MACB_CLK_DIV32
);
1189 config
= MACB_BF(CLK
, MACB_CLK_DIV64
);
1190 macb_writel(bp
, NCFGR
, config
);
1192 macb_get_hwaddr(bp
);
1193 pdata
= pdev
->dev
.platform_data
;
1195 if (pdata
&& pdata
->is_rmii
)
1196 #if defined(CONFIG_ARCH_AT91)
1197 macb_writel(bp
, USRIO
, (MACB_BIT(RMII
) | MACB_BIT(CLKEN
)) );
1199 macb_writel(bp
, USRIO
, 0);
1202 #if defined(CONFIG_ARCH_AT91)
1203 macb_writel(bp
, USRIO
, MACB_BIT(CLKEN
));
1205 macb_writel(bp
, USRIO
, MACB_BIT(MII
));
1208 bp
->tx_pending
= DEF_TX_RING_PENDING
;
1210 err
= register_netdev(dev
);
1212 dev_err(&pdev
->dev
, "Cannot register net device, aborting.\n");
1213 goto err_out_free_irq
;
1216 if (macb_mii_init(bp
) != 0) {
1217 goto err_out_unregister_netdev
;
1220 platform_set_drvdata(pdev
, dev
);
1222 printk(KERN_INFO
"%s: Atmel MACB at 0x%08lx irq %d (%pM)\n",
1223 dev
->name
, dev
->base_addr
, dev
->irq
, dev
->dev_addr
);
1225 phydev
= bp
->phy_dev
;
1226 printk(KERN_INFO
"%s: attached PHY driver [%s] "
1227 "(mii_bus:phy_addr=%s, irq=%d)\n", dev
->name
,
1228 phydev
->drv
->name
, dev_name(&phydev
->dev
), phydev
->irq
);
1232 err_out_unregister_netdev
:
1233 unregister_netdev(dev
);
1235 free_irq(dev
->irq
, dev
);
1238 err_out_disable_clocks
:
1239 #ifndef CONFIG_ARCH_AT91
1240 clk_disable(bp
->hclk
);
1243 clk_disable(bp
->pclk
);
1244 #ifndef CONFIG_ARCH_AT91
1251 platform_set_drvdata(pdev
, NULL
);
1255 static int __exit
macb_remove(struct platform_device
*pdev
)
1257 struct net_device
*dev
;
1260 dev
= platform_get_drvdata(pdev
);
1263 bp
= netdev_priv(dev
);
1265 phy_disconnect(bp
->phy_dev
);
1266 mdiobus_unregister(bp
->mii_bus
);
1267 kfree(bp
->mii_bus
->irq
);
1268 mdiobus_free(bp
->mii_bus
);
1269 unregister_netdev(dev
);
1270 free_irq(dev
->irq
, dev
);
1272 #ifndef CONFIG_ARCH_AT91
1273 clk_disable(bp
->hclk
);
1276 clk_disable(bp
->pclk
);
1279 platform_set_drvdata(pdev
, NULL
);
1286 static int macb_suspend(struct platform_device
*pdev
, pm_message_t state
)
1288 struct net_device
*netdev
= platform_get_drvdata(pdev
);
1289 struct macb
*bp
= netdev_priv(netdev
);
1291 netif_device_detach(netdev
);
1293 #ifndef CONFIG_ARCH_AT91
1294 clk_disable(bp
->hclk
);
1296 clk_disable(bp
->pclk
);
1301 static int macb_resume(struct platform_device
*pdev
)
1303 struct net_device
*netdev
= platform_get_drvdata(pdev
);
1304 struct macb
*bp
= netdev_priv(netdev
);
1306 clk_enable(bp
->pclk
);
1307 #ifndef CONFIG_ARCH_AT91
1308 clk_enable(bp
->hclk
);
1311 netif_device_attach(netdev
);
1316 #define macb_suspend NULL
1317 #define macb_resume NULL
1320 static struct platform_driver macb_driver
= {
1321 .remove
= __exit_p(macb_remove
),
1322 .suspend
= macb_suspend
,
1323 .resume
= macb_resume
,
1326 .owner
= THIS_MODULE
,
1330 static int __init
macb_init(void)
1332 return platform_driver_probe(&macb_driver
, macb_probe
);
1335 static void __exit
macb_exit(void)
1337 platform_driver_unregister(&macb_driver
);
1340 module_init(macb_init
);
1341 module_exit(macb_exit
);
1343 MODULE_LICENSE("GPL");
1344 MODULE_DESCRIPTION("Atmel MACB Ethernet driver");
1345 MODULE_AUTHOR("Haavard Skinnemoen <hskinnemoen@atmel.com>");
1346 MODULE_ALIAS("platform:macb");