2 * Copyright (C) 2000 Andre Hedrick <andre@linux-ide.org>
3 * Copyright (C) 2000 Mark Lord <mlord@pobox.com>
4 * Copyright (C) 2007 Bartlomiej Zolnierkiewicz
6 * May be copied or modified under the terms of the GNU General Public License
8 * Development of this chipset driver was funded
9 * by the nice folks at National Semiconductor.
12 * CS5530 documentation available from National Semiconductor.
15 #include <linux/module.h>
16 #include <linux/types.h>
17 #include <linux/kernel.h>
18 #include <linux/pci.h>
19 #include <linux/init.h>
20 #include <linux/ide.h>
24 #define DRV_NAME "cs5530"
27 * Here are the standard PIO mode 0-4 timings for each "format".
28 * Format-0 uses fast data reg timings, with slower command reg timings.
29 * Format-1 uses fast timings for all registers, but won't work with all drives.
31 static unsigned int cs5530_pio_timings
[2][5] = {
32 {0x00009172, 0x00012171, 0x00020080, 0x00032010, 0x00040010},
33 {0xd1329172, 0x71212171, 0x30200080, 0x20102010, 0x00100010}
37 * After chip reset, the PIO timings are set to 0x0000e132, which is not valid.
39 #define CS5530_BAD_PIO(timings) (((timings)&~0x80000000)==0x0000e132)
40 #define CS5530_BASEREG(hwif) (((hwif)->dma_base & ~0xf) + ((hwif)->channel ? 0x30 : 0x20))
43 * cs5530_set_pio_mode - set host controller for PIO mode
45 * @pio: PIO mode number
47 * Handles setting of PIO mode for the chipset.
49 * The init_hwif_cs5530() routine guarantees that all drives
50 * will have valid default PIO timings set up before we get here.
53 static void cs5530_set_pio_mode(ide_drive_t
*drive
, const u8 pio
)
55 unsigned long basereg
= CS5530_BASEREG(drive
->hwif
);
56 unsigned int format
= (inl(basereg
+ 4) >> 31) & 1;
58 outl(cs5530_pio_timings
[format
][pio
], basereg
+ ((drive
->dn
& 1)<<3));
62 * cs5530_udma_filter - UDMA filter
65 * cs5530_udma_filter() does UDMA mask filtering for the given drive
66 * taking into the consideration capabilities of the mate device.
68 * The CS5530 specifies that two drives sharing a cable cannot mix
69 * UDMA/MDMA. It has to be one or the other, for the pair, though
70 * different timings can still be chosen for each drive. We could
71 * set the appropriate timing bits on the fly, but that might be
72 * a bit confusing. So, for now we statically handle this requirement
73 * by looking at our mate drive to see what it is capable of, before
74 * choosing a mode for our own drive.
76 * Note: This relies on the fact we never fail from UDMA to MWDMA2
77 * but instead drop to PIO.
80 static u8
cs5530_udma_filter(ide_drive_t
*drive
)
82 ide_hwif_t
*hwif
= drive
->hwif
;
83 ide_drive_t
*mate
= ide_get_pair_dev(drive
);
85 u8 mask
= hwif
->ultra_mask
;
91 if (ata_id_has_dma(mateid
) && __ide_dma_bad_drive(mate
) == 0) {
92 if ((mateid
[ATA_ID_FIELD_VALID
] & 4) &&
93 (mateid
[ATA_ID_UDMA_MODES
] & 7))
95 if (mateid
[ATA_ID_MWDMA_MODES
] & 7)
102 static void cs5530_set_dma_mode(ide_drive_t
*drive
, const u8 mode
)
104 unsigned long basereg
;
105 unsigned int reg
, timings
= 0;
108 case XFER_UDMA_0
: timings
= 0x00921250; break;
109 case XFER_UDMA_1
: timings
= 0x00911140; break;
110 case XFER_UDMA_2
: timings
= 0x00911030; break;
111 case XFER_MW_DMA_0
: timings
= 0x00077771; break;
112 case XFER_MW_DMA_1
: timings
= 0x00012121; break;
113 case XFER_MW_DMA_2
: timings
= 0x00002020; break;
115 basereg
= CS5530_BASEREG(drive
->hwif
);
116 reg
= inl(basereg
+ 4); /* get drive0 config register */
117 timings
|= reg
& 0x80000000; /* preserve PIO format bit */
118 if ((drive
-> dn
& 1) == 0) { /* are we configuring drive0? */
119 outl(timings
, basereg
+ 4); /* write drive0 config register */
121 if (timings
& 0x00100000)
122 reg
|= 0x00100000; /* enable UDMA timings for both drives */
124 reg
&= ~0x00100000; /* disable UDMA timings for both drives */
125 outl(reg
, basereg
+ 4); /* write drive0 config register */
126 outl(timings
, basereg
+ 12); /* write drive1 config register */
131 * init_chipset_5530 - set up 5530 bridge
134 * Initialize the cs5530 bridge for reliable IDE DMA operation.
137 static int init_chipset_cs5530(struct pci_dev
*dev
)
139 struct pci_dev
*master_0
= NULL
, *cs5530_0
= NULL
;
141 if (pci_resource_start(dev
, 4) == 0)
145 while ((dev
= pci_get_device(PCI_VENDOR_ID_CYRIX
, PCI_ANY_ID
, dev
)) != NULL
) {
146 switch (dev
->device
) {
147 case PCI_DEVICE_ID_CYRIX_PCI_MASTER
:
148 master_0
= pci_dev_get(dev
);
150 case PCI_DEVICE_ID_CYRIX_5530_LEGACY
:
151 cs5530_0
= pci_dev_get(dev
);
156 printk(KERN_ERR DRV_NAME
": unable to locate PCI MASTER function\n");
160 printk(KERN_ERR DRV_NAME
": unable to locate CS5530 LEGACY function\n");
165 * Enable BusMaster and MemoryWriteAndInvalidate for the cs5530:
166 * --> OR 0x14 into 16-bit PCI COMMAND reg of function 0 of the cs5530
169 pci_set_master(cs5530_0
);
170 pci_try_set_mwi(cs5530_0
);
173 * Set PCI CacheLineSize to 16-bytes:
174 * --> Write 0x04 into 8-bit PCI CACHELINESIZE reg of function 0 of the cs5530
177 pci_write_config_byte(cs5530_0
, PCI_CACHE_LINE_SIZE
, 0x04);
180 * Disable trapping of UDMA register accesses (Win98 hack):
181 * --> Write 0x5006 into 16-bit reg at offset 0xd0 of function 0 of the cs5530
184 pci_write_config_word(cs5530_0
, 0xd0, 0x5006);
187 * Bit-1 at 0x40 enables MemoryWriteAndInvalidate on internal X-bus:
188 * The other settings are what is necessary to get the register
189 * into a sane state for IDE DMA operation.
192 pci_write_config_byte(master_0
, 0x40, 0x1e);
195 * Set max PCI burst size (16-bytes seems to work best):
196 * 16bytes: set bit-1 at 0x41 (reg value of 0x16)
197 * all others: clear bit-1 at 0x41, and do:
198 * 128bytes: OR 0x00 at 0x41
199 * 256bytes: OR 0x04 at 0x41
200 * 512bytes: OR 0x08 at 0x41
201 * 1024bytes: OR 0x0c at 0x41
204 pci_write_config_byte(master_0
, 0x41, 0x14);
207 * These settings are necessary to get the chip
208 * into a sane state for IDE DMA operation.
211 pci_write_config_byte(master_0
, 0x42, 0x00);
212 pci_write_config_byte(master_0
, 0x43, 0xc1);
215 pci_dev_put(master_0
);
216 pci_dev_put(cs5530_0
);
221 * init_hwif_cs5530 - initialise an IDE channel
222 * @hwif: IDE to initialize
224 * This gets invoked by the IDE driver once for each channel. It
225 * performs channel-specific pre-initialization before drive probing.
228 static void __devinit
init_hwif_cs5530 (ide_hwif_t
*hwif
)
230 unsigned long basereg
;
233 basereg
= CS5530_BASEREG(hwif
);
234 d0_timings
= inl(basereg
+ 0);
235 if (CS5530_BAD_PIO(d0_timings
))
236 outl(cs5530_pio_timings
[(d0_timings
>> 31) & 1][0], basereg
+ 0);
237 if (CS5530_BAD_PIO(inl(basereg
+ 8)))
238 outl(cs5530_pio_timings
[(d0_timings
>> 31) & 1][0], basereg
+ 8);
241 static const struct ide_port_ops cs5530_port_ops
= {
242 .set_pio_mode
= cs5530_set_pio_mode
,
243 .set_dma_mode
= cs5530_set_dma_mode
,
244 .udma_filter
= cs5530_udma_filter
,
247 static const struct ide_port_info cs5530_chipset __devinitdata
= {
249 .init_chipset
= init_chipset_cs5530
,
250 .init_hwif
= init_hwif_cs5530
,
251 .port_ops
= &cs5530_port_ops
,
252 .host_flags
= IDE_HFLAG_SERIALIZE
|
253 IDE_HFLAG_POST_SET_MODE
,
254 .pio_mask
= ATA_PIO4
,
255 .mwdma_mask
= ATA_MWDMA2
,
256 .udma_mask
= ATA_UDMA2
,
259 static int __devinit
cs5530_init_one(struct pci_dev
*dev
, const struct pci_device_id
*id
)
261 return ide_pci_init_one(dev
, &cs5530_chipset
, NULL
);
264 static const struct pci_device_id cs5530_pci_tbl
[] = {
265 { PCI_VDEVICE(CYRIX
, PCI_DEVICE_ID_CYRIX_5530_IDE
), 0 },
268 MODULE_DEVICE_TABLE(pci
, cs5530_pci_tbl
);
270 static struct pci_driver cs5530_pci_driver
= {
271 .name
= "CS5530 IDE",
272 .id_table
= cs5530_pci_tbl
,
273 .probe
= cs5530_init_one
,
274 .remove
= ide_pci_remove
,
275 .suspend
= ide_pci_suspend
,
276 .resume
= ide_pci_resume
,
279 static int __init
cs5530_ide_init(void)
281 return ide_pci_register_driver(&cs5530_pci_driver
);
284 static void __exit
cs5530_ide_exit(void)
286 pci_unregister_driver(&cs5530_pci_driver
);
289 module_init(cs5530_ide_init
);
290 module_exit(cs5530_ide_exit
);
292 MODULE_AUTHOR("Mark Lord");
293 MODULE_DESCRIPTION("PCI driver module for Cyrix/NS 5530 IDE");
294 MODULE_LICENSE("GPL");