2 * linux/arch/arm/mach-omap1/clock.c
4 * Copyright (C) 2004 - 2005, 2009-2010 Nokia Corporation
5 * Written by Tuukka Tikkanen <tuukka.tikkanen@elektrobit.com>
7 * Modified to use omap shared clock framework by
8 * Tony Lindgren <tony@atomide.com>
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
14 #include <linux/kernel.h>
15 #include <linux/list.h>
16 #include <linux/errno.h>
17 #include <linux/err.h>
18 #include <linux/clk.h>
20 #include <linux/clkdev.h>
22 #include <asm/mach-types.h>
26 #include <plat/clock.h>
27 #include <plat/sram.h>
28 #include <plat/clkdev_omap.h>
33 __u32 arm_idlect1_mask
;
34 struct clk
*api_ck_p
, *ck_dpll1_p
, *ck_ref_p
;
37 * Omap1 specific clock functions
40 unsigned long omap1_uart_recalc(struct clk
*clk
)
42 unsigned int val
= __raw_readl(clk
->enable_reg
);
43 return val
& clk
->enable_bit
? 48000000 : 12000000;
46 unsigned long omap1_sossi_recalc(struct clk
*clk
)
48 u32 div
= omap_readl(MOD_CONF_CTRL_1
);
50 div
= (div
>> 17) & 0x7;
53 return clk
->parent
->rate
/ div
;
56 static void omap1_clk_allow_idle(struct clk
*clk
)
58 struct arm_idlect1_clk
* iclk
= (struct arm_idlect1_clk
*)clk
;
60 if (!(clk
->flags
& CLOCK_IDLE_CONTROL
))
63 if (iclk
->no_idle_count
> 0 && !(--iclk
->no_idle_count
))
64 arm_idlect1_mask
|= 1 << iclk
->idlect_shift
;
67 static void omap1_clk_deny_idle(struct clk
*clk
)
69 struct arm_idlect1_clk
* iclk
= (struct arm_idlect1_clk
*)clk
;
71 if (!(clk
->flags
& CLOCK_IDLE_CONTROL
))
74 if (iclk
->no_idle_count
++ == 0)
75 arm_idlect1_mask
&= ~(1 << iclk
->idlect_shift
);
78 static __u16
verify_ckctl_value(__u16 newval
)
80 /* This function checks for following limitations set
81 * by the hardware (all conditions must be true):
82 * DSPMMU_CK == DSP_CK or DSPMMU_CK == DSP_CK/2
87 * In addition following rules are enforced:
91 * However, maximum frequencies are not checked for!
100 per_exp
= (newval
>> CKCTL_PERDIV_OFFSET
) & 3;
101 lcd_exp
= (newval
>> CKCTL_LCDDIV_OFFSET
) & 3;
102 arm_exp
= (newval
>> CKCTL_ARMDIV_OFFSET
) & 3;
103 dsp_exp
= (newval
>> CKCTL_DSPDIV_OFFSET
) & 3;
104 tc_exp
= (newval
>> CKCTL_TCDIV_OFFSET
) & 3;
105 dspmmu_exp
= (newval
>> CKCTL_DSPMMUDIV_OFFSET
) & 3;
107 if (dspmmu_exp
< dsp_exp
)
108 dspmmu_exp
= dsp_exp
;
109 if (dspmmu_exp
> dsp_exp
+1)
110 dspmmu_exp
= dsp_exp
+1;
111 if (tc_exp
< arm_exp
)
113 if (tc_exp
< dspmmu_exp
)
115 if (tc_exp
> lcd_exp
)
117 if (tc_exp
> per_exp
)
121 newval
|= per_exp
<< CKCTL_PERDIV_OFFSET
;
122 newval
|= lcd_exp
<< CKCTL_LCDDIV_OFFSET
;
123 newval
|= arm_exp
<< CKCTL_ARMDIV_OFFSET
;
124 newval
|= dsp_exp
<< CKCTL_DSPDIV_OFFSET
;
125 newval
|= tc_exp
<< CKCTL_TCDIV_OFFSET
;
126 newval
|= dspmmu_exp
<< CKCTL_DSPMMUDIV_OFFSET
;
131 static int calc_dsor_exp(struct clk
*clk
, unsigned long rate
)
133 /* Note: If target frequency is too low, this function will return 4,
134 * which is invalid value. Caller must check for this value and act
137 * Note: This function does not check for following limitations set
138 * by the hardware (all conditions must be true):
139 * DSPMMU_CK == DSP_CK or DSPMMU_CK == DSP_CK/2
144 unsigned long realrate
;
148 parent
= clk
->parent
;
149 if (unlikely(parent
== NULL
))
152 realrate
= parent
->rate
;
153 for (dsor_exp
=0; dsor_exp
<4; dsor_exp
++) {
154 if (realrate
<= rate
)
163 unsigned long omap1_ckctl_recalc(struct clk
*clk
)
165 /* Calculate divisor encoded as 2-bit exponent */
166 int dsor
= 1 << (3 & (omap_readw(ARM_CKCTL
) >> clk
->rate_offset
));
168 return clk
->parent
->rate
/ dsor
;
171 unsigned long omap1_ckctl_recalc_dsp_domain(struct clk
*clk
)
175 /* Calculate divisor encoded as 2-bit exponent
177 * The clock control bits are in DSP domain,
178 * so api_ck is needed for access.
179 * Note that DSP_CKCTL virt addr = phys addr, so
180 * we must use __raw_readw() instead of omap_readw().
182 omap1_clk_enable(api_ck_p
);
183 dsor
= 1 << (3 & (__raw_readw(DSP_CKCTL
) >> clk
->rate_offset
));
184 omap1_clk_disable(api_ck_p
);
186 return clk
->parent
->rate
/ dsor
;
189 /* MPU virtual clock functions */
190 int omap1_select_table_rate(struct clk
*clk
, unsigned long rate
)
192 /* Find the highest supported frequency <= rate and switch to it */
193 struct mpu_rate
* ptr
;
194 unsigned long dpll1_rate
, ref_rate
;
196 dpll1_rate
= ck_dpll1_p
->rate
;
197 ref_rate
= ck_ref_p
->rate
;
199 for (ptr
= omap1_rate_table
; ptr
->rate
; ptr
++) {
200 if (ptr
->xtal
!= ref_rate
)
203 /* DPLL1 cannot be reprogrammed without risking system crash */
204 if (likely(dpll1_rate
!= 0) && ptr
->pll_rate
!= dpll1_rate
)
207 /* Can check only after xtal frequency check */
208 if (ptr
->rate
<= rate
)
216 * In most cases we should not need to reprogram DPLL.
217 * Reprogramming the DPLL is tricky, it must be done from SRAM.
218 * (on 730, bit 13 must always be 1)
220 if (cpu_is_omap7xx())
221 omap_sram_reprogram_clock(ptr
->dpllctl_val
, ptr
->ckctl_val
| 0x2000);
223 omap_sram_reprogram_clock(ptr
->dpllctl_val
, ptr
->ckctl_val
);
225 /* XXX Do we need to recalculate the tree below DPLL1 at this point? */
226 ck_dpll1_p
->rate
= ptr
->pll_rate
;
231 int omap1_clk_set_rate_dsp_domain(struct clk
*clk
, unsigned long rate
)
236 dsor_exp
= calc_dsor_exp(clk
, rate
);
242 regval
= __raw_readw(DSP_CKCTL
);
243 regval
&= ~(3 << clk
->rate_offset
);
244 regval
|= dsor_exp
<< clk
->rate_offset
;
245 __raw_writew(regval
, DSP_CKCTL
);
246 clk
->rate
= clk
->parent
->rate
/ (1 << dsor_exp
);
251 long omap1_clk_round_rate_ckctl_arm(struct clk
*clk
, unsigned long rate
)
253 int dsor_exp
= calc_dsor_exp(clk
, rate
);
258 return clk
->parent
->rate
/ (1 << dsor_exp
);
261 int omap1_clk_set_rate_ckctl_arm(struct clk
*clk
, unsigned long rate
)
266 dsor_exp
= calc_dsor_exp(clk
, rate
);
272 regval
= omap_readw(ARM_CKCTL
);
273 regval
&= ~(3 << clk
->rate_offset
);
274 regval
|= dsor_exp
<< clk
->rate_offset
;
275 regval
= verify_ckctl_value(regval
);
276 omap_writew(regval
, ARM_CKCTL
);
277 clk
->rate
= clk
->parent
->rate
/ (1 << dsor_exp
);
281 long omap1_round_to_table_rate(struct clk
*clk
, unsigned long rate
)
283 /* Find the highest supported frequency <= rate */
284 struct mpu_rate
* ptr
;
286 unsigned long ref_rate
;
288 ref_rate
= ck_ref_p
->rate
;
290 highest_rate
= -EINVAL
;
292 for (ptr
= omap1_rate_table
; ptr
->rate
; ptr
++) {
293 if (ptr
->xtal
!= ref_rate
)
296 highest_rate
= ptr
->rate
;
298 /* Can check only after xtal frequency check */
299 if (ptr
->rate
<= rate
)
306 static unsigned calc_ext_dsor(unsigned long rate
)
310 /* MCLK and BCLK divisor selection is not linear:
311 * freq = 96MHz / dsor
313 * RATIO_SEL range: dsor <-> RATIO_SEL
314 * 0..6: (RATIO_SEL+2) <-> (dsor-2)
315 * 6..48: (8+(RATIO_SEL-6)*2) <-> ((dsor-8)/2+6)
316 * Minimum dsor is 2 and maximum is 96. Odd divisors starting from 9
319 for (dsor
= 2; dsor
< 96; ++dsor
) {
320 if ((dsor
& 1) && dsor
> 8)
322 if (rate
>= 96000000 / dsor
)
328 /* XXX Only needed on 1510 */
329 int omap1_set_uart_rate(struct clk
*clk
, unsigned long rate
)
333 val
= __raw_readl(clk
->enable_reg
);
334 if (rate
== 12000000)
335 val
&= ~(1 << clk
->enable_bit
);
336 else if (rate
== 48000000)
337 val
|= (1 << clk
->enable_bit
);
340 __raw_writel(val
, clk
->enable_reg
);
346 /* External clock (MCLK & BCLK) functions */
347 int omap1_set_ext_clk_rate(struct clk
*clk
, unsigned long rate
)
352 dsor
= calc_ext_dsor(rate
);
353 clk
->rate
= 96000000 / dsor
;
355 ratio_bits
= ((dsor
- 8) / 2 + 6) << 2;
357 ratio_bits
= (dsor
- 2) << 2;
359 ratio_bits
|= __raw_readw(clk
->enable_reg
) & ~0xfd;
360 __raw_writew(ratio_bits
, clk
->enable_reg
);
365 int omap1_set_sossi_rate(struct clk
*clk
, unsigned long rate
)
369 unsigned long p_rate
;
371 p_rate
= clk
->parent
->rate
;
372 /* Round towards slower frequency */
373 div
= (p_rate
+ rate
- 1) / rate
;
375 if (div
< 0 || div
> 7)
378 l
= omap_readl(MOD_CONF_CTRL_1
);
381 omap_writel(l
, MOD_CONF_CTRL_1
);
383 clk
->rate
= p_rate
/ (div
+ 1);
388 long omap1_round_ext_clk_rate(struct clk
*clk
, unsigned long rate
)
390 return 96000000 / calc_ext_dsor(rate
);
393 void omap1_init_ext_clk(struct clk
*clk
)
398 /* Determine current rate and ensure clock is based on 96MHz APLL */
399 ratio_bits
= __raw_readw(clk
->enable_reg
) & ~1;
400 __raw_writew(ratio_bits
, clk
->enable_reg
);
402 ratio_bits
= (ratio_bits
& 0xfc) >> 2;
404 dsor
= (ratio_bits
- 6) * 2 + 8;
406 dsor
= ratio_bits
+ 2;
408 clk
-> rate
= 96000000 / dsor
;
411 int omap1_clk_enable(struct clk
*clk
)
415 if (clk
->usecount
++ == 0) {
417 ret
= omap1_clk_enable(clk
->parent
);
421 if (clk
->flags
& CLOCK_NO_IDLE_PARENT
)
422 omap1_clk_deny_idle(clk
->parent
);
425 ret
= clk
->ops
->enable(clk
);
428 omap1_clk_disable(clk
->parent
);
439 void omap1_clk_disable(struct clk
*clk
)
441 if (clk
->usecount
> 0 && !(--clk
->usecount
)) {
442 clk
->ops
->disable(clk
);
443 if (likely(clk
->parent
)) {
444 omap1_clk_disable(clk
->parent
);
445 if (clk
->flags
& CLOCK_NO_IDLE_PARENT
)
446 omap1_clk_allow_idle(clk
->parent
);
451 static int omap1_clk_enable_generic(struct clk
*clk
)
456 if (unlikely(clk
->enable_reg
== NULL
)) {
457 printk(KERN_ERR
"clock.c: Enable for %s without enable code\n",
462 if (clk
->flags
& ENABLE_REG_32BIT
) {
463 regval32
= __raw_readl(clk
->enable_reg
);
464 regval32
|= (1 << clk
->enable_bit
);
465 __raw_writel(regval32
, clk
->enable_reg
);
467 regval16
= __raw_readw(clk
->enable_reg
);
468 regval16
|= (1 << clk
->enable_bit
);
469 __raw_writew(regval16
, clk
->enable_reg
);
475 static void omap1_clk_disable_generic(struct clk
*clk
)
480 if (clk
->enable_reg
== NULL
)
483 if (clk
->flags
& ENABLE_REG_32BIT
) {
484 regval32
= __raw_readl(clk
->enable_reg
);
485 regval32
&= ~(1 << clk
->enable_bit
);
486 __raw_writel(regval32
, clk
->enable_reg
);
488 regval16
= __raw_readw(clk
->enable_reg
);
489 regval16
&= ~(1 << clk
->enable_bit
);
490 __raw_writew(regval16
, clk
->enable_reg
);
494 const struct clkops clkops_generic
= {
495 .enable
= omap1_clk_enable_generic
,
496 .disable
= omap1_clk_disable_generic
,
499 static int omap1_clk_enable_dsp_domain(struct clk
*clk
)
503 retval
= omap1_clk_enable(api_ck_p
);
505 retval
= omap1_clk_enable_generic(clk
);
506 omap1_clk_disable(api_ck_p
);
512 static void omap1_clk_disable_dsp_domain(struct clk
*clk
)
514 if (omap1_clk_enable(api_ck_p
) == 0) {
515 omap1_clk_disable_generic(clk
);
516 omap1_clk_disable(api_ck_p
);
520 const struct clkops clkops_dspck
= {
521 .enable
= omap1_clk_enable_dsp_domain
,
522 .disable
= omap1_clk_disable_dsp_domain
,
525 /* XXX SYSC register handling does not belong in the clock framework */
526 static int omap1_clk_enable_uart_functional_16xx(struct clk
*clk
)
529 struct uart_clk
*uclk
;
531 ret
= omap1_clk_enable_generic(clk
);
533 /* Set smart idle acknowledgement mode */
534 uclk
= (struct uart_clk
*)clk
;
535 omap_writeb((omap_readb(uclk
->sysc_addr
) & ~0x10) | 8,
542 /* XXX SYSC register handling does not belong in the clock framework */
543 static void omap1_clk_disable_uart_functional_16xx(struct clk
*clk
)
545 struct uart_clk
*uclk
;
547 /* Set force idle acknowledgement mode */
548 uclk
= (struct uart_clk
*)clk
;
549 omap_writeb((omap_readb(uclk
->sysc_addr
) & ~0x18), uclk
->sysc_addr
);
551 omap1_clk_disable_generic(clk
);
554 /* XXX SYSC register handling does not belong in the clock framework */
555 const struct clkops clkops_uart_16xx
= {
556 .enable
= omap1_clk_enable_uart_functional_16xx
,
557 .disable
= omap1_clk_disable_uart_functional_16xx
,
560 long omap1_clk_round_rate(struct clk
*clk
, unsigned long rate
)
562 if (clk
->round_rate
!= NULL
)
563 return clk
->round_rate(clk
, rate
);
568 int omap1_clk_set_rate(struct clk
*clk
, unsigned long rate
)
573 ret
= clk
->set_rate(clk
, rate
);
578 * Omap1 clock reset and init functions
581 #ifdef CONFIG_OMAP_RESET_CLOCKS
583 void omap1_clk_disable_unused(struct clk
*clk
)
587 /* Clocks in the DSP domain need api_ck. Just assume bootloader
588 * has not enabled any DSP clocks */
589 if (clk
->enable_reg
== DSP_IDLECT2
) {
590 printk(KERN_INFO
"Skipping reset check for DSP domain "
591 "clock \"%s\"\n", clk
->name
);
595 /* Is the clock already disabled? */
596 if (clk
->flags
& ENABLE_REG_32BIT
)
597 regval32
= __raw_readl(clk
->enable_reg
);
599 regval32
= __raw_readw(clk
->enable_reg
);
601 if ((regval32
& (1 << clk
->enable_bit
)) == 0)
604 printk(KERN_INFO
"Disabling unused clock \"%s\"... ", clk
->name
);
605 clk
->ops
->disable(clk
);