2 * ALSA SoC TLV320AIC3X codec driver
4 * Author: Vladimir Barinov, <vbarinov@embeddedalley.com>
5 * Copyright: (C) 2007 MontaVista Software, Inc., <source@mvista.com>
7 * Based on sound/soc/codecs/wm8753.c by Liam Girdwood
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
14 * The AIC3X is a driver for a low power stereo audio
15 * codecs aic31, aic32, aic33, aic3007.
17 * It supports full aic33 codec functionality.
18 * The compatibility with aic32, aic31 and aic3007 is as follows:
19 * aic32/aic3007 | aic31
20 * ---------------------------------------
21 * MONO_LOUT -> N/A | MONO_LOUT -> N/A
27 * truncated internal functionality in
28 * accordance with documentation
29 * ---------------------------------------
31 * Hence the machine layer should disable unsupported inputs/outputs by
32 * snd_soc_dapm_disable_pin(codec, "MONO_LOUT"), etc.
35 #include <linux/module.h>
36 #include <linux/moduleparam.h>
37 #include <linux/init.h>
38 #include <linux/delay.h>
40 #include <linux/i2c.h>
41 #include <linux/gpio.h>
42 #include <linux/regulator/consumer.h>
43 #include <linux/platform_device.h>
44 #include <linux/slab.h>
45 #include <sound/core.h>
46 #include <sound/pcm.h>
47 #include <sound/pcm_params.h>
48 #include <sound/soc.h>
49 #include <sound/soc-dapm.h>
50 #include <sound/initval.h>
51 #include <sound/tlv.h>
52 #include <sound/tlv320aic3x.h>
54 #include "tlv320aic3x.h"
56 #define AIC3X_NUM_SUPPLIES 4
57 static const char *aic3x_supply_names
[AIC3X_NUM_SUPPLIES
] = {
58 "IOVDD", /* I/O Voltage */
59 "DVDD", /* Digital Core Voltage */
60 "AVDD", /* Analog DAC Voltage */
61 "DRVDD", /* ADC Analog and Output Driver Voltage */
66 struct aic3x_disable_nb
{
67 struct notifier_block nb
;
68 struct aic3x_priv
*aic3x
;
71 /* codec private data */
73 struct snd_soc_codec
*codec
;
74 struct regulator_bulk_data supplies
[AIC3X_NUM_SUPPLIES
];
75 struct aic3x_disable_nb disable_nb
[AIC3X_NUM_SUPPLIES
];
76 enum snd_soc_control_type control_type
;
77 struct aic3x_setup_data
*setup
;
83 #define AIC3X_MODEL_3X 0
84 #define AIC3X_MODEL_33 1
85 #define AIC3X_MODEL_3007 2
90 * AIC3X register cache
91 * We can't read the AIC3X register space when we are
92 * using 2 wire for device control, so we cache them instead.
93 * There is no point in caching the reset register
95 static const u8 aic3x_reg
[AIC3X_CACHEREGNUM
] = {
96 0x00, 0x00, 0x00, 0x10, /* 0 */
97 0x04, 0x00, 0x00, 0x00, /* 4 */
98 0x00, 0x00, 0x00, 0x01, /* 8 */
99 0x00, 0x00, 0x00, 0x80, /* 12 */
100 0x80, 0xff, 0xff, 0x78, /* 16 */
101 0x78, 0x78, 0x78, 0x78, /* 20 */
102 0x78, 0x00, 0x00, 0xfe, /* 24 */
103 0x00, 0x00, 0xfe, 0x00, /* 28 */
104 0x18, 0x18, 0x00, 0x00, /* 32 */
105 0x00, 0x00, 0x00, 0x00, /* 36 */
106 0x00, 0x00, 0x00, 0x80, /* 40 */
107 0x80, 0x00, 0x00, 0x00, /* 44 */
108 0x00, 0x00, 0x00, 0x04, /* 48 */
109 0x00, 0x00, 0x00, 0x00, /* 52 */
110 0x00, 0x00, 0x04, 0x00, /* 56 */
111 0x00, 0x00, 0x00, 0x00, /* 60 */
112 0x00, 0x04, 0x00, 0x00, /* 64 */
113 0x00, 0x00, 0x00, 0x00, /* 68 */
114 0x04, 0x00, 0x00, 0x00, /* 72 */
115 0x00, 0x00, 0x00, 0x00, /* 76 */
116 0x00, 0x00, 0x00, 0x00, /* 80 */
117 0x00, 0x00, 0x00, 0x00, /* 84 */
118 0x00, 0x00, 0x00, 0x00, /* 88 */
119 0x00, 0x00, 0x00, 0x00, /* 92 */
120 0x00, 0x00, 0x00, 0x00, /* 96 */
121 0x00, 0x00, 0x02, /* 100 */
125 * read from the aic3x register space. Only use for this function is if
126 * wanting to read volatile bits from those registers that has both read-only
127 * and read/write bits. All other cases should use snd_soc_read.
129 static int aic3x_read(struct snd_soc_codec
*codec
, unsigned int reg
,
132 u8
*cache
= codec
->reg_cache
;
134 if (codec
->cache_only
)
136 if (reg
>= AIC3X_CACHEREGNUM
)
139 *value
= codec
->hw_read(codec
, reg
);
145 #define SOC_DAPM_SINGLE_AIC3X(xname, reg, shift, mask, invert) \
146 { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
147 .info = snd_soc_info_volsw, \
148 .get = snd_soc_dapm_get_volsw, .put = snd_soc_dapm_put_volsw_aic3x, \
149 .private_value = SOC_SINGLE_VALUE(reg, shift, mask, invert) }
152 * All input lines are connected when !0xf and disconnected with 0xf bit field,
153 * so we have to use specific dapm_put call for input mixer
155 static int snd_soc_dapm_put_volsw_aic3x(struct snd_kcontrol
*kcontrol
,
156 struct snd_ctl_elem_value
*ucontrol
)
158 struct snd_soc_dapm_widget
*widget
= snd_kcontrol_chip(kcontrol
);
159 struct soc_mixer_control
*mc
=
160 (struct soc_mixer_control
*)kcontrol
->private_value
;
161 unsigned int reg
= mc
->reg
;
162 unsigned int shift
= mc
->shift
;
164 unsigned int mask
= (1 << fls(max
)) - 1;
165 unsigned int invert
= mc
->invert
;
166 unsigned short val
, val_mask
;
168 struct snd_soc_dapm_path
*path
;
171 val
= (ucontrol
->value
.integer
.value
[0] & mask
);
179 val_mask
= mask
<< shift
;
182 mutex_lock(&widget
->codec
->mutex
);
184 if (snd_soc_test_bits(widget
->codec
, reg
, val_mask
, val
)) {
185 /* find dapm widget path assoc with kcontrol */
186 list_for_each_entry(path
, &widget
->codec
->dapm_paths
, list
) {
187 if (path
->kcontrol
!= kcontrol
)
190 /* found, now check type */
194 path
->connect
= invert
? 0 : 1;
196 /* old connection must be powered down */
197 path
->connect
= invert
? 1 : 0;
202 snd_soc_dapm_sync(widget
->codec
);
205 ret
= snd_soc_update_bits(widget
->codec
, reg
, val_mask
, val
);
207 mutex_unlock(&widget
->codec
->mutex
);
211 static const char *aic3x_left_dac_mux
[] = { "DAC_L1", "DAC_L3", "DAC_L2" };
212 static const char *aic3x_right_dac_mux
[] = { "DAC_R1", "DAC_R3", "DAC_R2" };
213 static const char *aic3x_left_hpcom_mux
[] =
214 { "differential of HPLOUT", "constant VCM", "single-ended" };
215 static const char *aic3x_right_hpcom_mux
[] =
216 { "differential of HPROUT", "constant VCM", "single-ended",
217 "differential of HPLCOM", "external feedback" };
218 static const char *aic3x_linein_mode_mux
[] = { "single-ended", "differential" };
219 static const char *aic3x_adc_hpf
[] =
220 { "Disabled", "0.0045xFs", "0.0125xFs", "0.025xFs" };
224 #define LHPCOM_ENUM 2
225 #define RHPCOM_ENUM 3
226 #define LINE1L_ENUM 4
227 #define LINE1R_ENUM 5
228 #define LINE2L_ENUM 6
229 #define LINE2R_ENUM 7
230 #define ADC_HPF_ENUM 8
232 static const struct soc_enum aic3x_enum
[] = {
233 SOC_ENUM_SINGLE(DAC_LINE_MUX
, 6, 3, aic3x_left_dac_mux
),
234 SOC_ENUM_SINGLE(DAC_LINE_MUX
, 4, 3, aic3x_right_dac_mux
),
235 SOC_ENUM_SINGLE(HPLCOM_CFG
, 4, 3, aic3x_left_hpcom_mux
),
236 SOC_ENUM_SINGLE(HPRCOM_CFG
, 3, 5, aic3x_right_hpcom_mux
),
237 SOC_ENUM_SINGLE(LINE1L_2_LADC_CTRL
, 7, 2, aic3x_linein_mode_mux
),
238 SOC_ENUM_SINGLE(LINE1R_2_RADC_CTRL
, 7, 2, aic3x_linein_mode_mux
),
239 SOC_ENUM_SINGLE(LINE2L_2_LADC_CTRL
, 7, 2, aic3x_linein_mode_mux
),
240 SOC_ENUM_SINGLE(LINE2R_2_RADC_CTRL
, 7, 2, aic3x_linein_mode_mux
),
241 SOC_ENUM_DOUBLE(AIC3X_CODEC_DFILT_CTRL
, 6, 4, 4, aic3x_adc_hpf
),
245 * DAC digital volumes. From -63.5 to 0 dB in 0.5 dB steps
247 static DECLARE_TLV_DB_SCALE(dac_tlv
, -6350, 50, 0);
248 /* ADC PGA gain volumes. From 0 to 59.5 dB in 0.5 dB steps */
249 static DECLARE_TLV_DB_SCALE(adc_tlv
, 0, 50, 0);
251 * Output stage volumes. From -78.3 to 0 dB. Muted below -78.3 dB.
252 * Step size is approximately 0.5 dB over most of the scale but increasing
253 * near the very low levels.
254 * Define dB scale so that it is mostly correct for range about -55 to 0 dB
255 * but having increasing dB difference below that (and where it doesn't count
256 * so much). This setting shows -50 dB (actual is -50.3 dB) for register
257 * value 100 and -58.5 dB (actual is -78.3 dB) for register value 117.
259 static DECLARE_TLV_DB_SCALE(output_stage_tlv
, -5900, 50, 1);
261 static const struct snd_kcontrol_new aic3x_snd_controls
[] = {
263 SOC_DOUBLE_R_TLV("PCM Playback Volume",
264 LDAC_VOL
, RDAC_VOL
, 0, 0x7f, 1, dac_tlv
),
267 * Output controls that map to output mixer switches. Note these are
268 * only for swapped L-to-R and R-to-L routes. See below stereo controls
269 * for direct L-to-L and R-to-R routes.
271 SOC_SINGLE_TLV("Left Line Mixer Line2R Bypass Volume",
272 LINE2R_2_LLOPM_VOL
, 0, 118, 1, output_stage_tlv
),
273 SOC_SINGLE_TLV("Left Line Mixer PGAR Bypass Volume",
274 PGAR_2_LLOPM_VOL
, 0, 118, 1, output_stage_tlv
),
275 SOC_SINGLE_TLV("Left Line Mixer DACR1 Playback Volume",
276 DACR1_2_LLOPM_VOL
, 0, 118, 1, output_stage_tlv
),
278 SOC_SINGLE_TLV("Right Line Mixer Line2L Bypass Volume",
279 LINE2L_2_RLOPM_VOL
, 0, 118, 1, output_stage_tlv
),
280 SOC_SINGLE_TLV("Right Line Mixer PGAL Bypass Volume",
281 PGAL_2_RLOPM_VOL
, 0, 118, 1, output_stage_tlv
),
282 SOC_SINGLE_TLV("Right Line Mixer DACL1 Playback Volume",
283 DACL1_2_RLOPM_VOL
, 0, 118, 1, output_stage_tlv
),
285 SOC_SINGLE_TLV("Left HP Mixer Line2R Bypass Volume",
286 LINE2R_2_HPLOUT_VOL
, 0, 118, 1, output_stage_tlv
),
287 SOC_SINGLE_TLV("Left HP Mixer PGAR Bypass Volume",
288 PGAR_2_HPLOUT_VOL
, 0, 118, 1, output_stage_tlv
),
289 SOC_SINGLE_TLV("Left HP Mixer DACR1 Playback Volume",
290 DACR1_2_HPLOUT_VOL
, 0, 118, 1, output_stage_tlv
),
292 SOC_SINGLE_TLV("Right HP Mixer Line2L Bypass Volume",
293 LINE2L_2_HPROUT_VOL
, 0, 118, 1, output_stage_tlv
),
294 SOC_SINGLE_TLV("Right HP Mixer PGAL Bypass Volume",
295 PGAL_2_HPROUT_VOL
, 0, 118, 1, output_stage_tlv
),
296 SOC_SINGLE_TLV("Right HP Mixer DACL1 Playback Volume",
297 DACL1_2_HPROUT_VOL
, 0, 118, 1, output_stage_tlv
),
299 SOC_SINGLE_TLV("Left HPCOM Mixer Line2R Bypass Volume",
300 LINE2R_2_HPLCOM_VOL
, 0, 118, 1, output_stage_tlv
),
301 SOC_SINGLE_TLV("Left HPCOM Mixer PGAR Bypass Volume",
302 PGAR_2_HPLCOM_VOL
, 0, 118, 1, output_stage_tlv
),
303 SOC_SINGLE_TLV("Left HPCOM Mixer DACR1 Playback Volume",
304 DACR1_2_HPLCOM_VOL
, 0, 118, 1, output_stage_tlv
),
306 SOC_SINGLE_TLV("Right HPCOM Mixer Line2L Bypass Volume",
307 LINE2L_2_HPRCOM_VOL
, 0, 118, 1, output_stage_tlv
),
308 SOC_SINGLE_TLV("Right HPCOM Mixer PGAL Bypass Volume",
309 PGAL_2_HPRCOM_VOL
, 0, 118, 1, output_stage_tlv
),
310 SOC_SINGLE_TLV("Right HPCOM Mixer DACL1 Playback Volume",
311 DACL1_2_HPRCOM_VOL
, 0, 118, 1, output_stage_tlv
),
313 /* Stereo output controls for direct L-to-L and R-to-R routes */
314 SOC_DOUBLE_R_TLV("Line Line2 Bypass Volume",
315 LINE2L_2_LLOPM_VOL
, LINE2R_2_RLOPM_VOL
,
316 0, 118, 1, output_stage_tlv
),
317 SOC_DOUBLE_R_TLV("Line PGA Bypass Volume",
318 PGAL_2_LLOPM_VOL
, PGAR_2_RLOPM_VOL
,
319 0, 118, 1, output_stage_tlv
),
320 SOC_DOUBLE_R_TLV("Line DAC Playback Volume",
321 DACL1_2_LLOPM_VOL
, DACR1_2_RLOPM_VOL
,
322 0, 118, 1, output_stage_tlv
),
324 SOC_DOUBLE_R_TLV("Mono Line2 Bypass Volume",
325 LINE2L_2_MONOLOPM_VOL
, LINE2R_2_MONOLOPM_VOL
,
326 0, 118, 1, output_stage_tlv
),
327 SOC_DOUBLE_R_TLV("Mono PGA Bypass Volume",
328 PGAL_2_MONOLOPM_VOL
, PGAR_2_MONOLOPM_VOL
,
329 0, 118, 1, output_stage_tlv
),
330 SOC_DOUBLE_R_TLV("Mono DAC Playback Volume",
331 DACL1_2_MONOLOPM_VOL
, DACR1_2_MONOLOPM_VOL
,
332 0, 118, 1, output_stage_tlv
),
334 SOC_DOUBLE_R_TLV("HP Line2 Bypass Volume",
335 LINE2L_2_HPLOUT_VOL
, LINE2R_2_HPROUT_VOL
,
336 0, 118, 1, output_stage_tlv
),
337 SOC_DOUBLE_R_TLV("HP PGA Bypass Volume",
338 PGAL_2_HPLOUT_VOL
, PGAR_2_HPROUT_VOL
,
339 0, 118, 1, output_stage_tlv
),
340 SOC_DOUBLE_R_TLV("HP DAC Playback Volume",
341 DACL1_2_HPLOUT_VOL
, DACR1_2_HPROUT_VOL
,
342 0, 118, 1, output_stage_tlv
),
344 SOC_DOUBLE_R_TLV("HPCOM Line2 Bypass Volume",
345 LINE2L_2_HPLCOM_VOL
, LINE2R_2_HPRCOM_VOL
,
346 0, 118, 1, output_stage_tlv
),
347 SOC_DOUBLE_R_TLV("HPCOM PGA Bypass Volume",
348 PGAL_2_HPLCOM_VOL
, PGAR_2_HPRCOM_VOL
,
349 0, 118, 1, output_stage_tlv
),
350 SOC_DOUBLE_R_TLV("HPCOM DAC Playback Volume",
351 DACL1_2_HPLCOM_VOL
, DACR1_2_HPRCOM_VOL
,
352 0, 118, 1, output_stage_tlv
),
354 /* Output pin mute controls */
355 SOC_DOUBLE_R("Line Playback Switch", LLOPM_CTRL
, RLOPM_CTRL
, 3,
357 SOC_SINGLE("Mono Playback Switch", MONOLOPM_CTRL
, 3, 0x01, 0),
358 SOC_DOUBLE_R("HP Playback Switch", HPLOUT_CTRL
, HPROUT_CTRL
, 3,
360 SOC_DOUBLE_R("HPCOM Playback Switch", HPLCOM_CTRL
, HPRCOM_CTRL
, 3,
364 * Note: enable Automatic input Gain Controller with care. It can
365 * adjust PGA to max value when ADC is on and will never go back.
367 SOC_DOUBLE_R("AGC Switch", LAGC_CTRL_A
, RAGC_CTRL_A
, 7, 0x01, 0),
370 SOC_DOUBLE_R_TLV("PGA Capture Volume", LADC_VOL
, RADC_VOL
,
372 SOC_DOUBLE_R("PGA Capture Switch", LADC_VOL
, RADC_VOL
, 7, 0x01, 1),
374 SOC_ENUM("ADC HPF Cut-off", aic3x_enum
[ADC_HPF_ENUM
]),
378 * Class-D amplifier gain. From 0 to 18 dB in 6 dB steps
380 static DECLARE_TLV_DB_SCALE(classd_amp_tlv
, 0, 600, 0);
382 static const struct snd_kcontrol_new aic3x_classd_amp_gain_ctrl
=
383 SOC_DOUBLE_TLV("Class-D Amplifier Gain", CLASSD_CTRL
, 6, 4, 3, 0, classd_amp_tlv
);
386 static const struct snd_kcontrol_new aic3x_left_dac_mux_controls
=
387 SOC_DAPM_ENUM("Route", aic3x_enum
[LDAC_ENUM
]);
390 static const struct snd_kcontrol_new aic3x_right_dac_mux_controls
=
391 SOC_DAPM_ENUM("Route", aic3x_enum
[RDAC_ENUM
]);
394 static const struct snd_kcontrol_new aic3x_left_hpcom_mux_controls
=
395 SOC_DAPM_ENUM("Route", aic3x_enum
[LHPCOM_ENUM
]);
397 /* Right HPCOM Mux */
398 static const struct snd_kcontrol_new aic3x_right_hpcom_mux_controls
=
399 SOC_DAPM_ENUM("Route", aic3x_enum
[RHPCOM_ENUM
]);
401 /* Left Line Mixer */
402 static const struct snd_kcontrol_new aic3x_left_line_mixer_controls
[] = {
403 SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_LLOPM_VOL
, 7, 1, 0),
404 SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_LLOPM_VOL
, 7, 1, 0),
405 SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_LLOPM_VOL
, 7, 1, 0),
406 SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_LLOPM_VOL
, 7, 1, 0),
407 SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_LLOPM_VOL
, 7, 1, 0),
408 SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_LLOPM_VOL
, 7, 1, 0),
411 /* Right Line Mixer */
412 static const struct snd_kcontrol_new aic3x_right_line_mixer_controls
[] = {
413 SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_RLOPM_VOL
, 7, 1, 0),
414 SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_RLOPM_VOL
, 7, 1, 0),
415 SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_RLOPM_VOL
, 7, 1, 0),
416 SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_RLOPM_VOL
, 7, 1, 0),
417 SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_RLOPM_VOL
, 7, 1, 0),
418 SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_RLOPM_VOL
, 7, 1, 0),
422 static const struct snd_kcontrol_new aic3x_mono_mixer_controls
[] = {
423 SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_MONOLOPM_VOL
, 7, 1, 0),
424 SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_MONOLOPM_VOL
, 7, 1, 0),
425 SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_MONOLOPM_VOL
, 7, 1, 0),
426 SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_MONOLOPM_VOL
, 7, 1, 0),
427 SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_MONOLOPM_VOL
, 7, 1, 0),
428 SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_MONOLOPM_VOL
, 7, 1, 0),
432 static const struct snd_kcontrol_new aic3x_left_hp_mixer_controls
[] = {
433 SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_HPLOUT_VOL
, 7, 1, 0),
434 SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_HPLOUT_VOL
, 7, 1, 0),
435 SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_HPLOUT_VOL
, 7, 1, 0),
436 SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_HPLOUT_VOL
, 7, 1, 0),
437 SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_HPLOUT_VOL
, 7, 1, 0),
438 SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_HPLOUT_VOL
, 7, 1, 0),
442 static const struct snd_kcontrol_new aic3x_right_hp_mixer_controls
[] = {
443 SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_HPROUT_VOL
, 7, 1, 0),
444 SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_HPROUT_VOL
, 7, 1, 0),
445 SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_HPROUT_VOL
, 7, 1, 0),
446 SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_HPROUT_VOL
, 7, 1, 0),
447 SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_HPROUT_VOL
, 7, 1, 0),
448 SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_HPROUT_VOL
, 7, 1, 0),
451 /* Left HPCOM Mixer */
452 static const struct snd_kcontrol_new aic3x_left_hpcom_mixer_controls
[] = {
453 SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_HPLCOM_VOL
, 7, 1, 0),
454 SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_HPLCOM_VOL
, 7, 1, 0),
455 SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_HPLCOM_VOL
, 7, 1, 0),
456 SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_HPLCOM_VOL
, 7, 1, 0),
457 SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_HPLCOM_VOL
, 7, 1, 0),
458 SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_HPLCOM_VOL
, 7, 1, 0),
461 /* Right HPCOM Mixer */
462 static const struct snd_kcontrol_new aic3x_right_hpcom_mixer_controls
[] = {
463 SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_HPRCOM_VOL
, 7, 1, 0),
464 SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_HPRCOM_VOL
, 7, 1, 0),
465 SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_HPRCOM_VOL
, 7, 1, 0),
466 SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_HPRCOM_VOL
, 7, 1, 0),
467 SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_HPRCOM_VOL
, 7, 1, 0),
468 SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_HPRCOM_VOL
, 7, 1, 0),
472 static const struct snd_kcontrol_new aic3x_left_pga_mixer_controls
[] = {
473 SOC_DAPM_SINGLE_AIC3X("Line1L Switch", LINE1L_2_LADC_CTRL
, 3, 1, 1),
474 SOC_DAPM_SINGLE_AIC3X("Line1R Switch", LINE1R_2_LADC_CTRL
, 3, 1, 1),
475 SOC_DAPM_SINGLE_AIC3X("Line2L Switch", LINE2L_2_LADC_CTRL
, 3, 1, 1),
476 SOC_DAPM_SINGLE_AIC3X("Mic3L Switch", MIC3LR_2_LADC_CTRL
, 4, 1, 1),
477 SOC_DAPM_SINGLE_AIC3X("Mic3R Switch", MIC3LR_2_LADC_CTRL
, 0, 1, 1),
480 /* Right PGA Mixer */
481 static const struct snd_kcontrol_new aic3x_right_pga_mixer_controls
[] = {
482 SOC_DAPM_SINGLE_AIC3X("Line1R Switch", LINE1R_2_RADC_CTRL
, 3, 1, 1),
483 SOC_DAPM_SINGLE_AIC3X("Line1L Switch", LINE1L_2_RADC_CTRL
, 3, 1, 1),
484 SOC_DAPM_SINGLE_AIC3X("Line2R Switch", LINE2R_2_RADC_CTRL
, 3, 1, 1),
485 SOC_DAPM_SINGLE_AIC3X("Mic3L Switch", MIC3LR_2_RADC_CTRL
, 4, 1, 1),
486 SOC_DAPM_SINGLE_AIC3X("Mic3R Switch", MIC3LR_2_RADC_CTRL
, 0, 1, 1),
490 static const struct snd_kcontrol_new aic3x_left_line1_mux_controls
=
491 SOC_DAPM_ENUM("Route", aic3x_enum
[LINE1L_ENUM
]);
493 /* Right Line1 Mux */
494 static const struct snd_kcontrol_new aic3x_right_line1_mux_controls
=
495 SOC_DAPM_ENUM("Route", aic3x_enum
[LINE1R_ENUM
]);
498 static const struct snd_kcontrol_new aic3x_left_line2_mux_controls
=
499 SOC_DAPM_ENUM("Route", aic3x_enum
[LINE2L_ENUM
]);
501 /* Right Line2 Mux */
502 static const struct snd_kcontrol_new aic3x_right_line2_mux_controls
=
503 SOC_DAPM_ENUM("Route", aic3x_enum
[LINE2R_ENUM
]);
505 static const struct snd_soc_dapm_widget aic3x_dapm_widgets
[] = {
506 /* Left DAC to Left Outputs */
507 SND_SOC_DAPM_DAC("Left DAC", "Left Playback", DAC_PWR
, 7, 0),
508 SND_SOC_DAPM_MUX("Left DAC Mux", SND_SOC_NOPM
, 0, 0,
509 &aic3x_left_dac_mux_controls
),
510 SND_SOC_DAPM_MUX("Left HPCOM Mux", SND_SOC_NOPM
, 0, 0,
511 &aic3x_left_hpcom_mux_controls
),
512 SND_SOC_DAPM_PGA("Left Line Out", LLOPM_CTRL
, 0, 0, NULL
, 0),
513 SND_SOC_DAPM_PGA("Left HP Out", HPLOUT_CTRL
, 0, 0, NULL
, 0),
514 SND_SOC_DAPM_PGA("Left HP Com", HPLCOM_CTRL
, 0, 0, NULL
, 0),
516 /* Right DAC to Right Outputs */
517 SND_SOC_DAPM_DAC("Right DAC", "Right Playback", DAC_PWR
, 6, 0),
518 SND_SOC_DAPM_MUX("Right DAC Mux", SND_SOC_NOPM
, 0, 0,
519 &aic3x_right_dac_mux_controls
),
520 SND_SOC_DAPM_MUX("Right HPCOM Mux", SND_SOC_NOPM
, 0, 0,
521 &aic3x_right_hpcom_mux_controls
),
522 SND_SOC_DAPM_PGA("Right Line Out", RLOPM_CTRL
, 0, 0, NULL
, 0),
523 SND_SOC_DAPM_PGA("Right HP Out", HPROUT_CTRL
, 0, 0, NULL
, 0),
524 SND_SOC_DAPM_PGA("Right HP Com", HPRCOM_CTRL
, 0, 0, NULL
, 0),
527 SND_SOC_DAPM_PGA("Mono Out", MONOLOPM_CTRL
, 0, 0, NULL
, 0),
529 /* Inputs to Left ADC */
530 SND_SOC_DAPM_ADC("Left ADC", "Left Capture", LINE1L_2_LADC_CTRL
, 2, 0),
531 SND_SOC_DAPM_MIXER("Left PGA Mixer", SND_SOC_NOPM
, 0, 0,
532 &aic3x_left_pga_mixer_controls
[0],
533 ARRAY_SIZE(aic3x_left_pga_mixer_controls
)),
534 SND_SOC_DAPM_MUX("Left Line1L Mux", SND_SOC_NOPM
, 0, 0,
535 &aic3x_left_line1_mux_controls
),
536 SND_SOC_DAPM_MUX("Left Line1R Mux", SND_SOC_NOPM
, 0, 0,
537 &aic3x_left_line1_mux_controls
),
538 SND_SOC_DAPM_MUX("Left Line2L Mux", SND_SOC_NOPM
, 0, 0,
539 &aic3x_left_line2_mux_controls
),
541 /* Inputs to Right ADC */
542 SND_SOC_DAPM_ADC("Right ADC", "Right Capture",
543 LINE1R_2_RADC_CTRL
, 2, 0),
544 SND_SOC_DAPM_MIXER("Right PGA Mixer", SND_SOC_NOPM
, 0, 0,
545 &aic3x_right_pga_mixer_controls
[0],
546 ARRAY_SIZE(aic3x_right_pga_mixer_controls
)),
547 SND_SOC_DAPM_MUX("Right Line1L Mux", SND_SOC_NOPM
, 0, 0,
548 &aic3x_right_line1_mux_controls
),
549 SND_SOC_DAPM_MUX("Right Line1R Mux", SND_SOC_NOPM
, 0, 0,
550 &aic3x_right_line1_mux_controls
),
551 SND_SOC_DAPM_MUX("Right Line2R Mux", SND_SOC_NOPM
, 0, 0,
552 &aic3x_right_line2_mux_controls
),
555 * Not a real mic bias widget but similar function. This is for dynamic
556 * control of GPIO1 digital mic modulator clock output function when
559 SND_SOC_DAPM_REG(snd_soc_dapm_micbias
, "GPIO1 dmic modclk",
560 AIC3X_GPIO1_REG
, 4, 0xf,
561 AIC3X_GPIO1_FUNC_DIGITAL_MIC_MODCLK
,
562 AIC3X_GPIO1_FUNC_DISABLED
),
565 * Also similar function like mic bias. Selects digital mic with
566 * configurable oversampling rate instead of ADC converter.
568 SND_SOC_DAPM_REG(snd_soc_dapm_micbias
, "DMic Rate 128",
569 AIC3X_ASD_INTF_CTRLA
, 0, 3, 1, 0),
570 SND_SOC_DAPM_REG(snd_soc_dapm_micbias
, "DMic Rate 64",
571 AIC3X_ASD_INTF_CTRLA
, 0, 3, 2, 0),
572 SND_SOC_DAPM_REG(snd_soc_dapm_micbias
, "DMic Rate 32",
573 AIC3X_ASD_INTF_CTRLA
, 0, 3, 3, 0),
576 SND_SOC_DAPM_REG(snd_soc_dapm_micbias
, "Mic Bias 2V",
577 MICBIAS_CTRL
, 6, 3, 1, 0),
578 SND_SOC_DAPM_REG(snd_soc_dapm_micbias
, "Mic Bias 2.5V",
579 MICBIAS_CTRL
, 6, 3, 2, 0),
580 SND_SOC_DAPM_REG(snd_soc_dapm_micbias
, "Mic Bias AVDD",
581 MICBIAS_CTRL
, 6, 3, 3, 0),
584 SND_SOC_DAPM_MIXER("Left Line Mixer", SND_SOC_NOPM
, 0, 0,
585 &aic3x_left_line_mixer_controls
[0],
586 ARRAY_SIZE(aic3x_left_line_mixer_controls
)),
587 SND_SOC_DAPM_MIXER("Right Line Mixer", SND_SOC_NOPM
, 0, 0,
588 &aic3x_right_line_mixer_controls
[0],
589 ARRAY_SIZE(aic3x_right_line_mixer_controls
)),
590 SND_SOC_DAPM_MIXER("Mono Mixer", SND_SOC_NOPM
, 0, 0,
591 &aic3x_mono_mixer_controls
[0],
592 ARRAY_SIZE(aic3x_mono_mixer_controls
)),
593 SND_SOC_DAPM_MIXER("Left HP Mixer", SND_SOC_NOPM
, 0, 0,
594 &aic3x_left_hp_mixer_controls
[0],
595 ARRAY_SIZE(aic3x_left_hp_mixer_controls
)),
596 SND_SOC_DAPM_MIXER("Right HP Mixer", SND_SOC_NOPM
, 0, 0,
597 &aic3x_right_hp_mixer_controls
[0],
598 ARRAY_SIZE(aic3x_right_hp_mixer_controls
)),
599 SND_SOC_DAPM_MIXER("Left HPCOM Mixer", SND_SOC_NOPM
, 0, 0,
600 &aic3x_left_hpcom_mixer_controls
[0],
601 ARRAY_SIZE(aic3x_left_hpcom_mixer_controls
)),
602 SND_SOC_DAPM_MIXER("Right HPCOM Mixer", SND_SOC_NOPM
, 0, 0,
603 &aic3x_right_hpcom_mixer_controls
[0],
604 ARRAY_SIZE(aic3x_right_hpcom_mixer_controls
)),
606 SND_SOC_DAPM_OUTPUT("LLOUT"),
607 SND_SOC_DAPM_OUTPUT("RLOUT"),
608 SND_SOC_DAPM_OUTPUT("MONO_LOUT"),
609 SND_SOC_DAPM_OUTPUT("HPLOUT"),
610 SND_SOC_DAPM_OUTPUT("HPROUT"),
611 SND_SOC_DAPM_OUTPUT("HPLCOM"),
612 SND_SOC_DAPM_OUTPUT("HPRCOM"),
614 SND_SOC_DAPM_INPUT("MIC3L"),
615 SND_SOC_DAPM_INPUT("MIC3R"),
616 SND_SOC_DAPM_INPUT("LINE1L"),
617 SND_SOC_DAPM_INPUT("LINE1R"),
618 SND_SOC_DAPM_INPUT("LINE2L"),
619 SND_SOC_DAPM_INPUT("LINE2R"),
622 * Virtual output pin to detection block inside codec. This can be
623 * used to keep codec bias on if gpio or detection features are needed.
624 * Force pin on or construct a path with an input jack and mic bias
627 SND_SOC_DAPM_OUTPUT("Detection"),
630 static const struct snd_soc_dapm_widget aic3007_dapm_widgets
[] = {
631 /* Class-D outputs */
632 SND_SOC_DAPM_PGA("Left Class-D Out", CLASSD_CTRL
, 3, 0, NULL
, 0),
633 SND_SOC_DAPM_PGA("Right Class-D Out", CLASSD_CTRL
, 2, 0, NULL
, 0),
635 SND_SOC_DAPM_OUTPUT("SPOP"),
636 SND_SOC_DAPM_OUTPUT("SPOM"),
639 static const struct snd_soc_dapm_route intercon
[] = {
641 {"Left Line1L Mux", "single-ended", "LINE1L"},
642 {"Left Line1L Mux", "differential", "LINE1L"},
644 {"Left Line2L Mux", "single-ended", "LINE2L"},
645 {"Left Line2L Mux", "differential", "LINE2L"},
647 {"Left PGA Mixer", "Line1L Switch", "Left Line1L Mux"},
648 {"Left PGA Mixer", "Line1R Switch", "Left Line1R Mux"},
649 {"Left PGA Mixer", "Line2L Switch", "Left Line2L Mux"},
650 {"Left PGA Mixer", "Mic3L Switch", "MIC3L"},
651 {"Left PGA Mixer", "Mic3R Switch", "MIC3R"},
653 {"Left ADC", NULL
, "Left PGA Mixer"},
654 {"Left ADC", NULL
, "GPIO1 dmic modclk"},
657 {"Right Line1R Mux", "single-ended", "LINE1R"},
658 {"Right Line1R Mux", "differential", "LINE1R"},
660 {"Right Line2R Mux", "single-ended", "LINE2R"},
661 {"Right Line2R Mux", "differential", "LINE2R"},
663 {"Right PGA Mixer", "Line1L Switch", "Right Line1L Mux"},
664 {"Right PGA Mixer", "Line1R Switch", "Right Line1R Mux"},
665 {"Right PGA Mixer", "Line2R Switch", "Right Line2R Mux"},
666 {"Right PGA Mixer", "Mic3L Switch", "MIC3L"},
667 {"Right PGA Mixer", "Mic3R Switch", "MIC3R"},
669 {"Right ADC", NULL
, "Right PGA Mixer"},
670 {"Right ADC", NULL
, "GPIO1 dmic modclk"},
673 * Logical path between digital mic enable and GPIO1 modulator clock
676 {"GPIO1 dmic modclk", NULL
, "DMic Rate 128"},
677 {"GPIO1 dmic modclk", NULL
, "DMic Rate 64"},
678 {"GPIO1 dmic modclk", NULL
, "DMic Rate 32"},
680 /* Left DAC Output */
681 {"Left DAC Mux", "DAC_L1", "Left DAC"},
682 {"Left DAC Mux", "DAC_L2", "Left DAC"},
683 {"Left DAC Mux", "DAC_L3", "Left DAC"},
685 /* Right DAC Output */
686 {"Right DAC Mux", "DAC_R1", "Right DAC"},
687 {"Right DAC Mux", "DAC_R2", "Right DAC"},
688 {"Right DAC Mux", "DAC_R3", "Right DAC"},
690 /* Left Line Output */
691 {"Left Line Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
692 {"Left Line Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
693 {"Left Line Mixer", "DACL1 Switch", "Left DAC Mux"},
694 {"Left Line Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
695 {"Left Line Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
696 {"Left Line Mixer", "DACR1 Switch", "Right DAC Mux"},
698 {"Left Line Out", NULL
, "Left Line Mixer"},
699 {"Left Line Out", NULL
, "Left DAC Mux"},
700 {"LLOUT", NULL
, "Left Line Out"},
702 /* Right Line Output */
703 {"Right Line Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
704 {"Right Line Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
705 {"Right Line Mixer", "DACL1 Switch", "Left DAC Mux"},
706 {"Right Line Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
707 {"Right Line Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
708 {"Right Line Mixer", "DACR1 Switch", "Right DAC Mux"},
710 {"Right Line Out", NULL
, "Right Line Mixer"},
711 {"Right Line Out", NULL
, "Right DAC Mux"},
712 {"RLOUT", NULL
, "Right Line Out"},
715 {"Mono Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
716 {"Mono Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
717 {"Mono Mixer", "DACL1 Switch", "Left DAC Mux"},
718 {"Mono Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
719 {"Mono Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
720 {"Mono Mixer", "DACR1 Switch", "Right DAC Mux"},
722 {"Mono Out", NULL
, "Mono Mixer"},
723 {"MONO_LOUT", NULL
, "Mono Out"},
726 {"Left HP Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
727 {"Left HP Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
728 {"Left HP Mixer", "DACL1 Switch", "Left DAC Mux"},
729 {"Left HP Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
730 {"Left HP Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
731 {"Left HP Mixer", "DACR1 Switch", "Right DAC Mux"},
733 {"Left HP Out", NULL
, "Left HP Mixer"},
734 {"Left HP Out", NULL
, "Left DAC Mux"},
735 {"HPLOUT", NULL
, "Left HP Out"},
737 /* Right HP Output */
738 {"Right HP Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
739 {"Right HP Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
740 {"Right HP Mixer", "DACL1 Switch", "Left DAC Mux"},
741 {"Right HP Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
742 {"Right HP Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
743 {"Right HP Mixer", "DACR1 Switch", "Right DAC Mux"},
745 {"Right HP Out", NULL
, "Right HP Mixer"},
746 {"Right HP Out", NULL
, "Right DAC Mux"},
747 {"HPROUT", NULL
, "Right HP Out"},
749 /* Left HPCOM Output */
750 {"Left HPCOM Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
751 {"Left HPCOM Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
752 {"Left HPCOM Mixer", "DACL1 Switch", "Left DAC Mux"},
753 {"Left HPCOM Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
754 {"Left HPCOM Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
755 {"Left HPCOM Mixer", "DACR1 Switch", "Right DAC Mux"},
757 {"Left HPCOM Mux", "differential of HPLOUT", "Left HP Mixer"},
758 {"Left HPCOM Mux", "constant VCM", "Left HPCOM Mixer"},
759 {"Left HPCOM Mux", "single-ended", "Left HPCOM Mixer"},
760 {"Left HP Com", NULL
, "Left HPCOM Mux"},
761 {"HPLCOM", NULL
, "Left HP Com"},
763 /* Right HPCOM Output */
764 {"Right HPCOM Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
765 {"Right HPCOM Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
766 {"Right HPCOM Mixer", "DACL1 Switch", "Left DAC Mux"},
767 {"Right HPCOM Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
768 {"Right HPCOM Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
769 {"Right HPCOM Mixer", "DACR1 Switch", "Right DAC Mux"},
771 {"Right HPCOM Mux", "differential of HPROUT", "Right HP Mixer"},
772 {"Right HPCOM Mux", "constant VCM", "Right HPCOM Mixer"},
773 {"Right HPCOM Mux", "single-ended", "Right HPCOM Mixer"},
774 {"Right HPCOM Mux", "differential of HPLCOM", "Left HPCOM Mixer"},
775 {"Right HPCOM Mux", "external feedback", "Right HPCOM Mixer"},
776 {"Right HP Com", NULL
, "Right HPCOM Mux"},
777 {"HPRCOM", NULL
, "Right HP Com"},
780 static const struct snd_soc_dapm_route intercon_3007
[] = {
781 /* Class-D outputs */
782 {"Left Class-D Out", NULL
, "Left Line Out"},
783 {"Right Class-D Out", NULL
, "Left Line Out"},
784 {"SPOP", NULL
, "Left Class-D Out"},
785 {"SPOM", NULL
, "Right Class-D Out"},
788 static int aic3x_add_widgets(struct snd_soc_codec
*codec
)
790 struct aic3x_priv
*aic3x
= snd_soc_codec_get_drvdata(codec
);
792 snd_soc_dapm_new_controls(codec
, aic3x_dapm_widgets
,
793 ARRAY_SIZE(aic3x_dapm_widgets
));
795 /* set up audio path interconnects */
796 snd_soc_dapm_add_routes(codec
, intercon
, ARRAY_SIZE(intercon
));
798 if (aic3x
->model
== AIC3X_MODEL_3007
) {
799 snd_soc_dapm_new_controls(codec
, aic3007_dapm_widgets
,
800 ARRAY_SIZE(aic3007_dapm_widgets
));
801 snd_soc_dapm_add_routes(codec
, intercon_3007
, ARRAY_SIZE(intercon_3007
));
807 static int aic3x_hw_params(struct snd_pcm_substream
*substream
,
808 struct snd_pcm_hw_params
*params
,
809 struct snd_soc_dai
*dai
)
811 struct snd_soc_pcm_runtime
*rtd
= substream
->private_data
;
812 struct snd_soc_codec
*codec
=rtd
->codec
;
813 struct aic3x_priv
*aic3x
= snd_soc_codec_get_drvdata(codec
);
814 int codec_clk
= 0, bypass_pll
= 0, fsref
, last_clk
= 0;
815 u8 data
, j
, r
, p
, pll_q
, pll_p
= 1, pll_r
= 1, pll_j
= 1;
820 /* select data word length */
821 data
= snd_soc_read(codec
, AIC3X_ASD_INTF_CTRLB
) & (~(0x3 << 4));
822 switch (params_format(params
)) {
823 case SNDRV_PCM_FORMAT_S16_LE
:
825 case SNDRV_PCM_FORMAT_S20_3LE
:
828 case SNDRV_PCM_FORMAT_S24_LE
:
831 case SNDRV_PCM_FORMAT_S32_LE
:
835 snd_soc_write(codec
, AIC3X_ASD_INTF_CTRLB
, data
);
837 /* Fsref can be 44100 or 48000 */
838 fsref
= (params_rate(params
) % 11025 == 0) ? 44100 : 48000;
840 /* Try to find a value for Q which allows us to bypass the PLL and
841 * generate CODEC_CLK directly. */
842 for (pll_q
= 2; pll_q
< 18; pll_q
++)
843 if (aic3x
->sysclk
/ (128 * pll_q
) == fsref
) {
850 snd_soc_write(codec
, AIC3X_PLL_PROGA_REG
, pll_q
<< PLLQ_SHIFT
);
851 snd_soc_write(codec
, AIC3X_GPIOB_REG
, CODEC_CLKIN_CLKDIV
);
852 /* disable PLL if it is bypassed */
853 reg
= snd_soc_read(codec
, AIC3X_PLL_PROGA_REG
);
854 snd_soc_write(codec
, AIC3X_PLL_PROGA_REG
, reg
& ~PLL_ENABLE
);
857 snd_soc_write(codec
, AIC3X_GPIOB_REG
, CODEC_CLKIN_PLLDIV
);
858 /* enable PLL when it is used */
859 reg
= snd_soc_read(codec
, AIC3X_PLL_PROGA_REG
);
860 snd_soc_write(codec
, AIC3X_PLL_PROGA_REG
, reg
| PLL_ENABLE
);
863 /* Route Left DAC to left channel input and
864 * right DAC to right channel input */
865 data
= (LDAC2LCH
| RDAC2RCH
);
866 data
|= (fsref
== 44100) ? FSREF_44100
: FSREF_48000
;
867 if (params_rate(params
) >= 64000)
868 data
|= DUAL_RATE_MODE
;
869 snd_soc_write(codec
, AIC3X_CODEC_DATAPATH_REG
, data
);
871 /* codec sample rate select */
872 data
= (fsref
* 20) / params_rate(params
);
873 if (params_rate(params
) < 64000)
878 snd_soc_write(codec
, AIC3X_SAMPLE_RATE_SEL_REG
, data
);
883 /* Use PLL, compute apropriate setup for j, d, r and p, the closest
884 * one wins the game. Try with d==0 first, next with d!=0.
885 * Constraints for j are according to the datasheet.
886 * The sysclk is divided by 1000 to prevent integer overflows.
889 codec_clk
= (2048 * fsref
) / (aic3x
->sysclk
/ 1000);
891 for (r
= 1; r
<= 16; r
++)
892 for (p
= 1; p
<= 8; p
++) {
893 for (j
= 4; j
<= 55; j
++) {
894 /* This is actually 1000*((j+(d/10000))*r)/p
895 * The term had to be converted to get
896 * rid of the division by 10000; d = 0 here
898 int tmp_clk
= (1000 * j
* r
) / p
;
900 /* Check whether this values get closer than
901 * the best ones we had before
903 if (abs(codec_clk
- tmp_clk
) <
904 abs(codec_clk
- last_clk
)) {
905 pll_j
= j
; pll_d
= 0;
906 pll_r
= r
; pll_p
= p
;
910 /* Early exit for exact matches */
911 if (tmp_clk
== codec_clk
)
916 /* try with d != 0 */
917 for (p
= 1; p
<= 8; p
++) {
918 j
= codec_clk
* p
/ 1000;
923 /* do not use codec_clk here since we'd loose precision */
924 d
= ((2048 * p
* fsref
) - j
* aic3x
->sysclk
)
925 * 100 / (aic3x
->sysclk
/100);
927 clk
= (10000 * j
+ d
) / (10 * p
);
929 /* check whether this values get closer than the best
930 * ones we had before */
931 if (abs(codec_clk
- clk
) < abs(codec_clk
- last_clk
)) {
932 pll_j
= j
; pll_d
= d
; pll_r
= 1; pll_p
= p
;
936 /* Early exit for exact matches */
937 if (clk
== codec_clk
)
942 printk(KERN_ERR
"%s(): unable to setup PLL\n", __func__
);
947 data
= snd_soc_read(codec
, AIC3X_PLL_PROGA_REG
);
948 snd_soc_write(codec
, AIC3X_PLL_PROGA_REG
,
949 data
| (pll_p
<< PLLP_SHIFT
));
950 snd_soc_write(codec
, AIC3X_OVRF_STATUS_AND_PLLR_REG
,
951 pll_r
<< PLLR_SHIFT
);
952 snd_soc_write(codec
, AIC3X_PLL_PROGB_REG
, pll_j
<< PLLJ_SHIFT
);
953 snd_soc_write(codec
, AIC3X_PLL_PROGC_REG
,
954 (pll_d
>> 6) << PLLD_MSB_SHIFT
);
955 snd_soc_write(codec
, AIC3X_PLL_PROGD_REG
,
956 (pll_d
& 0x3F) << PLLD_LSB_SHIFT
);
961 static int aic3x_mute(struct snd_soc_dai
*dai
, int mute
)
963 struct snd_soc_codec
*codec
= dai
->codec
;
964 u8 ldac_reg
= snd_soc_read(codec
, LDAC_VOL
) & ~MUTE_ON
;
965 u8 rdac_reg
= snd_soc_read(codec
, RDAC_VOL
) & ~MUTE_ON
;
968 snd_soc_write(codec
, LDAC_VOL
, ldac_reg
| MUTE_ON
);
969 snd_soc_write(codec
, RDAC_VOL
, rdac_reg
| MUTE_ON
);
971 snd_soc_write(codec
, LDAC_VOL
, ldac_reg
);
972 snd_soc_write(codec
, RDAC_VOL
, rdac_reg
);
978 static int aic3x_set_dai_sysclk(struct snd_soc_dai
*codec_dai
,
979 int clk_id
, unsigned int freq
, int dir
)
981 struct snd_soc_codec
*codec
= codec_dai
->codec
;
982 struct aic3x_priv
*aic3x
= snd_soc_codec_get_drvdata(codec
);
984 aic3x
->sysclk
= freq
;
988 static int aic3x_set_dai_fmt(struct snd_soc_dai
*codec_dai
,
991 struct snd_soc_codec
*codec
= codec_dai
->codec
;
992 struct aic3x_priv
*aic3x
= snd_soc_codec_get_drvdata(codec
);
993 u8 iface_areg
, iface_breg
;
996 iface_areg
= snd_soc_read(codec
, AIC3X_ASD_INTF_CTRLA
) & 0x3f;
997 iface_breg
= snd_soc_read(codec
, AIC3X_ASD_INTF_CTRLB
) & 0x3f;
999 /* set master/slave audio interface */
1000 switch (fmt
& SND_SOC_DAIFMT_MASTER_MASK
) {
1001 case SND_SOC_DAIFMT_CBM_CFM
:
1003 iface_areg
|= BIT_CLK_MASTER
| WORD_CLK_MASTER
;
1005 case SND_SOC_DAIFMT_CBS_CFS
:
1013 * match both interface format and signal polarities since they
1016 switch (fmt
& (SND_SOC_DAIFMT_FORMAT_MASK
|
1017 SND_SOC_DAIFMT_INV_MASK
)) {
1018 case (SND_SOC_DAIFMT_I2S
| SND_SOC_DAIFMT_NB_NF
):
1020 case (SND_SOC_DAIFMT_DSP_A
| SND_SOC_DAIFMT_IB_NF
):
1022 case (SND_SOC_DAIFMT_DSP_B
| SND_SOC_DAIFMT_IB_NF
):
1023 iface_breg
|= (0x01 << 6);
1025 case (SND_SOC_DAIFMT_RIGHT_J
| SND_SOC_DAIFMT_NB_NF
):
1026 iface_breg
|= (0x02 << 6);
1028 case (SND_SOC_DAIFMT_LEFT_J
| SND_SOC_DAIFMT_NB_NF
):
1029 iface_breg
|= (0x03 << 6);
1036 snd_soc_write(codec
, AIC3X_ASD_INTF_CTRLA
, iface_areg
);
1037 snd_soc_write(codec
, AIC3X_ASD_INTF_CTRLB
, iface_breg
);
1038 snd_soc_write(codec
, AIC3X_ASD_INTF_CTRLC
, delay
);
1043 static int aic3x_init_3007(struct snd_soc_codec
*codec
)
1045 u8 tmp1
, tmp2
, *cache
= codec
->reg_cache
;
1048 * There is no need to cache writes to undocumented page 0xD but
1049 * respective page 0 register cache entries must be preserved
1053 /* Class-D speaker driver init; datasheet p. 46 */
1054 snd_soc_write(codec
, AIC3X_PAGE_SELECT
, 0x0D);
1055 snd_soc_write(codec
, 0xD, 0x0D);
1056 snd_soc_write(codec
, 0x8, 0x5C);
1057 snd_soc_write(codec
, 0x8, 0x5D);
1058 snd_soc_write(codec
, 0x8, 0x5C);
1059 snd_soc_write(codec
, AIC3X_PAGE_SELECT
, 0x00);
1066 static int aic3x_regulator_event(struct notifier_block
*nb
,
1067 unsigned long event
, void *data
)
1069 struct aic3x_disable_nb
*disable_nb
=
1070 container_of(nb
, struct aic3x_disable_nb
, nb
);
1071 struct aic3x_priv
*aic3x
= disable_nb
->aic3x
;
1073 if (event
& REGULATOR_EVENT_DISABLE
) {
1075 * Put codec to reset and require cache sync as at least one
1076 * of the supplies was disabled
1078 if (aic3x
->gpio_reset
>= 0)
1079 gpio_set_value(aic3x
->gpio_reset
, 0);
1080 aic3x
->codec
->cache_sync
= 1;
1086 static int aic3x_set_power(struct snd_soc_codec
*codec
, int power
)
1088 struct aic3x_priv
*aic3x
= snd_soc_codec_get_drvdata(codec
);
1090 u8
*cache
= codec
->reg_cache
;
1093 ret
= regulator_bulk_enable(ARRAY_SIZE(aic3x
->supplies
),
1099 * Reset release and cache sync is necessary only if some
1100 * supply was off or if there were cached writes
1102 if (!codec
->cache_sync
)
1105 if (aic3x
->gpio_reset
>= 0) {
1107 gpio_set_value(aic3x
->gpio_reset
, 1);
1110 /* Sync reg_cache with the hardware */
1111 codec
->cache_only
= 0;
1112 for (i
= 0; i
< ARRAY_SIZE(aic3x_reg
); i
++)
1113 snd_soc_write(codec
, i
, cache
[i
]);
1114 if (aic3x
->model
== AIC3X_MODEL_3007
)
1115 aic3x_init_3007(codec
);
1116 codec
->cache_sync
= 0;
1119 /* HW writes are needless when bias is off */
1120 codec
->cache_only
= 1;
1121 ret
= regulator_bulk_disable(ARRAY_SIZE(aic3x
->supplies
),
1128 static int aic3x_set_bias_level(struct snd_soc_codec
*codec
,
1129 enum snd_soc_bias_level level
)
1131 struct aic3x_priv
*aic3x
= snd_soc_codec_get_drvdata(codec
);
1135 case SND_SOC_BIAS_ON
:
1137 case SND_SOC_BIAS_PREPARE
:
1138 if (codec
->bias_level
== SND_SOC_BIAS_STANDBY
&&
1141 reg
= snd_soc_read(codec
, AIC3X_PLL_PROGA_REG
);
1142 snd_soc_write(codec
, AIC3X_PLL_PROGA_REG
,
1146 case SND_SOC_BIAS_STANDBY
:
1148 aic3x_set_power(codec
, 1);
1149 if (codec
->bias_level
== SND_SOC_BIAS_PREPARE
&&
1152 reg
= snd_soc_read(codec
, AIC3X_PLL_PROGA_REG
);
1153 snd_soc_write(codec
, AIC3X_PLL_PROGA_REG
,
1157 case SND_SOC_BIAS_OFF
:
1159 aic3x_set_power(codec
, 0);
1162 codec
->bias_level
= level
;
1167 void aic3x_set_gpio(struct snd_soc_codec
*codec
, int gpio
, int state
)
1169 u8 reg
= gpio
? AIC3X_GPIO2_REG
: AIC3X_GPIO1_REG
;
1170 u8 bit
= gpio
? 3: 0;
1171 u8 val
= snd_soc_read(codec
, reg
) & ~(1 << bit
);
1172 snd_soc_write(codec
, reg
, val
| (!!state
<< bit
));
1174 EXPORT_SYMBOL_GPL(aic3x_set_gpio
);
1176 int aic3x_get_gpio(struct snd_soc_codec
*codec
, int gpio
)
1178 u8 reg
= gpio
? AIC3X_GPIO2_REG
: AIC3X_GPIO1_REG
;
1179 u8 val
, bit
= gpio
? 2: 1;
1181 aic3x_read(codec
, reg
, &val
);
1182 return (val
>> bit
) & 1;
1184 EXPORT_SYMBOL_GPL(aic3x_get_gpio
);
1186 void aic3x_set_headset_detection(struct snd_soc_codec
*codec
, int detect
,
1187 int headset_debounce
, int button_debounce
)
1191 val
= ((detect
& AIC3X_HEADSET_DETECT_MASK
)
1192 << AIC3X_HEADSET_DETECT_SHIFT
) |
1193 ((headset_debounce
& AIC3X_HEADSET_DEBOUNCE_MASK
)
1194 << AIC3X_HEADSET_DEBOUNCE_SHIFT
) |
1195 ((button_debounce
& AIC3X_BUTTON_DEBOUNCE_MASK
)
1196 << AIC3X_BUTTON_DEBOUNCE_SHIFT
);
1198 if (detect
& AIC3X_HEADSET_DETECT_MASK
)
1199 val
|= AIC3X_HEADSET_DETECT_ENABLED
;
1201 snd_soc_write(codec
, AIC3X_HEADSET_DETECT_CTRL_A
, val
);
1203 EXPORT_SYMBOL_GPL(aic3x_set_headset_detection
);
1205 int aic3x_headset_detected(struct snd_soc_codec
*codec
)
1208 aic3x_read(codec
, AIC3X_HEADSET_DETECT_CTRL_B
, &val
);
1209 return (val
>> 4) & 1;
1211 EXPORT_SYMBOL_GPL(aic3x_headset_detected
);
1213 int aic3x_button_pressed(struct snd_soc_codec
*codec
)
1216 aic3x_read(codec
, AIC3X_HEADSET_DETECT_CTRL_B
, &val
);
1217 return (val
>> 5) & 1;
1219 EXPORT_SYMBOL_GPL(aic3x_button_pressed
);
1221 #define AIC3X_RATES SNDRV_PCM_RATE_8000_96000
1222 #define AIC3X_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE | \
1223 SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S32_LE)
1225 static struct snd_soc_dai_ops aic3x_dai_ops
= {
1226 .hw_params
= aic3x_hw_params
,
1227 .digital_mute
= aic3x_mute
,
1228 .set_sysclk
= aic3x_set_dai_sysclk
,
1229 .set_fmt
= aic3x_set_dai_fmt
,
1232 static struct snd_soc_dai_driver aic3x_dai
= {
1233 .name
= "tlv320aic3x-hifi",
1235 .stream_name
= "Playback",
1238 .rates
= AIC3X_RATES
,
1239 .formats
= AIC3X_FORMATS
,},
1241 .stream_name
= "Capture",
1244 .rates
= AIC3X_RATES
,
1245 .formats
= AIC3X_FORMATS
,},
1246 .ops
= &aic3x_dai_ops
,
1247 .symmetric_rates
= 1,
1250 static int aic3x_suspend(struct snd_soc_codec
*codec
, pm_message_t state
)
1252 aic3x_set_bias_level(codec
, SND_SOC_BIAS_OFF
);
1257 static int aic3x_resume(struct snd_soc_codec
*codec
)
1259 aic3x_set_bias_level(codec
, SND_SOC_BIAS_STANDBY
);
1265 * initialise the AIC3X driver
1266 * register the mixer and dsp interfaces with the kernel
1268 static int aic3x_init(struct snd_soc_codec
*codec
)
1270 struct aic3x_priv
*aic3x
= snd_soc_codec_get_drvdata(codec
);
1273 snd_soc_write(codec
, AIC3X_PAGE_SELECT
, PAGE0_SELECT
);
1274 snd_soc_write(codec
, AIC3X_RESET
, SOFT_RESET
);
1276 /* DAC default volume and mute */
1277 snd_soc_write(codec
, LDAC_VOL
, DEFAULT_VOL
| MUTE_ON
);
1278 snd_soc_write(codec
, RDAC_VOL
, DEFAULT_VOL
| MUTE_ON
);
1280 /* DAC to HP default volume and route to Output mixer */
1281 snd_soc_write(codec
, DACL1_2_HPLOUT_VOL
, DEFAULT_VOL
| ROUTE_ON
);
1282 snd_soc_write(codec
, DACR1_2_HPROUT_VOL
, DEFAULT_VOL
| ROUTE_ON
);
1283 snd_soc_write(codec
, DACL1_2_HPLCOM_VOL
, DEFAULT_VOL
| ROUTE_ON
);
1284 snd_soc_write(codec
, DACR1_2_HPRCOM_VOL
, DEFAULT_VOL
| ROUTE_ON
);
1285 /* DAC to Line Out default volume and route to Output mixer */
1286 snd_soc_write(codec
, DACL1_2_LLOPM_VOL
, DEFAULT_VOL
| ROUTE_ON
);
1287 snd_soc_write(codec
, DACR1_2_RLOPM_VOL
, DEFAULT_VOL
| ROUTE_ON
);
1288 /* DAC to Mono Line Out default volume and route to Output mixer */
1289 snd_soc_write(codec
, DACL1_2_MONOLOPM_VOL
, DEFAULT_VOL
| ROUTE_ON
);
1290 snd_soc_write(codec
, DACR1_2_MONOLOPM_VOL
, DEFAULT_VOL
| ROUTE_ON
);
1292 /* unmute all outputs */
1293 reg
= snd_soc_read(codec
, LLOPM_CTRL
);
1294 snd_soc_write(codec
, LLOPM_CTRL
, reg
| UNMUTE
);
1295 reg
= snd_soc_read(codec
, RLOPM_CTRL
);
1296 snd_soc_write(codec
, RLOPM_CTRL
, reg
| UNMUTE
);
1297 reg
= snd_soc_read(codec
, MONOLOPM_CTRL
);
1298 snd_soc_write(codec
, MONOLOPM_CTRL
, reg
| UNMUTE
);
1299 reg
= snd_soc_read(codec
, HPLOUT_CTRL
);
1300 snd_soc_write(codec
, HPLOUT_CTRL
, reg
| UNMUTE
);
1301 reg
= snd_soc_read(codec
, HPROUT_CTRL
);
1302 snd_soc_write(codec
, HPROUT_CTRL
, reg
| UNMUTE
);
1303 reg
= snd_soc_read(codec
, HPLCOM_CTRL
);
1304 snd_soc_write(codec
, HPLCOM_CTRL
, reg
| UNMUTE
);
1305 reg
= snd_soc_read(codec
, HPRCOM_CTRL
);
1306 snd_soc_write(codec
, HPRCOM_CTRL
, reg
| UNMUTE
);
1308 /* ADC default volume and unmute */
1309 snd_soc_write(codec
, LADC_VOL
, DEFAULT_GAIN
);
1310 snd_soc_write(codec
, RADC_VOL
, DEFAULT_GAIN
);
1311 /* By default route Line1 to ADC PGA mixer */
1312 snd_soc_write(codec
, LINE1L_2_LADC_CTRL
, 0x0);
1313 snd_soc_write(codec
, LINE1R_2_RADC_CTRL
, 0x0);
1315 /* PGA to HP Bypass default volume, disconnect from Output Mixer */
1316 snd_soc_write(codec
, PGAL_2_HPLOUT_VOL
, DEFAULT_VOL
);
1317 snd_soc_write(codec
, PGAR_2_HPROUT_VOL
, DEFAULT_VOL
);
1318 snd_soc_write(codec
, PGAL_2_HPLCOM_VOL
, DEFAULT_VOL
);
1319 snd_soc_write(codec
, PGAR_2_HPRCOM_VOL
, DEFAULT_VOL
);
1320 /* PGA to Line Out default volume, disconnect from Output Mixer */
1321 snd_soc_write(codec
, PGAL_2_LLOPM_VOL
, DEFAULT_VOL
);
1322 snd_soc_write(codec
, PGAR_2_RLOPM_VOL
, DEFAULT_VOL
);
1323 /* PGA to Mono Line Out default volume, disconnect from Output Mixer */
1324 snd_soc_write(codec
, PGAL_2_MONOLOPM_VOL
, DEFAULT_VOL
);
1325 snd_soc_write(codec
, PGAR_2_MONOLOPM_VOL
, DEFAULT_VOL
);
1327 /* Line2 to HP Bypass default volume, disconnect from Output Mixer */
1328 snd_soc_write(codec
, LINE2L_2_HPLOUT_VOL
, DEFAULT_VOL
);
1329 snd_soc_write(codec
, LINE2R_2_HPROUT_VOL
, DEFAULT_VOL
);
1330 snd_soc_write(codec
, LINE2L_2_HPLCOM_VOL
, DEFAULT_VOL
);
1331 snd_soc_write(codec
, LINE2R_2_HPRCOM_VOL
, DEFAULT_VOL
);
1332 /* Line2 Line Out default volume, disconnect from Output Mixer */
1333 snd_soc_write(codec
, LINE2L_2_LLOPM_VOL
, DEFAULT_VOL
);
1334 snd_soc_write(codec
, LINE2R_2_RLOPM_VOL
, DEFAULT_VOL
);
1335 /* Line2 to Mono Out default volume, disconnect from Output Mixer */
1336 snd_soc_write(codec
, LINE2L_2_MONOLOPM_VOL
, DEFAULT_VOL
);
1337 snd_soc_write(codec
, LINE2R_2_MONOLOPM_VOL
, DEFAULT_VOL
);
1339 if (aic3x
->model
== AIC3X_MODEL_3007
) {
1340 aic3x_init_3007(codec
);
1341 snd_soc_write(codec
, CLASSD_CTRL
, 0);
1347 static int aic3x_probe(struct snd_soc_codec
*codec
)
1349 struct aic3x_priv
*aic3x
= snd_soc_codec_get_drvdata(codec
);
1352 codec
->control_data
= aic3x
->control_data
;
1353 aic3x
->codec
= codec
;
1354 codec
->idle_bias_off
= 1;
1356 ret
= snd_soc_codec_set_cache_io(codec
, 8, 8, aic3x
->control_type
);
1358 dev_err(codec
->dev
, "Failed to set cache I/O: %d\n", ret
);
1362 if (aic3x
->gpio_reset
>= 0) {
1363 ret
= gpio_request(aic3x
->gpio_reset
, "tlv320aic3x reset");
1366 gpio_direction_output(aic3x
->gpio_reset
, 0);
1369 for (i
= 0; i
< ARRAY_SIZE(aic3x
->supplies
); i
++)
1370 aic3x
->supplies
[i
].supply
= aic3x_supply_names
[i
];
1372 ret
= regulator_bulk_get(codec
->dev
, ARRAY_SIZE(aic3x
->supplies
),
1375 dev_err(codec
->dev
, "Failed to request supplies: %d\n", ret
);
1378 for (i
= 0; i
< ARRAY_SIZE(aic3x
->supplies
); i
++) {
1379 aic3x
->disable_nb
[i
].nb
.notifier_call
= aic3x_regulator_event
;
1380 aic3x
->disable_nb
[i
].aic3x
= aic3x
;
1381 ret
= regulator_register_notifier(aic3x
->supplies
[i
].consumer
,
1382 &aic3x
->disable_nb
[i
].nb
);
1385 "Failed to request regulator notifier: %d\n",
1391 codec
->cache_only
= 1;
1395 /* setup GPIO functions */
1396 snd_soc_write(codec
, AIC3X_GPIO1_REG
,
1397 (aic3x
->setup
->gpio_func
[0] & 0xf) << 4);
1398 snd_soc_write(codec
, AIC3X_GPIO2_REG
,
1399 (aic3x
->setup
->gpio_func
[1] & 0xf) << 4);
1402 snd_soc_add_controls(codec
, aic3x_snd_controls
,
1403 ARRAY_SIZE(aic3x_snd_controls
));
1404 if (aic3x
->model
== AIC3X_MODEL_3007
)
1405 snd_soc_add_controls(codec
, &aic3x_classd_amp_gain_ctrl
, 1);
1407 aic3x_add_widgets(codec
);
1413 regulator_unregister_notifier(aic3x
->supplies
[i
].consumer
,
1414 &aic3x
->disable_nb
[i
].nb
);
1415 regulator_bulk_free(ARRAY_SIZE(aic3x
->supplies
), aic3x
->supplies
);
1417 if (aic3x
->gpio_reset
>= 0)
1418 gpio_free(aic3x
->gpio_reset
);
1424 static int aic3x_remove(struct snd_soc_codec
*codec
)
1426 struct aic3x_priv
*aic3x
= snd_soc_codec_get_drvdata(codec
);
1429 aic3x_set_bias_level(codec
, SND_SOC_BIAS_OFF
);
1430 if (aic3x
->gpio_reset
>= 0) {
1431 gpio_set_value(aic3x
->gpio_reset
, 0);
1432 gpio_free(aic3x
->gpio_reset
);
1434 for (i
= 0; i
< ARRAY_SIZE(aic3x
->supplies
); i
++)
1435 regulator_unregister_notifier(aic3x
->supplies
[i
].consumer
,
1436 &aic3x
->disable_nb
[i
].nb
);
1437 regulator_bulk_free(ARRAY_SIZE(aic3x
->supplies
), aic3x
->supplies
);
1442 static struct snd_soc_codec_driver soc_codec_dev_aic3x
= {
1443 .set_bias_level
= aic3x_set_bias_level
,
1444 .reg_cache_size
= ARRAY_SIZE(aic3x_reg
),
1445 .reg_word_size
= sizeof(u8
),
1446 .reg_cache_default
= aic3x_reg
,
1447 .probe
= aic3x_probe
,
1448 .remove
= aic3x_remove
,
1449 .suspend
= aic3x_suspend
,
1450 .resume
= aic3x_resume
,
1453 #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
1455 * AIC3X 2 wire address can be up to 4 devices with device addresses
1456 * 0x18, 0x19, 0x1A, 0x1B
1459 static const struct i2c_device_id aic3x_i2c_id
[] = {
1460 [AIC3X_MODEL_3X
] = { "tlv320aic3x", 0 },
1461 [AIC3X_MODEL_33
] = { "tlv320aic33", 0 },
1462 [AIC3X_MODEL_3007
] = { "tlv320aic3007", 0 },
1465 MODULE_DEVICE_TABLE(i2c
, aic3x_i2c_id
);
1468 * If the i2c layer weren't so broken, we could pass this kind of data
1471 static int aic3x_i2c_probe(struct i2c_client
*i2c
,
1472 const struct i2c_device_id
*id
)
1474 struct aic3x_pdata
*pdata
= i2c
->dev
.platform_data
;
1475 struct aic3x_priv
*aic3x
;
1477 const struct i2c_device_id
*tbl
;
1479 aic3x
= kzalloc(sizeof(struct aic3x_priv
), GFP_KERNEL
);
1480 if (aic3x
== NULL
) {
1481 dev_err(&i2c
->dev
, "failed to create private data\n");
1485 aic3x
->control_data
= i2c
;
1486 aic3x
->control_type
= SND_SOC_I2C
;
1488 i2c_set_clientdata(i2c
, aic3x
);
1490 aic3x
->gpio_reset
= pdata
->gpio_reset
;
1491 aic3x
->setup
= pdata
->setup
;
1493 aic3x
->gpio_reset
= -1;
1496 for (tbl
= aic3x_i2c_id
; tbl
->name
[0]; tbl
++) {
1497 if (!strcmp(tbl
->name
, id
->name
))
1500 aic3x
->model
= tbl
- aic3x_i2c_id
;
1502 ret
= snd_soc_register_codec(&i2c
->dev
,
1503 &soc_codec_dev_aic3x
, &aic3x_dai
, 1);
1509 static int aic3x_i2c_remove(struct i2c_client
*client
)
1511 snd_soc_unregister_codec(&client
->dev
);
1512 kfree(i2c_get_clientdata(client
));
1516 /* machine i2c codec control layer */
1517 static struct i2c_driver aic3x_i2c_driver
= {
1519 .name
= "tlv320aic3x-codec",
1520 .owner
= THIS_MODULE
,
1522 .probe
= aic3x_i2c_probe
,
1523 .remove
= aic3x_i2c_remove
,
1524 .id_table
= aic3x_i2c_id
,
1527 static inline void aic3x_i2c_init(void)
1531 ret
= i2c_add_driver(&aic3x_i2c_driver
);
1533 printk(KERN_ERR
"%s: error regsitering i2c driver, %d\n",
1537 static inline void aic3x_i2c_exit(void)
1539 i2c_del_driver(&aic3x_i2c_driver
);
1543 static int __init
aic3x_modinit(void)
1546 #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
1547 ret
= i2c_add_driver(&aic3x_i2c_driver
);
1549 printk(KERN_ERR
"Failed to register TLV320AIC3x I2C driver: %d\n",
1555 module_init(aic3x_modinit
);
1557 static void __exit
aic3x_exit(void)
1559 #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
1560 i2c_del_driver(&aic3x_i2c_driver
);
1563 module_exit(aic3x_exit
);
1565 MODULE_DESCRIPTION("ASoC TLV320AIC3X codec driver");
1566 MODULE_AUTHOR("Vladimir Barinov");
1567 MODULE_LICENSE("GPL");