2 * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
3 * Copyright (c) 2005 Sun Microsystems, Inc. All rights reserved.
4 * Copyright (c) 2005, 2006 Cisco Systems, Inc. All rights reserved.
5 * Copyright (c) 2005 Mellanox Technologies. All rights reserved.
6 * Copyright (c) 2004 Voltaire, Inc. All rights reserved.
8 * This software is available to you under a choice of one of two
9 * licenses. You may choose to be licensed under the terms of the GNU
10 * General Public License (GPL) Version 2, available from the file
11 * COPYING in the main directory of this source tree, or the
12 * OpenIB.org BSD license below:
14 * Redistribution and use in source and binary forms, with or
15 * without modification, are permitted provided that the following
18 * - Redistributions of source code must retain the above
19 * copyright notice, this list of conditions and the following
22 * - Redistributions in binary form must reproduce the above
23 * copyright notice, this list of conditions and the following
24 * disclaimer in the documentation and/or other materials
25 * provided with the distribution.
27 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
28 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
29 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
30 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
31 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
32 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
33 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
36 * $Id: mthca_cq.c 1369 2004-12-20 16:17:07Z roland $
39 #include <linux/hardirq.h>
40 #include <linux/sched.h>
44 #include <rdma/ib_pack.h>
46 #include "mthca_dev.h"
47 #include "mthca_cmd.h"
48 #include "mthca_memfree.h"
51 MTHCA_MAX_DIRECT_CQ_SIZE
= 4 * PAGE_SIZE
55 MTHCA_CQ_ENTRY_SIZE
= 0x20
59 MTHCA_ATOMIC_BYTE_LEN
= 8
63 * Must be packed because start is 64 bits but only aligned to 32 bits.
65 struct mthca_cq_context
{
68 __be32 logsize_usrpage
;
69 __be32 error_eqn
; /* Tavor only */
73 __be32 last_notified_index
;
74 __be32 solicit_producer_index
;
75 __be32 consumer_index
;
76 __be32 producer_index
;
78 __be32 ci_db
; /* Arbel only */
79 __be32 state_db
; /* Arbel only */
81 } __attribute__((packed
));
83 #define MTHCA_CQ_STATUS_OK ( 0 << 28)
84 #define MTHCA_CQ_STATUS_OVERFLOW ( 9 << 28)
85 #define MTHCA_CQ_STATUS_WRITE_FAIL (10 << 28)
86 #define MTHCA_CQ_FLAG_TR ( 1 << 18)
87 #define MTHCA_CQ_FLAG_OI ( 1 << 17)
88 #define MTHCA_CQ_STATE_DISARMED ( 0 << 8)
89 #define MTHCA_CQ_STATE_ARMED ( 1 << 8)
90 #define MTHCA_CQ_STATE_ARMED_SOL ( 4 << 8)
91 #define MTHCA_EQ_STATE_FIRED (10 << 8)
94 MTHCA_ERROR_CQE_OPCODE_MASK
= 0xfe
98 SYNDROME_LOCAL_LENGTH_ERR
= 0x01,
99 SYNDROME_LOCAL_QP_OP_ERR
= 0x02,
100 SYNDROME_LOCAL_EEC_OP_ERR
= 0x03,
101 SYNDROME_LOCAL_PROT_ERR
= 0x04,
102 SYNDROME_WR_FLUSH_ERR
= 0x05,
103 SYNDROME_MW_BIND_ERR
= 0x06,
104 SYNDROME_BAD_RESP_ERR
= 0x10,
105 SYNDROME_LOCAL_ACCESS_ERR
= 0x11,
106 SYNDROME_REMOTE_INVAL_REQ_ERR
= 0x12,
107 SYNDROME_REMOTE_ACCESS_ERR
= 0x13,
108 SYNDROME_REMOTE_OP_ERR
= 0x14,
109 SYNDROME_RETRY_EXC_ERR
= 0x15,
110 SYNDROME_RNR_RETRY_EXC_ERR
= 0x16,
111 SYNDROME_LOCAL_RDD_VIOL_ERR
= 0x20,
112 SYNDROME_REMOTE_INVAL_RD_REQ_ERR
= 0x21,
113 SYNDROME_REMOTE_ABORTED_ERR
= 0x22,
114 SYNDROME_INVAL_EECN_ERR
= 0x23,
115 SYNDROME_INVAL_EEC_STATE_ERR
= 0x24
124 __be32 imm_etype_pkey_eec
;
133 struct mthca_err_cqe
{
146 #define MTHCA_CQ_ENTRY_OWNER_SW (0 << 7)
147 #define MTHCA_CQ_ENTRY_OWNER_HW (1 << 7)
149 #define MTHCA_TAVOR_CQ_DB_INC_CI (1 << 24)
150 #define MTHCA_TAVOR_CQ_DB_REQ_NOT (2 << 24)
151 #define MTHCA_TAVOR_CQ_DB_REQ_NOT_SOL (3 << 24)
152 #define MTHCA_TAVOR_CQ_DB_SET_CI (4 << 24)
153 #define MTHCA_TAVOR_CQ_DB_REQ_NOT_MULT (5 << 24)
155 #define MTHCA_ARBEL_CQ_DB_REQ_NOT_SOL (1 << 24)
156 #define MTHCA_ARBEL_CQ_DB_REQ_NOT (2 << 24)
157 #define MTHCA_ARBEL_CQ_DB_REQ_NOT_MULT (3 << 24)
159 static inline struct mthca_cqe
*get_cqe_from_buf(struct mthca_cq_buf
*buf
,
163 return buf
->queue
.direct
.buf
+ (entry
* MTHCA_CQ_ENTRY_SIZE
);
165 return buf
->queue
.page_list
[entry
* MTHCA_CQ_ENTRY_SIZE
/ PAGE_SIZE
].buf
166 + (entry
* MTHCA_CQ_ENTRY_SIZE
) % PAGE_SIZE
;
169 static inline struct mthca_cqe
*get_cqe(struct mthca_cq
*cq
, int entry
)
171 return get_cqe_from_buf(&cq
->buf
, entry
);
174 static inline struct mthca_cqe
*cqe_sw(struct mthca_cqe
*cqe
)
176 return MTHCA_CQ_ENTRY_OWNER_HW
& cqe
->owner
? NULL
: cqe
;
179 static inline struct mthca_cqe
*next_cqe_sw(struct mthca_cq
*cq
)
181 return cqe_sw(get_cqe(cq
, cq
->cons_index
& cq
->ibcq
.cqe
));
184 static inline void set_cqe_hw(struct mthca_cqe
*cqe
)
186 cqe
->owner
= MTHCA_CQ_ENTRY_OWNER_HW
;
189 static void dump_cqe(struct mthca_dev
*dev
, void *cqe_ptr
)
191 __be32
*cqe
= cqe_ptr
;
193 (void) cqe
; /* avoid warning if mthca_dbg compiled away... */
194 mthca_dbg(dev
, "CQE contents %08x %08x %08x %08x %08x %08x %08x %08x\n",
195 be32_to_cpu(cqe
[0]), be32_to_cpu(cqe
[1]), be32_to_cpu(cqe
[2]),
196 be32_to_cpu(cqe
[3]), be32_to_cpu(cqe
[4]), be32_to_cpu(cqe
[5]),
197 be32_to_cpu(cqe
[6]), be32_to_cpu(cqe
[7]));
201 * incr is ignored in native Arbel (mem-free) mode, so cq->cons_index
202 * should be correct before calling update_cons_index().
204 static inline void update_cons_index(struct mthca_dev
*dev
, struct mthca_cq
*cq
,
209 if (mthca_is_memfree(dev
)) {
210 *cq
->set_ci_db
= cpu_to_be32(cq
->cons_index
);
213 doorbell
[0] = cpu_to_be32(MTHCA_TAVOR_CQ_DB_INC_CI
| cq
->cqn
);
214 doorbell
[1] = cpu_to_be32(incr
- 1);
216 mthca_write64(doorbell
,
217 dev
->kar
+ MTHCA_CQ_DOORBELL
,
218 MTHCA_GET_DOORBELL_LOCK(&dev
->doorbell_lock
));
220 * Make sure doorbells don't leak out of CQ spinlock
221 * and reach the HCA out of order:
227 void mthca_cq_completion(struct mthca_dev
*dev
, u32 cqn
)
231 cq
= mthca_array_get(&dev
->cq_table
.cq
, cqn
& (dev
->limits
.num_cqs
- 1));
234 mthca_warn(dev
, "Completion event for bogus CQ %08x\n", cqn
);
240 cq
->ibcq
.comp_handler(&cq
->ibcq
, cq
->ibcq
.cq_context
);
243 void mthca_cq_event(struct mthca_dev
*dev
, u32 cqn
,
244 enum ib_event_type event_type
)
247 struct ib_event event
;
249 spin_lock(&dev
->cq_table
.lock
);
251 cq
= mthca_array_get(&dev
->cq_table
.cq
, cqn
& (dev
->limits
.num_cqs
- 1));
255 spin_unlock(&dev
->cq_table
.lock
);
258 mthca_warn(dev
, "Async event for bogus CQ %08x\n", cqn
);
262 event
.device
= &dev
->ib_dev
;
263 event
.event
= event_type
;
264 event
.element
.cq
= &cq
->ibcq
;
265 if (cq
->ibcq
.event_handler
)
266 cq
->ibcq
.event_handler(&event
, cq
->ibcq
.cq_context
);
268 spin_lock(&dev
->cq_table
.lock
);
271 spin_unlock(&dev
->cq_table
.lock
);
274 static inline int is_recv_cqe(struct mthca_cqe
*cqe
)
276 if ((cqe
->opcode
& MTHCA_ERROR_CQE_OPCODE_MASK
) ==
277 MTHCA_ERROR_CQE_OPCODE_MASK
)
278 return !(cqe
->opcode
& 0x01);
280 return !(cqe
->is_send
& 0x80);
283 void mthca_cq_clean(struct mthca_dev
*dev
, struct mthca_cq
*cq
, u32 qpn
,
284 struct mthca_srq
*srq
)
286 struct mthca_cqe
*cqe
;
290 spin_lock_irq(&cq
->lock
);
293 * First we need to find the current producer index, so we
294 * know where to start cleaning from. It doesn't matter if HW
295 * adds new entries after this loop -- the QP we're worried
296 * about is already in RESET, so the new entries won't come
297 * from our QP and therefore don't need to be checked.
299 for (prod_index
= cq
->cons_index
;
300 cqe_sw(get_cqe(cq
, prod_index
& cq
->ibcq
.cqe
));
302 if (prod_index
== cq
->cons_index
+ cq
->ibcq
.cqe
)
306 mthca_dbg(dev
, "Cleaning QPN %06x from CQN %06x; ci %d, pi %d\n",
307 qpn
, cq
->cqn
, cq
->cons_index
, prod_index
);
310 * Now sweep backwards through the CQ, removing CQ entries
311 * that match our QP by copying older entries on top of them.
313 while ((int) --prod_index
- (int) cq
->cons_index
>= 0) {
314 cqe
= get_cqe(cq
, prod_index
& cq
->ibcq
.cqe
);
315 if (cqe
->my_qpn
== cpu_to_be32(qpn
)) {
316 if (srq
&& is_recv_cqe(cqe
))
317 mthca_free_srq_wqe(srq
, be32_to_cpu(cqe
->wqe
));
320 memcpy(get_cqe(cq
, (prod_index
+ nfreed
) & cq
->ibcq
.cqe
),
321 cqe
, MTHCA_CQ_ENTRY_SIZE
);
325 for (i
= 0; i
< nfreed
; ++i
)
326 set_cqe_hw(get_cqe(cq
, (cq
->cons_index
+ i
) & cq
->ibcq
.cqe
));
328 cq
->cons_index
+= nfreed
;
329 update_cons_index(dev
, cq
, nfreed
);
332 spin_unlock_irq(&cq
->lock
);
335 void mthca_cq_resize_copy_cqes(struct mthca_cq
*cq
)
340 * In Tavor mode, the hardware keeps the consumer and producer
341 * indices mod the CQ size. Since we might be making the CQ
342 * bigger, we need to deal with the case where the producer
343 * index wrapped around before the CQ was resized.
345 if (!mthca_is_memfree(to_mdev(cq
->ibcq
.device
)) &&
346 cq
->ibcq
.cqe
< cq
->resize_buf
->cqe
) {
347 cq
->cons_index
&= cq
->ibcq
.cqe
;
348 if (cqe_sw(get_cqe(cq
, cq
->ibcq
.cqe
)))
349 cq
->cons_index
-= cq
->ibcq
.cqe
+ 1;
352 for (i
= cq
->cons_index
; cqe_sw(get_cqe(cq
, i
& cq
->ibcq
.cqe
)); ++i
)
353 memcpy(get_cqe_from_buf(&cq
->resize_buf
->buf
,
354 i
& cq
->resize_buf
->cqe
),
355 get_cqe(cq
, i
& cq
->ibcq
.cqe
), MTHCA_CQ_ENTRY_SIZE
);
358 int mthca_alloc_cq_buf(struct mthca_dev
*dev
, struct mthca_cq_buf
*buf
, int nent
)
363 ret
= mthca_buf_alloc(dev
, nent
* MTHCA_CQ_ENTRY_SIZE
,
364 MTHCA_MAX_DIRECT_CQ_SIZE
,
365 &buf
->queue
, &buf
->is_direct
,
366 &dev
->driver_pd
, 1, &buf
->mr
);
370 for (i
= 0; i
< nent
; ++i
)
371 set_cqe_hw(get_cqe_from_buf(buf
, i
));
376 void mthca_free_cq_buf(struct mthca_dev
*dev
, struct mthca_cq_buf
*buf
, int cqe
)
378 mthca_buf_free(dev
, (cqe
+ 1) * MTHCA_CQ_ENTRY_SIZE
, &buf
->queue
,
379 buf
->is_direct
, &buf
->mr
);
382 static void handle_error_cqe(struct mthca_dev
*dev
, struct mthca_cq
*cq
,
383 struct mthca_qp
*qp
, int wqe_index
, int is_send
,
384 struct mthca_err_cqe
*cqe
,
385 struct ib_wc
*entry
, int *free_cqe
)
390 if (cqe
->syndrome
== SYNDROME_LOCAL_QP_OP_ERR
) {
391 mthca_dbg(dev
, "local QP operation err "
392 "(QPN %06x, WQE @ %08x, CQN %06x, index %d)\n",
393 be32_to_cpu(cqe
->my_qpn
), be32_to_cpu(cqe
->wqe
),
394 cq
->cqn
, cq
->cons_index
);
399 * For completions in error, only work request ID, status, vendor error
400 * (and freed resource count for RD) have to be set.
402 switch (cqe
->syndrome
) {
403 case SYNDROME_LOCAL_LENGTH_ERR
:
404 entry
->status
= IB_WC_LOC_LEN_ERR
;
406 case SYNDROME_LOCAL_QP_OP_ERR
:
407 entry
->status
= IB_WC_LOC_QP_OP_ERR
;
409 case SYNDROME_LOCAL_EEC_OP_ERR
:
410 entry
->status
= IB_WC_LOC_EEC_OP_ERR
;
412 case SYNDROME_LOCAL_PROT_ERR
:
413 entry
->status
= IB_WC_LOC_PROT_ERR
;
415 case SYNDROME_WR_FLUSH_ERR
:
416 entry
->status
= IB_WC_WR_FLUSH_ERR
;
418 case SYNDROME_MW_BIND_ERR
:
419 entry
->status
= IB_WC_MW_BIND_ERR
;
421 case SYNDROME_BAD_RESP_ERR
:
422 entry
->status
= IB_WC_BAD_RESP_ERR
;
424 case SYNDROME_LOCAL_ACCESS_ERR
:
425 entry
->status
= IB_WC_LOC_ACCESS_ERR
;
427 case SYNDROME_REMOTE_INVAL_REQ_ERR
:
428 entry
->status
= IB_WC_REM_INV_REQ_ERR
;
430 case SYNDROME_REMOTE_ACCESS_ERR
:
431 entry
->status
= IB_WC_REM_ACCESS_ERR
;
433 case SYNDROME_REMOTE_OP_ERR
:
434 entry
->status
= IB_WC_REM_OP_ERR
;
436 case SYNDROME_RETRY_EXC_ERR
:
437 entry
->status
= IB_WC_RETRY_EXC_ERR
;
439 case SYNDROME_RNR_RETRY_EXC_ERR
:
440 entry
->status
= IB_WC_RNR_RETRY_EXC_ERR
;
442 case SYNDROME_LOCAL_RDD_VIOL_ERR
:
443 entry
->status
= IB_WC_LOC_RDD_VIOL_ERR
;
445 case SYNDROME_REMOTE_INVAL_RD_REQ_ERR
:
446 entry
->status
= IB_WC_REM_INV_RD_REQ_ERR
;
448 case SYNDROME_REMOTE_ABORTED_ERR
:
449 entry
->status
= IB_WC_REM_ABORT_ERR
;
451 case SYNDROME_INVAL_EECN_ERR
:
452 entry
->status
= IB_WC_INV_EECN_ERR
;
454 case SYNDROME_INVAL_EEC_STATE_ERR
:
455 entry
->status
= IB_WC_INV_EEC_STATE_ERR
;
458 entry
->status
= IB_WC_GENERAL_ERR
;
462 entry
->vendor_err
= cqe
->vendor_err
;
465 * Mem-free HCAs always generate one CQE per WQE, even in the
466 * error case, so we don't have to check the doorbell count, etc.
468 if (mthca_is_memfree(dev
))
471 mthca_free_err_wqe(dev
, qp
, is_send
, wqe_index
, &dbd
, &new_wqe
);
474 * If we're at the end of the WQE chain, or we've used up our
475 * doorbell count, free the CQE. Otherwise just update it for
476 * the next poll operation.
478 if (!(new_wqe
& cpu_to_be32(0x3f)) || (!cqe
->db_cnt
&& dbd
))
481 cqe
->db_cnt
= cpu_to_be16(be16_to_cpu(cqe
->db_cnt
) - dbd
);
483 cqe
->syndrome
= SYNDROME_WR_FLUSH_ERR
;
488 static inline int mthca_poll_one(struct mthca_dev
*dev
,
490 struct mthca_qp
**cur_qp
,
495 struct mthca_cqe
*cqe
;
502 cqe
= next_cqe_sw(cq
);
507 * Make sure we read CQ entry contents after we've checked the
513 mthca_dbg(dev
, "%x/%d: CQE -> QPN %06x, WQE @ %08x\n",
514 cq
->cqn
, cq
->cons_index
, be32_to_cpu(cqe
->my_qpn
),
515 be32_to_cpu(cqe
->wqe
));
519 is_error
= (cqe
->opcode
& MTHCA_ERROR_CQE_OPCODE_MASK
) ==
520 MTHCA_ERROR_CQE_OPCODE_MASK
;
521 is_send
= is_error
? cqe
->opcode
& 0x01 : cqe
->is_send
& 0x80;
523 if (!*cur_qp
|| be32_to_cpu(cqe
->my_qpn
) != (*cur_qp
)->qpn
) {
525 * We do not have to take the QP table lock here,
526 * because CQs will be locked while QPs are removed
529 *cur_qp
= mthca_array_get(&dev
->qp_table
.qp
,
530 be32_to_cpu(cqe
->my_qpn
) &
531 (dev
->limits
.num_qps
- 1));
533 mthca_warn(dev
, "CQ entry for unknown QP %06x\n",
534 be32_to_cpu(cqe
->my_qpn
) & 0xffffff);
540 entry
->qp
= &(*cur_qp
)->ibqp
;
544 wqe_index
= ((be32_to_cpu(cqe
->wqe
) - (*cur_qp
)->send_wqe_offset
)
546 entry
->wr_id
= (*cur_qp
)->wrid
[wqe_index
+
548 } else if ((*cur_qp
)->ibqp
.srq
) {
549 struct mthca_srq
*srq
= to_msrq((*cur_qp
)->ibqp
.srq
);
550 u32 wqe
= be32_to_cpu(cqe
->wqe
);
552 wqe_index
= wqe
>> srq
->wqe_shift
;
553 entry
->wr_id
= srq
->wrid
[wqe_index
];
554 mthca_free_srq_wqe(srq
, wqe
);
558 wqe
= be32_to_cpu(cqe
->wqe
);
559 wqe_index
= wqe
>> wq
->wqe_shift
;
561 * WQE addr == base - 1 might be reported in receive completion
562 * with error instead of (rq size - 1) by Sinai FW 1.0.800 and
563 * Arbel FW 5.1.400. This bug should be fixed in later FW revs.
565 if (unlikely(wqe_index
< 0))
566 wqe_index
= wq
->max
- 1;
567 entry
->wr_id
= (*cur_qp
)->wrid
[wqe_index
];
571 if (wq
->last_comp
< wqe_index
)
572 wq
->tail
+= wqe_index
- wq
->last_comp
;
574 wq
->tail
+= wqe_index
+ wq
->max
- wq
->last_comp
;
576 wq
->last_comp
= wqe_index
;
580 handle_error_cqe(dev
, cq
, *cur_qp
, wqe_index
, is_send
,
581 (struct mthca_err_cqe
*) cqe
,
588 switch (cqe
->opcode
) {
589 case MTHCA_OPCODE_RDMA_WRITE
:
590 entry
->opcode
= IB_WC_RDMA_WRITE
;
592 case MTHCA_OPCODE_RDMA_WRITE_IMM
:
593 entry
->opcode
= IB_WC_RDMA_WRITE
;
594 entry
->wc_flags
|= IB_WC_WITH_IMM
;
596 case MTHCA_OPCODE_SEND
:
597 entry
->opcode
= IB_WC_SEND
;
599 case MTHCA_OPCODE_SEND_IMM
:
600 entry
->opcode
= IB_WC_SEND
;
601 entry
->wc_flags
|= IB_WC_WITH_IMM
;
603 case MTHCA_OPCODE_RDMA_READ
:
604 entry
->opcode
= IB_WC_RDMA_READ
;
605 entry
->byte_len
= be32_to_cpu(cqe
->byte_cnt
);
607 case MTHCA_OPCODE_ATOMIC_CS
:
608 entry
->opcode
= IB_WC_COMP_SWAP
;
609 entry
->byte_len
= MTHCA_ATOMIC_BYTE_LEN
;
611 case MTHCA_OPCODE_ATOMIC_FA
:
612 entry
->opcode
= IB_WC_FETCH_ADD
;
613 entry
->byte_len
= MTHCA_ATOMIC_BYTE_LEN
;
615 case MTHCA_OPCODE_BIND_MW
:
616 entry
->opcode
= IB_WC_BIND_MW
;
619 entry
->opcode
= MTHCA_OPCODE_INVALID
;
623 entry
->byte_len
= be32_to_cpu(cqe
->byte_cnt
);
624 switch (cqe
->opcode
& 0x1f) {
625 case IB_OPCODE_SEND_LAST_WITH_IMMEDIATE
:
626 case IB_OPCODE_SEND_ONLY_WITH_IMMEDIATE
:
627 entry
->wc_flags
= IB_WC_WITH_IMM
;
628 entry
->imm_data
= cqe
->imm_etype_pkey_eec
;
629 entry
->opcode
= IB_WC_RECV
;
631 case IB_OPCODE_RDMA_WRITE_LAST_WITH_IMMEDIATE
:
632 case IB_OPCODE_RDMA_WRITE_ONLY_WITH_IMMEDIATE
:
633 entry
->wc_flags
= IB_WC_WITH_IMM
;
634 entry
->imm_data
= cqe
->imm_etype_pkey_eec
;
635 entry
->opcode
= IB_WC_RECV_RDMA_WITH_IMM
;
639 entry
->opcode
= IB_WC_RECV
;
642 entry
->slid
= be16_to_cpu(cqe
->rlid
);
643 entry
->sl
= be16_to_cpu(cqe
->sl_g_mlpath
) >> 12;
644 entry
->src_qp
= be32_to_cpu(cqe
->rqpn
) & 0xffffff;
645 entry
->dlid_path_bits
= be16_to_cpu(cqe
->sl_g_mlpath
) & 0x7f;
646 entry
->pkey_index
= be32_to_cpu(cqe
->imm_etype_pkey_eec
) >> 16;
647 entry
->wc_flags
|= be16_to_cpu(cqe
->sl_g_mlpath
) & 0x80 ?
651 entry
->status
= IB_WC_SUCCESS
;
654 if (likely(free_cqe
)) {
663 int mthca_poll_cq(struct ib_cq
*ibcq
, int num_entries
,
666 struct mthca_dev
*dev
= to_mdev(ibcq
->device
);
667 struct mthca_cq
*cq
= to_mcq(ibcq
);
668 struct mthca_qp
*qp
= NULL
;
674 spin_lock_irqsave(&cq
->lock
, flags
);
678 while (npolled
< num_entries
) {
679 err
= mthca_poll_one(dev
, cq
, &qp
,
680 &freed
, entry
+ npolled
);
688 update_cons_index(dev
, cq
, freed
);
692 * If a CQ resize is in progress and we discovered that the
693 * old buffer is empty, then peek in the new buffer, and if
694 * it's not empty, switch to the new buffer and continue
697 if (unlikely(err
== -EAGAIN
&& cq
->resize_buf
&&
698 cq
->resize_buf
->state
== CQ_RESIZE_READY
)) {
700 * In Tavor mode, the hardware keeps the producer
701 * index modulo the CQ size. Since we might be making
702 * the CQ bigger, we need to mask our consumer index
703 * using the size of the old CQ buffer before looking
704 * in the new CQ buffer.
706 if (!mthca_is_memfree(dev
))
707 cq
->cons_index
&= cq
->ibcq
.cqe
;
709 if (cqe_sw(get_cqe_from_buf(&cq
->resize_buf
->buf
,
710 cq
->cons_index
& cq
->resize_buf
->cqe
))) {
711 struct mthca_cq_buf tbuf
;
716 cq
->buf
= cq
->resize_buf
->buf
;
717 cq
->ibcq
.cqe
= cq
->resize_buf
->cqe
;
719 cq
->resize_buf
->buf
= tbuf
;
720 cq
->resize_buf
->cqe
= tcqe
;
721 cq
->resize_buf
->state
= CQ_RESIZE_SWAPPED
;
727 spin_unlock_irqrestore(&cq
->lock
, flags
);
729 return err
== 0 || err
== -EAGAIN
? npolled
: err
;
732 int mthca_tavor_arm_cq(struct ib_cq
*cq
, enum ib_cq_notify_flags flags
)
736 doorbell
[0] = cpu_to_be32(((flags
& IB_CQ_SOLICITED_MASK
) ==
738 MTHCA_TAVOR_CQ_DB_REQ_NOT_SOL
:
739 MTHCA_TAVOR_CQ_DB_REQ_NOT
) |
741 doorbell
[1] = (__force __be32
) 0xffffffff;
743 mthca_write64(doorbell
,
744 to_mdev(cq
->device
)->kar
+ MTHCA_CQ_DOORBELL
,
745 MTHCA_GET_DOORBELL_LOCK(&to_mdev(cq
->device
)->doorbell_lock
));
750 int mthca_arbel_arm_cq(struct ib_cq
*ibcq
, enum ib_cq_notify_flags flags
)
752 struct mthca_cq
*cq
= to_mcq(ibcq
);
758 ci
= cpu_to_be32(cq
->cons_index
);
761 doorbell
[1] = cpu_to_be32((cq
->cqn
<< 8) | (2 << 5) | (sn
<< 3) |
762 ((flags
& IB_CQ_SOLICITED_MASK
) ==
763 IB_CQ_SOLICITED
? 1 : 2));
765 mthca_write_db_rec(doorbell
, cq
->arm_db
);
768 * Make sure that the doorbell record in host memory is
769 * written before ringing the doorbell via PCI MMIO.
773 doorbell
[0] = cpu_to_be32((sn
<< 28) |
774 ((flags
& IB_CQ_SOLICITED_MASK
) == IB_CQ_SOLICITED
?
775 MTHCA_ARBEL_CQ_DB_REQ_NOT_SOL
:
776 MTHCA_ARBEL_CQ_DB_REQ_NOT
) |
780 mthca_write64(doorbell
,
781 to_mdev(ibcq
->device
)->kar
+ MTHCA_CQ_DOORBELL
,
782 MTHCA_GET_DOORBELL_LOCK(&to_mdev(ibcq
->device
)->doorbell_lock
));
787 int mthca_init_cq(struct mthca_dev
*dev
, int nent
,
788 struct mthca_ucontext
*ctx
, u32 pdn
,
791 struct mthca_mailbox
*mailbox
;
792 struct mthca_cq_context
*cq_context
;
796 cq
->ibcq
.cqe
= nent
- 1;
797 cq
->is_kernel
= !ctx
;
799 cq
->cqn
= mthca_alloc(&dev
->cq_table
.alloc
);
803 if (mthca_is_memfree(dev
)) {
804 err
= mthca_table_get(dev
, dev
->cq_table
.table
, cq
->cqn
);
813 cq
->set_ci_db_index
= mthca_alloc_db(dev
, MTHCA_DB_TYPE_CQ_SET_CI
,
814 cq
->cqn
, &cq
->set_ci_db
);
815 if (cq
->set_ci_db_index
< 0)
818 cq
->arm_db_index
= mthca_alloc_db(dev
, MTHCA_DB_TYPE_CQ_ARM
,
819 cq
->cqn
, &cq
->arm_db
);
820 if (cq
->arm_db_index
< 0)
825 mailbox
= mthca_alloc_mailbox(dev
, GFP_KERNEL
);
829 cq_context
= mailbox
->buf
;
832 err
= mthca_alloc_cq_buf(dev
, &cq
->buf
, nent
);
834 goto err_out_mailbox
;
837 spin_lock_init(&cq
->lock
);
839 init_waitqueue_head(&cq
->wait
);
840 mutex_init(&cq
->mutex
);
842 memset(cq_context
, 0, sizeof *cq_context
);
843 cq_context
->flags
= cpu_to_be32(MTHCA_CQ_STATUS_OK
|
844 MTHCA_CQ_STATE_DISARMED
|
846 cq_context
->logsize_usrpage
= cpu_to_be32((ffs(nent
) - 1) << 24);
848 cq_context
->logsize_usrpage
|= cpu_to_be32(ctx
->uar
.index
);
850 cq_context
->logsize_usrpage
|= cpu_to_be32(dev
->driver_uar
.index
);
851 cq_context
->error_eqn
= cpu_to_be32(dev
->eq_table
.eq
[MTHCA_EQ_ASYNC
].eqn
);
852 cq_context
->comp_eqn
= cpu_to_be32(dev
->eq_table
.eq
[MTHCA_EQ_COMP
].eqn
);
853 cq_context
->pd
= cpu_to_be32(pdn
);
854 cq_context
->lkey
= cpu_to_be32(cq
->buf
.mr
.ibmr
.lkey
);
855 cq_context
->cqn
= cpu_to_be32(cq
->cqn
);
857 if (mthca_is_memfree(dev
)) {
858 cq_context
->ci_db
= cpu_to_be32(cq
->set_ci_db_index
);
859 cq_context
->state_db
= cpu_to_be32(cq
->arm_db_index
);
862 err
= mthca_SW2HW_CQ(dev
, mailbox
, cq
->cqn
, &status
);
864 mthca_warn(dev
, "SW2HW_CQ failed (%d)\n", err
);
865 goto err_out_free_mr
;
869 mthca_warn(dev
, "SW2HW_CQ returned status 0x%02x\n",
872 goto err_out_free_mr
;
875 spin_lock_irq(&dev
->cq_table
.lock
);
876 if (mthca_array_set(&dev
->cq_table
.cq
,
877 cq
->cqn
& (dev
->limits
.num_cqs
- 1),
879 spin_unlock_irq(&dev
->cq_table
.lock
);
880 goto err_out_free_mr
;
882 spin_unlock_irq(&dev
->cq_table
.lock
);
886 mthca_free_mailbox(dev
, mailbox
);
892 mthca_free_cq_buf(dev
, &cq
->buf
, cq
->ibcq
.cqe
);
895 mthca_free_mailbox(dev
, mailbox
);
898 if (cq
->is_kernel
&& mthca_is_memfree(dev
))
899 mthca_free_db(dev
, MTHCA_DB_TYPE_CQ_ARM
, cq
->arm_db_index
);
902 if (cq
->is_kernel
&& mthca_is_memfree(dev
))
903 mthca_free_db(dev
, MTHCA_DB_TYPE_CQ_SET_CI
, cq
->set_ci_db_index
);
906 mthca_table_put(dev
, dev
->cq_table
.table
, cq
->cqn
);
909 mthca_free(&dev
->cq_table
.alloc
, cq
->cqn
);
914 static inline int get_cq_refcount(struct mthca_dev
*dev
, struct mthca_cq
*cq
)
918 spin_lock_irq(&dev
->cq_table
.lock
);
920 spin_unlock_irq(&dev
->cq_table
.lock
);
925 void mthca_free_cq(struct mthca_dev
*dev
,
928 struct mthca_mailbox
*mailbox
;
932 mailbox
= mthca_alloc_mailbox(dev
, GFP_KERNEL
);
933 if (IS_ERR(mailbox
)) {
934 mthca_warn(dev
, "No memory for mailbox to free CQ.\n");
938 err
= mthca_HW2SW_CQ(dev
, mailbox
, cq
->cqn
, &status
);
940 mthca_warn(dev
, "HW2SW_CQ failed (%d)\n", err
);
942 mthca_warn(dev
, "HW2SW_CQ returned status 0x%02x\n", status
);
945 __be32
*ctx
= mailbox
->buf
;
948 printk(KERN_ERR
"context for CQN %x (cons index %x, next sw %d)\n",
949 cq
->cqn
, cq
->cons_index
,
950 cq
->is_kernel
? !!next_cqe_sw(cq
) : 0);
951 for (j
= 0; j
< 16; ++j
)
952 printk(KERN_ERR
"[%2x] %08x\n", j
* 4, be32_to_cpu(ctx
[j
]));
955 spin_lock_irq(&dev
->cq_table
.lock
);
956 mthca_array_clear(&dev
->cq_table
.cq
,
957 cq
->cqn
& (dev
->limits
.num_cqs
- 1));
959 spin_unlock_irq(&dev
->cq_table
.lock
);
961 if (dev
->mthca_flags
& MTHCA_FLAG_MSI_X
)
962 synchronize_irq(dev
->eq_table
.eq
[MTHCA_EQ_COMP
].msi_x_vector
);
964 synchronize_irq(dev
->pdev
->irq
);
966 wait_event(cq
->wait
, !get_cq_refcount(dev
, cq
));
969 mthca_free_cq_buf(dev
, &cq
->buf
, cq
->ibcq
.cqe
);
970 if (mthca_is_memfree(dev
)) {
971 mthca_free_db(dev
, MTHCA_DB_TYPE_CQ_ARM
, cq
->arm_db_index
);
972 mthca_free_db(dev
, MTHCA_DB_TYPE_CQ_SET_CI
, cq
->set_ci_db_index
);
976 mthca_table_put(dev
, dev
->cq_table
.table
, cq
->cqn
);
977 mthca_free(&dev
->cq_table
.alloc
, cq
->cqn
);
978 mthca_free_mailbox(dev
, mailbox
);
981 int mthca_init_cq_table(struct mthca_dev
*dev
)
985 spin_lock_init(&dev
->cq_table
.lock
);
987 err
= mthca_alloc_init(&dev
->cq_table
.alloc
,
990 dev
->limits
.reserved_cqs
);
994 err
= mthca_array_init(&dev
->cq_table
.cq
,
995 dev
->limits
.num_cqs
);
997 mthca_alloc_cleanup(&dev
->cq_table
.alloc
);
1002 void mthca_cleanup_cq_table(struct mthca_dev
*dev
)
1004 mthca_array_cleanup(&dev
->cq_table
.cq
, dev
->limits
.num_cqs
);
1005 mthca_alloc_cleanup(&dev
->cq_table
.alloc
);