4 * (c) Benjamin Herrenschmidt (benh@kernel.crashing.org)
7 * Derived from work (c) Armin Kuster akuster@pacbell.net
9 * Additional support and port to 2.6 LDM/sysfs by
10 * Matt Porter <mporter@kernel.crashing.org>
11 * Copyright 2003-2004 MontaVista Software, Inc.
13 * This program is free software; you can redistribute it and/or modify it
14 * under the terms of the GNU General Public License as published by the
15 * Free Software Foundation; either version 2 of the License, or (at your
16 * option) any later version.
23 #include <asm/types.h>
26 * IBM 4xx OCP system information
28 struct ocp_sys_info_data
{
29 int opb_bus_freq
; /* OPB Bus Frequency (Hz) */
30 int ebc_bus_freq
; /* EBC Bus Frequency (Hz) */
33 extern struct ocp_sys_info_data ocp_sys_info
;
36 * EMAC additional data and sysfs support
38 * Note about mdio_idx: When you have a zmii, it's usually
39 * not necessary, it covers the case of the 405EP which has
40 * the MDIO lines on EMAC0 only
42 * Note about phy_map: Per EMAC map of PHY ids which should
43 * be probed by emac_probe. Different EMACs can have
46 * Note, this map uses inverse logic for bits:
47 * 0 - id should be probed
48 * 1 - id should be ignored
50 * Default value of 0x00000000 - will result in usual
51 * auto-detection logic.
55 struct ocp_func_emac_data
{
56 int rgmii_idx
; /* RGMII device index or -1 */
57 int rgmii_mux
; /* RGMII input of this EMAC */
58 int zmii_idx
; /* ZMII device index or -1 */
59 int zmii_mux
; /* ZMII input of this EMAC */
60 int mal_idx
; /* MAL device index */
61 int mal_rx_chan
; /* MAL rx channel number */
62 int mal_tx_chan
; /* MAL tx channel number */
63 int wol_irq
; /* WOL interrupt */
64 int mdio_idx
; /* EMAC idx of MDIO master or -1 */
65 int tah_idx
; /* TAH device index or -1 */
66 int jumbo
; /* Jumbo frames capable flag */
67 int phy_mode
; /* PHY type or configurable mode */
68 u8 mac_addr
[6]; /* EMAC mac address */
69 u32 phy_map
; /* EMAC phy map */
70 u32 phy_feat_exc
; /* Excluded PHY features */
74 #define OCP_SYSFS_EMAC_DATA() \
75 OCP_SYSFS_ADDTL(struct ocp_func_emac_data, "%d\n", emac, rgmii_idx) \
76 OCP_SYSFS_ADDTL(struct ocp_func_emac_data, "%d\n", emac, rgmii_mux) \
77 OCP_SYSFS_ADDTL(struct ocp_func_emac_data, "%d\n", emac, zmii_idx) \
78 OCP_SYSFS_ADDTL(struct ocp_func_emac_data, "%d\n", emac, zmii_mux) \
79 OCP_SYSFS_ADDTL(struct ocp_func_emac_data, "%d\n", emac, mal_idx) \
80 OCP_SYSFS_ADDTL(struct ocp_func_emac_data, "%d\n", emac, mal_rx_chan) \
81 OCP_SYSFS_ADDTL(struct ocp_func_emac_data, "%d\n", emac, mal_tx_chan) \
82 OCP_SYSFS_ADDTL(struct ocp_func_emac_data, "%d\n", emac, wol_irq) \
83 OCP_SYSFS_ADDTL(struct ocp_func_emac_data, "%d\n", emac, mdio_idx) \
84 OCP_SYSFS_ADDTL(struct ocp_func_emac_data, "%d\n", emac, tah_idx) \
85 OCP_SYSFS_ADDTL(struct ocp_func_emac_data, "%d\n", emac, phy_mode) \
86 OCP_SYSFS_ADDTL(struct ocp_func_emac_data, "0x%08x\n", emac, phy_map) \
87 OCP_SYSFS_ADDTL(struct ocp_func_emac_data, "0x%08x\n", emac, phy_feat_exc)\
89 void ocp_show_emac_data(struct device *dev) \
91 device_create_file(dev, &dev_attr_emac_rgmii_idx); \
92 device_create_file(dev, &dev_attr_emac_rgmii_mux); \
93 device_create_file(dev, &dev_attr_emac_zmii_idx); \
94 device_create_file(dev, &dev_attr_emac_zmii_mux); \
95 device_create_file(dev, &dev_attr_emac_mal_idx); \
96 device_create_file(dev, &dev_attr_emac_mal_rx_chan); \
97 device_create_file(dev, &dev_attr_emac_mal_tx_chan); \
98 device_create_file(dev, &dev_attr_emac_wol_irq); \
99 device_create_file(dev, &dev_attr_emac_mdio_idx); \
100 device_create_file(dev, &dev_attr_emac_tah_idx); \
101 device_create_file(dev, &dev_attr_emac_phy_mode); \
102 device_create_file(dev, &dev_attr_emac_phy_map); \
103 device_create_file(dev, &dev_attr_emac_phy_feat_exc); \
107 * PHY mode settings (EMAC <-> ZMII/RGMII bridge <-> PHY)
109 #define PHY_MODE_NA 0
110 #define PHY_MODE_MII 1
111 #define PHY_MODE_RMII 2
112 #define PHY_MODE_SMII 3
113 #define PHY_MODE_RGMII 4
114 #define PHY_MODE_TBI 5
115 #define PHY_MODE_GMII 6
116 #define PHY_MODE_RTBI 7
117 #define PHY_MODE_SGMII 8
121 * Helper function to copy MAC addresses from the bd_t to OCP EMAC
124 * The range of EMAC indices (inclusive) to be copied are the arguments.
126 static inline void ibm_ocp_set_emac(int start
, int end
)
131 /* Copy MAC addresses to EMAC additions */
132 for (i
=start
; i
<=end
; i
++) {
133 def
= ocp_get_one_device(OCP_VENDOR_IBM
, OCP_FUNC_EMAC
, i
);
135 memcpy(((struct ocp_func_emac_data
*)def
->additions
)->mac_addr
,
136 __res
.bi_enetaddr
, 6);
137 #if defined(CONFIG_405EP) || defined(CONFIG_44x)
139 memcpy(((struct ocp_func_emac_data
*)def
->additions
)->mac_addr
,
140 __res
.bi_enet1addr
, 6);
142 #if defined(CONFIG_440GX)
144 memcpy(((struct ocp_func_emac_data
*)def
->additions
)->mac_addr
,
145 __res
.bi_enet2addr
, 6);
147 memcpy(((struct ocp_func_emac_data
*)def
->additions
)->mac_addr
,
148 __res
.bi_enet3addr
, 6);
155 * MAL additional data and sysfs support
157 struct ocp_func_mal_data
{
158 int num_tx_chans
; /* Number of TX channels */
159 int num_rx_chans
; /* Number of RX channels */
160 int txeob_irq
; /* TX End Of Buffer IRQ */
161 int rxeob_irq
; /* RX End Of Buffer IRQ */
162 int txde_irq
; /* TX Descriptor Error IRQ */
163 int rxde_irq
; /* RX Descriptor Error IRQ */
164 int serr_irq
; /* MAL System Error IRQ */
165 int dcr_base
; /* MALx_CFG DCR number */
168 #define OCP_SYSFS_MAL_DATA() \
169 OCP_SYSFS_ADDTL(struct ocp_func_mal_data, "%d\n", mal, num_tx_chans) \
170 OCP_SYSFS_ADDTL(struct ocp_func_mal_data, "%d\n", mal, num_rx_chans) \
171 OCP_SYSFS_ADDTL(struct ocp_func_mal_data, "%d\n", mal, txeob_irq) \
172 OCP_SYSFS_ADDTL(struct ocp_func_mal_data, "%d\n", mal, rxeob_irq) \
173 OCP_SYSFS_ADDTL(struct ocp_func_mal_data, "%d\n", mal, txde_irq) \
174 OCP_SYSFS_ADDTL(struct ocp_func_mal_data, "%d\n", mal, rxde_irq) \
175 OCP_SYSFS_ADDTL(struct ocp_func_mal_data, "%d\n", mal, serr_irq) \
176 OCP_SYSFS_ADDTL(struct ocp_func_mal_data, "%d\n", mal, dcr_base) \
178 void ocp_show_mal_data(struct device *dev) \
180 device_create_file(dev, &dev_attr_mal_num_tx_chans); \
181 device_create_file(dev, &dev_attr_mal_num_rx_chans); \
182 device_create_file(dev, &dev_attr_mal_txeob_irq); \
183 device_create_file(dev, &dev_attr_mal_rxeob_irq); \
184 device_create_file(dev, &dev_attr_mal_txde_irq); \
185 device_create_file(dev, &dev_attr_mal_rxde_irq); \
186 device_create_file(dev, &dev_attr_mal_serr_irq); \
187 device_create_file(dev, &dev_attr_mal_dcr_base); \
191 * IIC additional data and sysfs support
193 struct ocp_func_iic_data
{
194 int fast_mode
; /* IIC fast mode enabled */
197 #define OCP_SYSFS_IIC_DATA() \
198 OCP_SYSFS_ADDTL(struct ocp_func_iic_data, "%d\n", iic, fast_mode) \
200 void ocp_show_iic_data(struct device *dev) \
202 device_create_file(dev, &dev_attr_iic_fast_mode); \
204 #endif /* __IBM_OCP_H__ */
205 #endif /* __KERNEL__ */