1 /* spitfire.h: SpitFire/BlackBird/Cheetah inline MMU operations.
3 * Copyright (C) 1996 David S. Miller (davem@davemloft.net)
6 #ifndef _SPARC64_SPITFIRE_H
7 #define _SPARC64_SPITFIRE_H
13 /* The following register addresses are accessible via ASI_DMMU
14 * and ASI_IMMU, that is there is a distinct and unique copy of
15 * each these registers for each TLB.
17 #define TSB_TAG_TARGET 0x0000000000000000 /* All chips */
18 #define TLB_SFSR 0x0000000000000018 /* All chips */
19 #define TSB_REG 0x0000000000000028 /* All chips */
20 #define TLB_TAG_ACCESS 0x0000000000000030 /* All chips */
21 #define VIRT_WATCHPOINT 0x0000000000000038 /* All chips */
22 #define PHYS_WATCHPOINT 0x0000000000000040 /* All chips */
23 #define TSB_EXTENSION_P 0x0000000000000048 /* Ultra-III and later */
24 #define TSB_EXTENSION_S 0x0000000000000050 /* Ultra-III and later, D-TLB only */
25 #define TSB_EXTENSION_N 0x0000000000000058 /* Ultra-III and later */
26 #define TLB_TAG_ACCESS_EXT 0x0000000000000060 /* Ultra-III+ and later */
28 /* These registers only exist as one entity, and are accessed
31 #define PRIMARY_CONTEXT 0x0000000000000008
32 #define SECONDARY_CONTEXT 0x0000000000000010
33 #define DMMU_SFAR 0x0000000000000020
34 #define VIRT_WATCHPOINT 0x0000000000000038
35 #define PHYS_WATCHPOINT 0x0000000000000040
37 #define SPITFIRE_HIGHEST_LOCKED_TLBENT (64 - 1)
38 #define CHEETAH_HIGHEST_LOCKED_TLBENT (16 - 1)
40 #define L1DCACHE_SIZE 0x4000
42 #define SUN4V_CHIP_INVALID 0x00
43 #define SUN4V_CHIP_NIAGARA1 0x01
44 #define SUN4V_CHIP_NIAGARA2 0x02
45 #define SUN4V_CHIP_NIAGARA3 0x03
46 #define SUN4V_CHIP_UNKNOWN 0xff
50 enum ultra_tlb_layout
{
57 extern enum ultra_tlb_layout tlb_type
;
59 extern int sun4v_chip_type
;
61 extern int cheetah_pcache_forced_on
;
62 extern void cheetah_enable_pcache(void);
64 #define sparc64_highest_locked_tlbent() \
65 (tlb_type == spitfire ? \
66 SPITFIRE_HIGHEST_LOCKED_TLBENT : \
67 CHEETAH_HIGHEST_LOCKED_TLBENT)
69 extern int num_kernel_image_mappings
;
71 /* The data cache is write through, so this just invalidates the
74 static inline void spitfire_put_dcache_tag(unsigned long addr
, unsigned long tag
)
76 __asm__
__volatile__("stxa %0, [%1] %2\n\t"
79 : "r" (tag
), "r" (addr
), "i" (ASI_DCACHE_TAG
));
82 /* The instruction cache lines are flushed with this, but note that
83 * this does not flush the pipeline. It is possible for a line to
84 * get flushed but stale instructions to still be in the pipeline,
85 * a flush instruction (to any address) is sufficient to handle
86 * this issue after the line is invalidated.
88 static inline void spitfire_put_icache_tag(unsigned long addr
, unsigned long tag
)
90 __asm__
__volatile__("stxa %0, [%1] %2\n\t"
93 : "r" (tag
), "r" (addr
), "i" (ASI_IC_TAG
));
96 static inline unsigned long spitfire_get_dtlb_data(int entry
)
100 __asm__
__volatile__("ldxa [%1] %2, %0"
102 : "r" (entry
<< 3), "i" (ASI_DTLB_DATA_ACCESS
));
104 /* Clear TTE diag bits. */
105 data
&= ~0x0003fe0000000000UL
;
110 static inline unsigned long spitfire_get_dtlb_tag(int entry
)
114 __asm__
__volatile__("ldxa [%1] %2, %0"
116 : "r" (entry
<< 3), "i" (ASI_DTLB_TAG_READ
));
120 static inline void spitfire_put_dtlb_data(int entry
, unsigned long data
)
122 __asm__
__volatile__("stxa %0, [%1] %2\n\t"
125 : "r" (data
), "r" (entry
<< 3),
126 "i" (ASI_DTLB_DATA_ACCESS
));
129 static inline unsigned long spitfire_get_itlb_data(int entry
)
133 __asm__
__volatile__("ldxa [%1] %2, %0"
135 : "r" (entry
<< 3), "i" (ASI_ITLB_DATA_ACCESS
));
137 /* Clear TTE diag bits. */
138 data
&= ~0x0003fe0000000000UL
;
143 static inline unsigned long spitfire_get_itlb_tag(int entry
)
147 __asm__
__volatile__("ldxa [%1] %2, %0"
149 : "r" (entry
<< 3), "i" (ASI_ITLB_TAG_READ
));
153 static inline void spitfire_put_itlb_data(int entry
, unsigned long data
)
155 __asm__
__volatile__("stxa %0, [%1] %2\n\t"
158 : "r" (data
), "r" (entry
<< 3),
159 "i" (ASI_ITLB_DATA_ACCESS
));
162 static inline void spitfire_flush_dtlb_nucleus_page(unsigned long page
)
164 __asm__
__volatile__("stxa %%g0, [%0] %1\n\t"
167 : "r" (page
| 0x20), "i" (ASI_DMMU_DEMAP
));
170 static inline void spitfire_flush_itlb_nucleus_page(unsigned long page
)
172 __asm__
__volatile__("stxa %%g0, [%0] %1\n\t"
175 : "r" (page
| 0x20), "i" (ASI_IMMU_DEMAP
));
178 /* Cheetah has "all non-locked" tlb flushes. */
179 static inline void cheetah_flush_dtlb_all(void)
181 __asm__
__volatile__("stxa %%g0, [%0] %1\n\t"
184 : "r" (0x80), "i" (ASI_DMMU_DEMAP
));
187 static inline void cheetah_flush_itlb_all(void)
189 __asm__
__volatile__("stxa %%g0, [%0] %1\n\t"
192 : "r" (0x80), "i" (ASI_IMMU_DEMAP
));
195 /* Cheetah has a 4-tlb layout so direct access is a bit different.
196 * The first two TLBs are fully assosciative, hold 16 entries, and are
197 * used only for locked and >8K sized translations. One exists for
198 * data accesses and one for instruction accesses.
200 * The third TLB is for data accesses to 8K non-locked translations, is
201 * 2 way assosciative, and holds 512 entries. The fourth TLB is for
202 * instruction accesses to 8K non-locked translations, is 2 way
203 * assosciative, and holds 128 entries.
205 * Cheetah has some bug where bogus data can be returned from
206 * ASI_{D,I}TLB_DATA_ACCESS loads, doing the load twice fixes
207 * the problem for me. -DaveM
209 static inline unsigned long cheetah_get_ldtlb_data(int entry
)
213 __asm__
__volatile__("ldxa [%1] %2, %%g0\n\t"
216 : "r" ((0 << 16) | (entry
<< 3)),
217 "i" (ASI_DTLB_DATA_ACCESS
));
222 static inline unsigned long cheetah_get_litlb_data(int entry
)
226 __asm__
__volatile__("ldxa [%1] %2, %%g0\n\t"
229 : "r" ((0 << 16) | (entry
<< 3)),
230 "i" (ASI_ITLB_DATA_ACCESS
));
235 static inline unsigned long cheetah_get_ldtlb_tag(int entry
)
239 __asm__
__volatile__("ldxa [%1] %2, %0"
241 : "r" ((0 << 16) | (entry
<< 3)),
242 "i" (ASI_DTLB_TAG_READ
));
247 static inline unsigned long cheetah_get_litlb_tag(int entry
)
251 __asm__
__volatile__("ldxa [%1] %2, %0"
253 : "r" ((0 << 16) | (entry
<< 3)),
254 "i" (ASI_ITLB_TAG_READ
));
259 static inline void cheetah_put_ldtlb_data(int entry
, unsigned long data
)
261 __asm__
__volatile__("stxa %0, [%1] %2\n\t"
265 "r" ((0 << 16) | (entry
<< 3)),
266 "i" (ASI_DTLB_DATA_ACCESS
));
269 static inline void cheetah_put_litlb_data(int entry
, unsigned long data
)
271 __asm__
__volatile__("stxa %0, [%1] %2\n\t"
275 "r" ((0 << 16) | (entry
<< 3)),
276 "i" (ASI_ITLB_DATA_ACCESS
));
279 static inline unsigned long cheetah_get_dtlb_data(int entry
, int tlb
)
283 __asm__
__volatile__("ldxa [%1] %2, %%g0\n\t"
286 : "r" ((tlb
<< 16) | (entry
<< 3)), "i" (ASI_DTLB_DATA_ACCESS
));
291 static inline unsigned long cheetah_get_dtlb_tag(int entry
, int tlb
)
295 __asm__
__volatile__("ldxa [%1] %2, %0"
297 : "r" ((tlb
<< 16) | (entry
<< 3)), "i" (ASI_DTLB_TAG_READ
));
301 static inline void cheetah_put_dtlb_data(int entry
, unsigned long data
, int tlb
)
303 __asm__
__volatile__("stxa %0, [%1] %2\n\t"
307 "r" ((tlb
<< 16) | (entry
<< 3)),
308 "i" (ASI_DTLB_DATA_ACCESS
));
311 static inline unsigned long cheetah_get_itlb_data(int entry
)
315 __asm__
__volatile__("ldxa [%1] %2, %%g0\n\t"
318 : "r" ((2 << 16) | (entry
<< 3)),
319 "i" (ASI_ITLB_DATA_ACCESS
));
324 static inline unsigned long cheetah_get_itlb_tag(int entry
)
328 __asm__
__volatile__("ldxa [%1] %2, %0"
330 : "r" ((2 << 16) | (entry
<< 3)), "i" (ASI_ITLB_TAG_READ
));
334 static inline void cheetah_put_itlb_data(int entry
, unsigned long data
)
336 __asm__
__volatile__("stxa %0, [%1] %2\n\t"
339 : "r" (data
), "r" ((2 << 16) | (entry
<< 3)),
340 "i" (ASI_ITLB_DATA_ACCESS
));
343 #endif /* !(__ASSEMBLY__) */
344 #endif /* CONFIG_SPARC64 */
345 #endif /* !(_SPARC64_SPITFIRE_H) */