2 * linux/arch/arm/mm/proc-sa110.S
4 * Copyright (C) 1997-2002 Russell King
5 * hacked for non-paged-MM by Hyok S. Choi, 2003.
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
11 * MMU functions for SA110
13 * These are the low level assembler for performing cache and TLB
14 * functions on the StrongARM-110.
16 #include <linux/linkage.h>
17 #include <linux/init.h>
18 #include <asm/assembler.h>
19 #include <asm/asm-offsets.h>
20 #include <asm/hwcap.h>
21 #include <mach/hardware.h>
22 #include <asm/pgtable-hwdef.h>
23 #include <asm/pgtable.h>
24 #include <asm/ptrace.h>
26 #include "proc-macros.S"
29 * the cache line size of the I and D cache
31 #define DCACHELINESIZE 32
36 * cpu_sa110_proc_init()
38 ENTRY(cpu_sa110_proc_init)
40 mcr p15, 0, r0, c15, c1, 2 @ Enable clock switching
44 * cpu_sa110_proc_fin()
46 ENTRY(cpu_sa110_proc_fin)
48 mcr p15, 0, r0, c15, c2, 2 @ Disable clock switching
49 mrc p15, 0, r0, c1, c0, 0 @ ctrl register
50 bic r0, r0, #0x1000 @ ...i............
51 bic r0, r0, #0x000e @ ............wca.
52 mcr p15, 0, r0, c1, c0, 0 @ disable caches
56 * cpu_sa110_reset(loc)
58 * Perform a soft reset of the system. Put the CPU into the
59 * same state as it would be if it had been reset, and branch
60 * to what would be the reset vector.
62 * loc: location to jump to for soft reset
65 ENTRY(cpu_sa110_reset)
67 mcr p15, 0, ip, c7, c7, 0 @ invalidate I,D caches
68 mcr p15, 0, ip, c7, c10, 4 @ drain WB
70 mcr p15, 0, ip, c8, c7, 0 @ invalidate I & D TLBs
72 mrc p15, 0, ip, c1, c0, 0 @ ctrl register
73 bic ip, ip, #0x000f @ ............wcam
74 bic ip, ip, #0x1100 @ ...i...s........
75 mcr p15, 0, ip, c1, c0, 0 @ ctrl register
79 * cpu_sa110_do_idle(type)
81 * Cause the processor to idle
86 * 2 = switch to slow processor clock
87 * 3 = switch to fast processor clock
91 ENTRY(cpu_sa110_do_idle)
92 mcr p15, 0, ip, c15, c2, 2 @ disable clock switching
93 ldr r1, =UNCACHEABLE_ADDR @ load from uncacheable loc
94 ldr r1, [r1, #0] @ force switch to MCLK
98 mcr p15, 0, r0, c15, c8, 2 @ Wait for interrupt, cache aligned
102 mcr p15, 0, r0, c15, c1, 2 @ enable clock switching
105 /* ================================= CACHE ================================ */
108 * cpu_sa110_dcache_clean_area(addr,sz)
110 * Clean the specified entry of any caches such that the MMU
111 * translation fetches will obtain correct data.
113 * addr: cache-unaligned virtual address
116 ENTRY(cpu_sa110_dcache_clean_area)
117 1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
118 add r0, r0, #DCACHELINESIZE
119 subs r1, r1, #DCACHELINESIZE
123 /* =============================== PageTable ============================== */
126 * cpu_sa110_switch_mm(pgd)
128 * Set the translation base pointer to be as described by pgd.
130 * pgd: new page tables
133 ENTRY(cpu_sa110_switch_mm)
136 bl v4wb_flush_kern_cache_all @ clears IP
137 mcr p15, 0, r0, c2, c0, 0 @ load page table pointer
138 mcr p15, 0, ip, c8, c7, 0 @ invalidate I & D TLBs
145 * cpu_sa110_set_pte_ext(ptep, pte, ext)
147 * Set a PTE and flush it out
150 ENTRY(cpu_sa110_set_pte_ext)
152 armv3_set_pte_ext wc_disable=0
154 mcr p15, 0, r0, c7, c10, 1 @ clean D entry
155 mcr p15, 0, r0, c7, c10, 4 @ drain WB
161 .type __sa110_setup, #function
164 mcr p15, 0, r10, c7, c7 @ invalidate I,D caches on v4
165 mcr p15, 0, r10, c7, c10, 4 @ drain write buffer on v4
167 mcr p15, 0, r10, c8, c7 @ invalidate I,D TLBs on v4
172 mrc p15, 0, r0, c1, c0 @ get control register v4
176 .size __sa110_setup, . - __sa110_setup
180 * .RVI ZFRS BLDP WCAM
181 * ..01 0001 ..11 1101
184 .type sa110_crval, #object
186 crval clear=0x00003f3f, mmuset=0x0000113d, ucset=0x00001130
190 @ define struct processor (see <asm/proc-fns.h> and proc-macros.S)
191 define_processor_functions sa110, dabort=v4_early_abort, pabort=legacy_pabort
195 string cpu_arch_name, "armv4"
196 string cpu_elf_name, "v4"
197 string cpu_sa110_name, "StrongARM-110"
201 .section ".proc.info.init", #alloc, #execinstr
203 .type __sa110_proc_info,#object
207 .long PMD_TYPE_SECT | \
208 PMD_SECT_BUFFERABLE | \
209 PMD_SECT_CACHEABLE | \
210 PMD_SECT_AP_WRITE | \
212 .long PMD_TYPE_SECT | \
213 PMD_SECT_AP_WRITE | \
218 .long HWCAP_SWP | HWCAP_HALF | HWCAP_26BIT | HWCAP_FAST_MULT
220 .long sa110_processor_functions
224 .size __sa110_proc_info, . - __sa110_proc_info