[ARM] S3C64XX: Add system boot-time support
[linux-2.6/linux-acpi-2.6/ibm-acpi-2.6.git] / arch / arm / plat-s3c24xx / include / plat / map.h
blobe7be0c0d370284f5f9b32d6e3dcd36c3109c4dc9
1 /* linux/include/asm-arm/plat-s3c24xx/map.h
3 * Copyright (c) 2008 Simtec Electronics
4 * Ben Dooks <ben@simtec.co.uk>
6 * S3C24XX - Memory map definitions
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
13 #ifndef __ASM_PLAT_S3C24XX_MAP_H
14 #define __ASM_PLAT_S3C24XX_MAP_H
16 /* interrupt controller is the first thing we put in, to make
17 * the assembly code for the irq detection easier
19 #define S3C24XX_VA_IRQ S3C_VA_IRQ
20 #define S3C2410_PA_IRQ (0x4A000000)
21 #define S3C24XX_SZ_IRQ SZ_1M
23 /* memory controller registers */
24 #define S3C24XX_VA_MEMCTRL S3C_VA_MEM
25 #define S3C2410_PA_MEMCTRL (0x48000000)
26 #define S3C24XX_SZ_MEMCTRL SZ_1M
28 /* UARTs */
29 #define S3C24XX_VA_UART S3C_VA_UART
30 #define S3C2410_PA_UART (0x50000000)
31 #define S3C24XX_SZ_UART SZ_1M
32 #define S3C_UART_OFFSET (0x4000)
34 /* Timers */
35 #define S3C24XX_VA_TIMER S3C_VA_TIMER
36 #define S3C2410_PA_TIMER (0x51000000)
37 #define S3C24XX_SZ_TIMER SZ_1M
39 /* Clock and Power management */
40 #define S3C24XX_VA_CLKPWR S3C_VA_SYS
41 #define S3C24XX_SZ_CLKPWR SZ_1M
43 /* USB Device port */
44 #define S3C2410_PA_USBDEV (0x52000000)
45 #define S3C24XX_SZ_USBDEV SZ_1M
47 /* Watchdog */
48 #define S3C24XX_VA_WATCHDOG S3C_VA_WATCHDOG
49 #define S3C2410_PA_WATCHDOG (0x53000000)
50 #define S3C24XX_SZ_WATCHDOG SZ_1M
52 /* Standard size definitions for peripheral blocks. */
54 #define S3C24XX_SZ_IIC SZ_1M
55 #define S3C24XX_SZ_IIS SZ_1M
56 #define S3C24XX_SZ_ADC SZ_1M
57 #define S3C24XX_SZ_SPI SZ_1M
58 #define S3C24XX_SZ_SDI SZ_1M
59 #define S3C24XX_SZ_NAND SZ_1M
60 #define S3C24XX_SZ_USBHOST SZ_1M
62 /* GPIO ports */
64 /* the calculation for the VA of this must ensure that
65 * it is the same distance apart from the UART in the
66 * phsyical address space, as the initial mapping for the IO
67 * is done as a 1:1 maping. This puts it (currently) at
68 * 0xFA800000, which is not in the way of any current mapping
69 * by the base system.
72 #define S3C2410_PA_GPIO (0x56000000)
73 #define S3C24XX_VA_GPIO ((S3C24XX_PA_GPIO - S3C24XX_PA_UART) + S3C24XX_VA_UART)
74 #define S3C24XX_SZ_GPIO SZ_1M
77 /* ISA style IO, for each machine to sort out mappings for, if it
78 * implements it. We reserve two 16M regions for ISA.
81 #define S3C24XX_VA_ISA_WORD S3C2410_ADDR(0x02000000)
82 #define S3C24XX_VA_ISA_BYTE S3C2410_ADDR(0x03000000)
84 /* deal with the registers that move under the 2412/2413 */
86 #if defined(CONFIG_CPU_S3C2412) || defined(CONFIG_CPU_S3C2413)
87 #ifndef __ASSEMBLY__
88 extern void __iomem *s3c24xx_va_gpio2;
89 #endif
90 #ifdef CONFIG_CPU_S3C2412_ONLY
91 #define S3C24XX_VA_GPIO2 (S3C24XX_VA_GPIO + 0x10)
92 #else
93 #define S3C24XX_VA_GPIO2 s3c24xx_va_gpio2
94 #endif
95 #else
96 #define s3c24xx_va_gpio2 S3C24XX_VA_GPIO
97 #define S3C24XX_VA_GPIO2 S3C24XX_VA_GPIO
98 #endif
100 #endif /* __ASM_PLAT_S3C24XX_MAP_H */