2 * omap_hwmod_2420_data.c - hardware modules present on the OMAP2420 chips
4 * Copyright (C) 2009-2010 Nokia Corporation
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
11 * XXX handle crossbar/shared link difference for L3?
12 * XXX these should be marked initdata for multi-OMAP kernels
14 #include <plat/omap_hwmod.h>
15 #include <mach/irqs.h>
18 #include <plat/serial.h>
20 #include <plat/gpio.h>
21 #include <plat/mcspi.h>
22 #include <plat/dmtimer.h>
23 #include <plat/l3_2xxx.h>
24 #include <plat/l4_2xxx.h>
26 #include "omap_hwmod_common_data.h"
28 #include "cm-regbits-24xx.h"
29 #include "prm-regbits-24xx.h"
33 * OMAP2420 hardware module integration data
35 * ALl of the data in this section should be autogeneratable from the
36 * TI hardware database or other technical documentation. Data that
37 * is driver-specific or driver-kernel integration-specific belongs
41 static struct omap_hwmod omap2420_mpu_hwmod
;
42 static struct omap_hwmod omap2420_iva_hwmod
;
43 static struct omap_hwmod omap2420_l3_main_hwmod
;
44 static struct omap_hwmod omap2420_l4_core_hwmod
;
45 static struct omap_hwmod omap2420_dss_core_hwmod
;
46 static struct omap_hwmod omap2420_dss_dispc_hwmod
;
47 static struct omap_hwmod omap2420_dss_rfbi_hwmod
;
48 static struct omap_hwmod omap2420_dss_venc_hwmod
;
49 static struct omap_hwmod omap2420_wd_timer2_hwmod
;
50 static struct omap_hwmod omap2420_gpio1_hwmod
;
51 static struct omap_hwmod omap2420_gpio2_hwmod
;
52 static struct omap_hwmod omap2420_gpio3_hwmod
;
53 static struct omap_hwmod omap2420_gpio4_hwmod
;
54 static struct omap_hwmod omap2420_dma_system_hwmod
;
55 static struct omap_hwmod omap2420_mcspi1_hwmod
;
56 static struct omap_hwmod omap2420_mcspi2_hwmod
;
58 /* L3 -> L4_CORE interface */
59 static struct omap_hwmod_ocp_if omap2420_l3_main__l4_core
= {
60 .master
= &omap2420_l3_main_hwmod
,
61 .slave
= &omap2420_l4_core_hwmod
,
62 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
65 /* MPU -> L3 interface */
66 static struct omap_hwmod_ocp_if omap2420_mpu__l3_main
= {
67 .master
= &omap2420_mpu_hwmod
,
68 .slave
= &omap2420_l3_main_hwmod
,
72 /* Slave interfaces on the L3 interconnect */
73 static struct omap_hwmod_ocp_if
*omap2420_l3_main_slaves
[] = {
74 &omap2420_mpu__l3_main
,
78 static struct omap_hwmod_ocp_if omap2420_dss__l3
= {
79 .master
= &omap2420_dss_core_hwmod
,
80 .slave
= &omap2420_l3_main_hwmod
,
83 .l3_perm_bit
= OMAP2_L3_CORE_FW_CONNID_DSS
,
84 .flags
= OMAP_FIREWALL_L3
,
87 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
90 /* Master interfaces on the L3 interconnect */
91 static struct omap_hwmod_ocp_if
*omap2420_l3_main_masters
[] = {
92 &omap2420_l3_main__l4_core
,
96 static struct omap_hwmod omap2420_l3_main_hwmod
= {
98 .class = &l3_hwmod_class
,
99 .masters
= omap2420_l3_main_masters
,
100 .masters_cnt
= ARRAY_SIZE(omap2420_l3_main_masters
),
101 .slaves
= omap2420_l3_main_slaves
,
102 .slaves_cnt
= ARRAY_SIZE(omap2420_l3_main_slaves
),
103 .omap_chip
= OMAP_CHIP_INIT(CHIP_IS_OMAP2420
),
104 .flags
= HWMOD_NO_IDLEST
,
107 static struct omap_hwmod omap2420_l4_wkup_hwmod
;
108 static struct omap_hwmod omap2420_uart1_hwmod
;
109 static struct omap_hwmod omap2420_uart2_hwmod
;
110 static struct omap_hwmod omap2420_uart3_hwmod
;
111 static struct omap_hwmod omap2420_i2c1_hwmod
;
112 static struct omap_hwmod omap2420_i2c2_hwmod
;
113 static struct omap_hwmod omap2420_mcbsp1_hwmod
;
114 static struct omap_hwmod omap2420_mcbsp2_hwmod
;
116 /* l4 core -> mcspi1 interface */
117 static struct omap_hwmod_addr_space omap2420_mcspi1_addr_space
[] = {
119 .pa_start
= 0x48098000,
120 .pa_end
= 0x480980ff,
121 .flags
= ADDR_TYPE_RT
,
125 static struct omap_hwmod_ocp_if omap2420_l4_core__mcspi1
= {
126 .master
= &omap2420_l4_core_hwmod
,
127 .slave
= &omap2420_mcspi1_hwmod
,
129 .addr
= omap2420_mcspi1_addr_space
,
130 .addr_cnt
= ARRAY_SIZE(omap2420_mcspi1_addr_space
),
131 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
134 /* l4 core -> mcspi2 interface */
135 static struct omap_hwmod_addr_space omap2420_mcspi2_addr_space
[] = {
137 .pa_start
= 0x4809a000,
138 .pa_end
= 0x4809a0ff,
139 .flags
= ADDR_TYPE_RT
,
143 static struct omap_hwmod_ocp_if omap2420_l4_core__mcspi2
= {
144 .master
= &omap2420_l4_core_hwmod
,
145 .slave
= &omap2420_mcspi2_hwmod
,
147 .addr
= omap2420_mcspi2_addr_space
,
148 .addr_cnt
= ARRAY_SIZE(omap2420_mcspi2_addr_space
),
149 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
152 /* L4_CORE -> L4_WKUP interface */
153 static struct omap_hwmod_ocp_if omap2420_l4_core__l4_wkup
= {
154 .master
= &omap2420_l4_core_hwmod
,
155 .slave
= &omap2420_l4_wkup_hwmod
,
156 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
159 /* L4 CORE -> UART1 interface */
160 static struct omap_hwmod_addr_space omap2420_uart1_addr_space
[] = {
162 .pa_start
= OMAP2_UART1_BASE
,
163 .pa_end
= OMAP2_UART1_BASE
+ SZ_8K
- 1,
164 .flags
= ADDR_MAP_ON_INIT
| ADDR_TYPE_RT
,
168 static struct omap_hwmod_ocp_if omap2_l4_core__uart1
= {
169 .master
= &omap2420_l4_core_hwmod
,
170 .slave
= &omap2420_uart1_hwmod
,
172 .addr
= omap2420_uart1_addr_space
,
173 .addr_cnt
= ARRAY_SIZE(omap2420_uart1_addr_space
),
174 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
177 /* L4 CORE -> UART2 interface */
178 static struct omap_hwmod_addr_space omap2420_uart2_addr_space
[] = {
180 .pa_start
= OMAP2_UART2_BASE
,
181 .pa_end
= OMAP2_UART2_BASE
+ SZ_1K
- 1,
182 .flags
= ADDR_MAP_ON_INIT
| ADDR_TYPE_RT
,
186 static struct omap_hwmod_ocp_if omap2_l4_core__uart2
= {
187 .master
= &omap2420_l4_core_hwmod
,
188 .slave
= &omap2420_uart2_hwmod
,
190 .addr
= omap2420_uart2_addr_space
,
191 .addr_cnt
= ARRAY_SIZE(omap2420_uart2_addr_space
),
192 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
195 /* L4 PER -> UART3 interface */
196 static struct omap_hwmod_addr_space omap2420_uart3_addr_space
[] = {
198 .pa_start
= OMAP2_UART3_BASE
,
199 .pa_end
= OMAP2_UART3_BASE
+ SZ_1K
- 1,
200 .flags
= ADDR_MAP_ON_INIT
| ADDR_TYPE_RT
,
204 static struct omap_hwmod_ocp_if omap2_l4_core__uart3
= {
205 .master
= &omap2420_l4_core_hwmod
,
206 .slave
= &omap2420_uart3_hwmod
,
208 .addr
= omap2420_uart3_addr_space
,
209 .addr_cnt
= ARRAY_SIZE(omap2420_uart3_addr_space
),
210 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
213 /* I2C IP block address space length (in bytes) */
214 #define OMAP2_I2C_AS_LEN 128
216 /* L4 CORE -> I2C1 interface */
217 static struct omap_hwmod_addr_space omap2420_i2c1_addr_space
[] = {
219 .pa_start
= 0x48070000,
220 .pa_end
= 0x48070000 + OMAP2_I2C_AS_LEN
- 1,
221 .flags
= ADDR_TYPE_RT
,
225 static struct omap_hwmod_ocp_if omap2420_l4_core__i2c1
= {
226 .master
= &omap2420_l4_core_hwmod
,
227 .slave
= &omap2420_i2c1_hwmod
,
229 .addr
= omap2420_i2c1_addr_space
,
230 .addr_cnt
= ARRAY_SIZE(omap2420_i2c1_addr_space
),
231 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
234 /* L4 CORE -> I2C2 interface */
235 static struct omap_hwmod_addr_space omap2420_i2c2_addr_space
[] = {
237 .pa_start
= 0x48072000,
238 .pa_end
= 0x48072000 + OMAP2_I2C_AS_LEN
- 1,
239 .flags
= ADDR_TYPE_RT
,
243 static struct omap_hwmod_ocp_if omap2420_l4_core__i2c2
= {
244 .master
= &omap2420_l4_core_hwmod
,
245 .slave
= &omap2420_i2c2_hwmod
,
247 .addr
= omap2420_i2c2_addr_space
,
248 .addr_cnt
= ARRAY_SIZE(omap2420_i2c2_addr_space
),
249 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
252 /* Slave interfaces on the L4_CORE interconnect */
253 static struct omap_hwmod_ocp_if
*omap2420_l4_core_slaves
[] = {
254 &omap2420_l3_main__l4_core
,
257 /* Master interfaces on the L4_CORE interconnect */
258 static struct omap_hwmod_ocp_if
*omap2420_l4_core_masters
[] = {
259 &omap2420_l4_core__l4_wkup
,
260 &omap2_l4_core__uart1
,
261 &omap2_l4_core__uart2
,
262 &omap2_l4_core__uart3
,
263 &omap2420_l4_core__i2c1
,
264 &omap2420_l4_core__i2c2
268 static struct omap_hwmod omap2420_l4_core_hwmod
= {
270 .class = &l4_hwmod_class
,
271 .masters
= omap2420_l4_core_masters
,
272 .masters_cnt
= ARRAY_SIZE(omap2420_l4_core_masters
),
273 .slaves
= omap2420_l4_core_slaves
,
274 .slaves_cnt
= ARRAY_SIZE(omap2420_l4_core_slaves
),
275 .omap_chip
= OMAP_CHIP_INIT(CHIP_IS_OMAP2420
),
276 .flags
= HWMOD_NO_IDLEST
,
279 /* Slave interfaces on the L4_WKUP interconnect */
280 static struct omap_hwmod_ocp_if
*omap2420_l4_wkup_slaves
[] = {
281 &omap2420_l4_core__l4_wkup
,
284 /* Master interfaces on the L4_WKUP interconnect */
285 static struct omap_hwmod_ocp_if
*omap2420_l4_wkup_masters
[] = {
289 static struct omap_hwmod omap2420_l4_wkup_hwmod
= {
291 .class = &l4_hwmod_class
,
292 .masters
= omap2420_l4_wkup_masters
,
293 .masters_cnt
= ARRAY_SIZE(omap2420_l4_wkup_masters
),
294 .slaves
= omap2420_l4_wkup_slaves
,
295 .slaves_cnt
= ARRAY_SIZE(omap2420_l4_wkup_slaves
),
296 .omap_chip
= OMAP_CHIP_INIT(CHIP_IS_OMAP2420
),
297 .flags
= HWMOD_NO_IDLEST
,
300 /* Master interfaces on the MPU device */
301 static struct omap_hwmod_ocp_if
*omap2420_mpu_masters
[] = {
302 &omap2420_mpu__l3_main
,
306 static struct omap_hwmod omap2420_mpu_hwmod
= {
308 .class = &mpu_hwmod_class
,
309 .main_clk
= "mpu_ck",
310 .masters
= omap2420_mpu_masters
,
311 .masters_cnt
= ARRAY_SIZE(omap2420_mpu_masters
),
312 .omap_chip
= OMAP_CHIP_INIT(CHIP_IS_OMAP2420
),
316 * IVA1 interface data
319 /* IVA <- L3 interface */
320 static struct omap_hwmod_ocp_if omap2420_l3__iva
= {
321 .master
= &omap2420_l3_main_hwmod
,
322 .slave
= &omap2420_iva_hwmod
,
324 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
327 static struct omap_hwmod_ocp_if
*omap2420_iva_masters
[] = {
335 static struct omap_hwmod omap2420_iva_hwmod
= {
337 .class = &iva_hwmod_class
,
338 .masters
= omap2420_iva_masters
,
339 .masters_cnt
= ARRAY_SIZE(omap2420_iva_masters
),
340 .omap_chip
= OMAP_CHIP_INIT(CHIP_IS_OMAP2420
)
344 static struct omap_hwmod_class_sysconfig omap2420_timer_sysc
= {
348 .sysc_flags
= (SYSC_HAS_SIDLEMODE
| SYSC_HAS_CLOCKACTIVITY
|
349 SYSC_HAS_ENAWAKEUP
| SYSC_HAS_SOFTRESET
|
351 .idlemodes
= (SIDLE_FORCE
| SIDLE_NO
| SIDLE_SMART
),
352 .sysc_fields
= &omap_hwmod_sysc_type1
,
355 static struct omap_hwmod_class omap2420_timer_hwmod_class
= {
357 .sysc
= &omap2420_timer_sysc
,
358 .rev
= OMAP_TIMER_IP_VERSION_1
,
362 static struct omap_hwmod omap2420_timer1_hwmod
;
363 static struct omap_hwmod_irq_info omap2420_timer1_mpu_irqs
[] = {
367 static struct omap_hwmod_addr_space omap2420_timer1_addrs
[] = {
369 .pa_start
= 0x48028000,
370 .pa_end
= 0x48028000 + SZ_1K
- 1,
371 .flags
= ADDR_TYPE_RT
375 /* l4_wkup -> timer1 */
376 static struct omap_hwmod_ocp_if omap2420_l4_wkup__timer1
= {
377 .master
= &omap2420_l4_wkup_hwmod
,
378 .slave
= &omap2420_timer1_hwmod
,
380 .addr
= omap2420_timer1_addrs
,
381 .addr_cnt
= ARRAY_SIZE(omap2420_timer1_addrs
),
382 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
385 /* timer1 slave port */
386 static struct omap_hwmod_ocp_if
*omap2420_timer1_slaves
[] = {
387 &omap2420_l4_wkup__timer1
,
391 static struct omap_hwmod omap2420_timer1_hwmod
= {
393 .mpu_irqs
= omap2420_timer1_mpu_irqs
,
394 .mpu_irqs_cnt
= ARRAY_SIZE(omap2420_timer1_mpu_irqs
),
395 .main_clk
= "gpt1_fck",
399 .module_bit
= OMAP24XX_EN_GPT1_SHIFT
,
400 .module_offs
= WKUP_MOD
,
402 .idlest_idle_bit
= OMAP24XX_ST_GPT1_SHIFT
,
405 .slaves
= omap2420_timer1_slaves
,
406 .slaves_cnt
= ARRAY_SIZE(omap2420_timer1_slaves
),
407 .class = &omap2420_timer_hwmod_class
,
408 .omap_chip
= OMAP_CHIP_INIT(CHIP_IS_OMAP2420
)
412 static struct omap_hwmod omap2420_timer2_hwmod
;
413 static struct omap_hwmod_irq_info omap2420_timer2_mpu_irqs
[] = {
417 static struct omap_hwmod_addr_space omap2420_timer2_addrs
[] = {
419 .pa_start
= 0x4802a000,
420 .pa_end
= 0x4802a000 + SZ_1K
- 1,
421 .flags
= ADDR_TYPE_RT
425 /* l4_core -> timer2 */
426 static struct omap_hwmod_ocp_if omap2420_l4_core__timer2
= {
427 .master
= &omap2420_l4_core_hwmod
,
428 .slave
= &omap2420_timer2_hwmod
,
430 .addr
= omap2420_timer2_addrs
,
431 .addr_cnt
= ARRAY_SIZE(omap2420_timer2_addrs
),
432 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
435 /* timer2 slave port */
436 static struct omap_hwmod_ocp_if
*omap2420_timer2_slaves
[] = {
437 &omap2420_l4_core__timer2
,
441 static struct omap_hwmod omap2420_timer2_hwmod
= {
443 .mpu_irqs
= omap2420_timer2_mpu_irqs
,
444 .mpu_irqs_cnt
= ARRAY_SIZE(omap2420_timer2_mpu_irqs
),
445 .main_clk
= "gpt2_fck",
449 .module_bit
= OMAP24XX_EN_GPT2_SHIFT
,
450 .module_offs
= CORE_MOD
,
452 .idlest_idle_bit
= OMAP24XX_ST_GPT2_SHIFT
,
455 .slaves
= omap2420_timer2_slaves
,
456 .slaves_cnt
= ARRAY_SIZE(omap2420_timer2_slaves
),
457 .class = &omap2420_timer_hwmod_class
,
458 .omap_chip
= OMAP_CHIP_INIT(CHIP_IS_OMAP2420
)
462 static struct omap_hwmod omap2420_timer3_hwmod
;
463 static struct omap_hwmod_irq_info omap2420_timer3_mpu_irqs
[] = {
467 static struct omap_hwmod_addr_space omap2420_timer3_addrs
[] = {
469 .pa_start
= 0x48078000,
470 .pa_end
= 0x48078000 + SZ_1K
- 1,
471 .flags
= ADDR_TYPE_RT
475 /* l4_core -> timer3 */
476 static struct omap_hwmod_ocp_if omap2420_l4_core__timer3
= {
477 .master
= &omap2420_l4_core_hwmod
,
478 .slave
= &omap2420_timer3_hwmod
,
480 .addr
= omap2420_timer3_addrs
,
481 .addr_cnt
= ARRAY_SIZE(omap2420_timer3_addrs
),
482 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
485 /* timer3 slave port */
486 static struct omap_hwmod_ocp_if
*omap2420_timer3_slaves
[] = {
487 &omap2420_l4_core__timer3
,
491 static struct omap_hwmod omap2420_timer3_hwmod
= {
493 .mpu_irqs
= omap2420_timer3_mpu_irqs
,
494 .mpu_irqs_cnt
= ARRAY_SIZE(omap2420_timer3_mpu_irqs
),
495 .main_clk
= "gpt3_fck",
499 .module_bit
= OMAP24XX_EN_GPT3_SHIFT
,
500 .module_offs
= CORE_MOD
,
502 .idlest_idle_bit
= OMAP24XX_ST_GPT3_SHIFT
,
505 .slaves
= omap2420_timer3_slaves
,
506 .slaves_cnt
= ARRAY_SIZE(omap2420_timer3_slaves
),
507 .class = &omap2420_timer_hwmod_class
,
508 .omap_chip
= OMAP_CHIP_INIT(CHIP_IS_OMAP2420
)
512 static struct omap_hwmod omap2420_timer4_hwmod
;
513 static struct omap_hwmod_irq_info omap2420_timer4_mpu_irqs
[] = {
517 static struct omap_hwmod_addr_space omap2420_timer4_addrs
[] = {
519 .pa_start
= 0x4807a000,
520 .pa_end
= 0x4807a000 + SZ_1K
- 1,
521 .flags
= ADDR_TYPE_RT
525 /* l4_core -> timer4 */
526 static struct omap_hwmod_ocp_if omap2420_l4_core__timer4
= {
527 .master
= &omap2420_l4_core_hwmod
,
528 .slave
= &omap2420_timer4_hwmod
,
530 .addr
= omap2420_timer4_addrs
,
531 .addr_cnt
= ARRAY_SIZE(omap2420_timer4_addrs
),
532 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
535 /* timer4 slave port */
536 static struct omap_hwmod_ocp_if
*omap2420_timer4_slaves
[] = {
537 &omap2420_l4_core__timer4
,
541 static struct omap_hwmod omap2420_timer4_hwmod
= {
543 .mpu_irqs
= omap2420_timer4_mpu_irqs
,
544 .mpu_irqs_cnt
= ARRAY_SIZE(omap2420_timer4_mpu_irqs
),
545 .main_clk
= "gpt4_fck",
549 .module_bit
= OMAP24XX_EN_GPT4_SHIFT
,
550 .module_offs
= CORE_MOD
,
552 .idlest_idle_bit
= OMAP24XX_ST_GPT4_SHIFT
,
555 .slaves
= omap2420_timer4_slaves
,
556 .slaves_cnt
= ARRAY_SIZE(omap2420_timer4_slaves
),
557 .class = &omap2420_timer_hwmod_class
,
558 .omap_chip
= OMAP_CHIP_INIT(CHIP_IS_OMAP2420
)
562 static struct omap_hwmod omap2420_timer5_hwmod
;
563 static struct omap_hwmod_irq_info omap2420_timer5_mpu_irqs
[] = {
567 static struct omap_hwmod_addr_space omap2420_timer5_addrs
[] = {
569 .pa_start
= 0x4807c000,
570 .pa_end
= 0x4807c000 + SZ_1K
- 1,
571 .flags
= ADDR_TYPE_RT
575 /* l4_core -> timer5 */
576 static struct omap_hwmod_ocp_if omap2420_l4_core__timer5
= {
577 .master
= &omap2420_l4_core_hwmod
,
578 .slave
= &omap2420_timer5_hwmod
,
580 .addr
= omap2420_timer5_addrs
,
581 .addr_cnt
= ARRAY_SIZE(omap2420_timer5_addrs
),
582 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
585 /* timer5 slave port */
586 static struct omap_hwmod_ocp_if
*omap2420_timer5_slaves
[] = {
587 &omap2420_l4_core__timer5
,
591 static struct omap_hwmod omap2420_timer5_hwmod
= {
593 .mpu_irqs
= omap2420_timer5_mpu_irqs
,
594 .mpu_irqs_cnt
= ARRAY_SIZE(omap2420_timer5_mpu_irqs
),
595 .main_clk
= "gpt5_fck",
599 .module_bit
= OMAP24XX_EN_GPT5_SHIFT
,
600 .module_offs
= CORE_MOD
,
602 .idlest_idle_bit
= OMAP24XX_ST_GPT5_SHIFT
,
605 .slaves
= omap2420_timer5_slaves
,
606 .slaves_cnt
= ARRAY_SIZE(omap2420_timer5_slaves
),
607 .class = &omap2420_timer_hwmod_class
,
608 .omap_chip
= OMAP_CHIP_INIT(CHIP_IS_OMAP2420
)
613 static struct omap_hwmod omap2420_timer6_hwmod
;
614 static struct omap_hwmod_irq_info omap2420_timer6_mpu_irqs
[] = {
618 static struct omap_hwmod_addr_space omap2420_timer6_addrs
[] = {
620 .pa_start
= 0x4807e000,
621 .pa_end
= 0x4807e000 + SZ_1K
- 1,
622 .flags
= ADDR_TYPE_RT
626 /* l4_core -> timer6 */
627 static struct omap_hwmod_ocp_if omap2420_l4_core__timer6
= {
628 .master
= &omap2420_l4_core_hwmod
,
629 .slave
= &omap2420_timer6_hwmod
,
631 .addr
= omap2420_timer6_addrs
,
632 .addr_cnt
= ARRAY_SIZE(omap2420_timer6_addrs
),
633 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
636 /* timer6 slave port */
637 static struct omap_hwmod_ocp_if
*omap2420_timer6_slaves
[] = {
638 &omap2420_l4_core__timer6
,
642 static struct omap_hwmod omap2420_timer6_hwmod
= {
644 .mpu_irqs
= omap2420_timer6_mpu_irqs
,
645 .mpu_irqs_cnt
= ARRAY_SIZE(omap2420_timer6_mpu_irqs
),
646 .main_clk
= "gpt6_fck",
650 .module_bit
= OMAP24XX_EN_GPT6_SHIFT
,
651 .module_offs
= CORE_MOD
,
653 .idlest_idle_bit
= OMAP24XX_ST_GPT6_SHIFT
,
656 .slaves
= omap2420_timer6_slaves
,
657 .slaves_cnt
= ARRAY_SIZE(omap2420_timer6_slaves
),
658 .class = &omap2420_timer_hwmod_class
,
659 .omap_chip
= OMAP_CHIP_INIT(CHIP_IS_OMAP2420
)
663 static struct omap_hwmod omap2420_timer7_hwmod
;
664 static struct omap_hwmod_irq_info omap2420_timer7_mpu_irqs
[] = {
668 static struct omap_hwmod_addr_space omap2420_timer7_addrs
[] = {
670 .pa_start
= 0x48080000,
671 .pa_end
= 0x48080000 + SZ_1K
- 1,
672 .flags
= ADDR_TYPE_RT
676 /* l4_core -> timer7 */
677 static struct omap_hwmod_ocp_if omap2420_l4_core__timer7
= {
678 .master
= &omap2420_l4_core_hwmod
,
679 .slave
= &omap2420_timer7_hwmod
,
681 .addr
= omap2420_timer7_addrs
,
682 .addr_cnt
= ARRAY_SIZE(omap2420_timer7_addrs
),
683 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
686 /* timer7 slave port */
687 static struct omap_hwmod_ocp_if
*omap2420_timer7_slaves
[] = {
688 &omap2420_l4_core__timer7
,
692 static struct omap_hwmod omap2420_timer7_hwmod
= {
694 .mpu_irqs
= omap2420_timer7_mpu_irqs
,
695 .mpu_irqs_cnt
= ARRAY_SIZE(omap2420_timer7_mpu_irqs
),
696 .main_clk
= "gpt7_fck",
700 .module_bit
= OMAP24XX_EN_GPT7_SHIFT
,
701 .module_offs
= CORE_MOD
,
703 .idlest_idle_bit
= OMAP24XX_ST_GPT7_SHIFT
,
706 .slaves
= omap2420_timer7_slaves
,
707 .slaves_cnt
= ARRAY_SIZE(omap2420_timer7_slaves
),
708 .class = &omap2420_timer_hwmod_class
,
709 .omap_chip
= OMAP_CHIP_INIT(CHIP_IS_OMAP2420
)
713 static struct omap_hwmod omap2420_timer8_hwmod
;
714 static struct omap_hwmod_irq_info omap2420_timer8_mpu_irqs
[] = {
718 static struct omap_hwmod_addr_space omap2420_timer8_addrs
[] = {
720 .pa_start
= 0x48082000,
721 .pa_end
= 0x48082000 + SZ_1K
- 1,
722 .flags
= ADDR_TYPE_RT
726 /* l4_core -> timer8 */
727 static struct omap_hwmod_ocp_if omap2420_l4_core__timer8
= {
728 .master
= &omap2420_l4_core_hwmod
,
729 .slave
= &omap2420_timer8_hwmod
,
731 .addr
= omap2420_timer8_addrs
,
732 .addr_cnt
= ARRAY_SIZE(omap2420_timer8_addrs
),
733 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
736 /* timer8 slave port */
737 static struct omap_hwmod_ocp_if
*omap2420_timer8_slaves
[] = {
738 &omap2420_l4_core__timer8
,
742 static struct omap_hwmod omap2420_timer8_hwmod
= {
744 .mpu_irqs
= omap2420_timer8_mpu_irqs
,
745 .mpu_irqs_cnt
= ARRAY_SIZE(omap2420_timer8_mpu_irqs
),
746 .main_clk
= "gpt8_fck",
750 .module_bit
= OMAP24XX_EN_GPT8_SHIFT
,
751 .module_offs
= CORE_MOD
,
753 .idlest_idle_bit
= OMAP24XX_ST_GPT8_SHIFT
,
756 .slaves
= omap2420_timer8_slaves
,
757 .slaves_cnt
= ARRAY_SIZE(omap2420_timer8_slaves
),
758 .class = &omap2420_timer_hwmod_class
,
759 .omap_chip
= OMAP_CHIP_INIT(CHIP_IS_OMAP2420
)
763 static struct omap_hwmod omap2420_timer9_hwmod
;
764 static struct omap_hwmod_irq_info omap2420_timer9_mpu_irqs
[] = {
768 static struct omap_hwmod_addr_space omap2420_timer9_addrs
[] = {
770 .pa_start
= 0x48084000,
771 .pa_end
= 0x48084000 + SZ_1K
- 1,
772 .flags
= ADDR_TYPE_RT
776 /* l4_core -> timer9 */
777 static struct omap_hwmod_ocp_if omap2420_l4_core__timer9
= {
778 .master
= &omap2420_l4_core_hwmod
,
779 .slave
= &omap2420_timer9_hwmod
,
781 .addr
= omap2420_timer9_addrs
,
782 .addr_cnt
= ARRAY_SIZE(omap2420_timer9_addrs
),
783 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
786 /* timer9 slave port */
787 static struct omap_hwmod_ocp_if
*omap2420_timer9_slaves
[] = {
788 &omap2420_l4_core__timer9
,
792 static struct omap_hwmod omap2420_timer9_hwmod
= {
794 .mpu_irqs
= omap2420_timer9_mpu_irqs
,
795 .mpu_irqs_cnt
= ARRAY_SIZE(omap2420_timer9_mpu_irqs
),
796 .main_clk
= "gpt9_fck",
800 .module_bit
= OMAP24XX_EN_GPT9_SHIFT
,
801 .module_offs
= CORE_MOD
,
803 .idlest_idle_bit
= OMAP24XX_ST_GPT9_SHIFT
,
806 .slaves
= omap2420_timer9_slaves
,
807 .slaves_cnt
= ARRAY_SIZE(omap2420_timer9_slaves
),
808 .class = &omap2420_timer_hwmod_class
,
809 .omap_chip
= OMAP_CHIP_INIT(CHIP_IS_OMAP2420
)
813 static struct omap_hwmod omap2420_timer10_hwmod
;
814 static struct omap_hwmod_irq_info omap2420_timer10_mpu_irqs
[] = {
818 static struct omap_hwmod_addr_space omap2420_timer10_addrs
[] = {
820 .pa_start
= 0x48086000,
821 .pa_end
= 0x48086000 + SZ_1K
- 1,
822 .flags
= ADDR_TYPE_RT
826 /* l4_core -> timer10 */
827 static struct omap_hwmod_ocp_if omap2420_l4_core__timer10
= {
828 .master
= &omap2420_l4_core_hwmod
,
829 .slave
= &omap2420_timer10_hwmod
,
831 .addr
= omap2420_timer10_addrs
,
832 .addr_cnt
= ARRAY_SIZE(omap2420_timer10_addrs
),
833 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
836 /* timer10 slave port */
837 static struct omap_hwmod_ocp_if
*omap2420_timer10_slaves
[] = {
838 &omap2420_l4_core__timer10
,
842 static struct omap_hwmod omap2420_timer10_hwmod
= {
844 .mpu_irqs
= omap2420_timer10_mpu_irqs
,
845 .mpu_irqs_cnt
= ARRAY_SIZE(omap2420_timer10_mpu_irqs
),
846 .main_clk
= "gpt10_fck",
850 .module_bit
= OMAP24XX_EN_GPT10_SHIFT
,
851 .module_offs
= CORE_MOD
,
853 .idlest_idle_bit
= OMAP24XX_ST_GPT10_SHIFT
,
856 .slaves
= omap2420_timer10_slaves
,
857 .slaves_cnt
= ARRAY_SIZE(omap2420_timer10_slaves
),
858 .class = &omap2420_timer_hwmod_class
,
859 .omap_chip
= OMAP_CHIP_INIT(CHIP_IS_OMAP2420
)
863 static struct omap_hwmod omap2420_timer11_hwmod
;
864 static struct omap_hwmod_irq_info omap2420_timer11_mpu_irqs
[] = {
868 static struct omap_hwmod_addr_space omap2420_timer11_addrs
[] = {
870 .pa_start
= 0x48088000,
871 .pa_end
= 0x48088000 + SZ_1K
- 1,
872 .flags
= ADDR_TYPE_RT
876 /* l4_core -> timer11 */
877 static struct omap_hwmod_ocp_if omap2420_l4_core__timer11
= {
878 .master
= &omap2420_l4_core_hwmod
,
879 .slave
= &omap2420_timer11_hwmod
,
881 .addr
= omap2420_timer11_addrs
,
882 .addr_cnt
= ARRAY_SIZE(omap2420_timer11_addrs
),
883 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
886 /* timer11 slave port */
887 static struct omap_hwmod_ocp_if
*omap2420_timer11_slaves
[] = {
888 &omap2420_l4_core__timer11
,
892 static struct omap_hwmod omap2420_timer11_hwmod
= {
894 .mpu_irqs
= omap2420_timer11_mpu_irqs
,
895 .mpu_irqs_cnt
= ARRAY_SIZE(omap2420_timer11_mpu_irqs
),
896 .main_clk
= "gpt11_fck",
900 .module_bit
= OMAP24XX_EN_GPT11_SHIFT
,
901 .module_offs
= CORE_MOD
,
903 .idlest_idle_bit
= OMAP24XX_ST_GPT11_SHIFT
,
906 .slaves
= omap2420_timer11_slaves
,
907 .slaves_cnt
= ARRAY_SIZE(omap2420_timer11_slaves
),
908 .class = &omap2420_timer_hwmod_class
,
909 .omap_chip
= OMAP_CHIP_INIT(CHIP_IS_OMAP2420
)
913 static struct omap_hwmod omap2420_timer12_hwmod
;
914 static struct omap_hwmod_irq_info omap2420_timer12_mpu_irqs
[] = {
918 static struct omap_hwmod_addr_space omap2420_timer12_addrs
[] = {
920 .pa_start
= 0x4808a000,
921 .pa_end
= 0x4808a000 + SZ_1K
- 1,
922 .flags
= ADDR_TYPE_RT
926 /* l4_core -> timer12 */
927 static struct omap_hwmod_ocp_if omap2420_l4_core__timer12
= {
928 .master
= &omap2420_l4_core_hwmod
,
929 .slave
= &omap2420_timer12_hwmod
,
931 .addr
= omap2420_timer12_addrs
,
932 .addr_cnt
= ARRAY_SIZE(omap2420_timer12_addrs
),
933 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
936 /* timer12 slave port */
937 static struct omap_hwmod_ocp_if
*omap2420_timer12_slaves
[] = {
938 &omap2420_l4_core__timer12
,
942 static struct omap_hwmod omap2420_timer12_hwmod
= {
944 .mpu_irqs
= omap2420_timer12_mpu_irqs
,
945 .mpu_irqs_cnt
= ARRAY_SIZE(omap2420_timer12_mpu_irqs
),
946 .main_clk
= "gpt12_fck",
950 .module_bit
= OMAP24XX_EN_GPT12_SHIFT
,
951 .module_offs
= CORE_MOD
,
953 .idlest_idle_bit
= OMAP24XX_ST_GPT12_SHIFT
,
956 .slaves
= omap2420_timer12_slaves
,
957 .slaves_cnt
= ARRAY_SIZE(omap2420_timer12_slaves
),
958 .class = &omap2420_timer_hwmod_class
,
959 .omap_chip
= OMAP_CHIP_INIT(CHIP_IS_OMAP2420
)
962 /* l4_wkup -> wd_timer2 */
963 static struct omap_hwmod_addr_space omap2420_wd_timer2_addrs
[] = {
965 .pa_start
= 0x48022000,
966 .pa_end
= 0x4802207f,
967 .flags
= ADDR_TYPE_RT
971 static struct omap_hwmod_ocp_if omap2420_l4_wkup__wd_timer2
= {
972 .master
= &omap2420_l4_wkup_hwmod
,
973 .slave
= &omap2420_wd_timer2_hwmod
,
974 .clk
= "mpu_wdt_ick",
975 .addr
= omap2420_wd_timer2_addrs
,
976 .addr_cnt
= ARRAY_SIZE(omap2420_wd_timer2_addrs
),
977 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
982 * 32-bit watchdog upward counter that generates a pulse on the reset pin on
986 static struct omap_hwmod_class_sysconfig omap2420_wd_timer_sysc
= {
990 .sysc_flags
= (SYSC_HAS_EMUFREE
| SYSC_HAS_SOFTRESET
|
991 SYSC_HAS_AUTOIDLE
| SYSS_HAS_RESET_STATUS
),
992 .sysc_fields
= &omap_hwmod_sysc_type1
,
995 static struct omap_hwmod_class omap2420_wd_timer_hwmod_class
= {
997 .sysc
= &omap2420_wd_timer_sysc
,
998 .pre_shutdown
= &omap2_wd_timer_disable
1002 static struct omap_hwmod_ocp_if
*omap2420_wd_timer2_slaves
[] = {
1003 &omap2420_l4_wkup__wd_timer2
,
1006 static struct omap_hwmod omap2420_wd_timer2_hwmod
= {
1007 .name
= "wd_timer2",
1008 .class = &omap2420_wd_timer_hwmod_class
,
1009 .main_clk
= "mpu_wdt_fck",
1013 .module_bit
= OMAP24XX_EN_MPU_WDT_SHIFT
,
1014 .module_offs
= WKUP_MOD
,
1016 .idlest_idle_bit
= OMAP24XX_ST_MPU_WDT_SHIFT
,
1019 .slaves
= omap2420_wd_timer2_slaves
,
1020 .slaves_cnt
= ARRAY_SIZE(omap2420_wd_timer2_slaves
),
1021 .omap_chip
= OMAP_CHIP_INIT(CHIP_IS_OMAP2420
),
1026 static struct omap_hwmod_class_sysconfig uart_sysc
= {
1030 .sysc_flags
= (SYSC_HAS_SIDLEMODE
|
1031 SYSC_HAS_ENAWAKEUP
| SYSC_HAS_SOFTRESET
|
1032 SYSC_HAS_AUTOIDLE
| SYSS_HAS_RESET_STATUS
),
1033 .idlemodes
= (SIDLE_FORCE
| SIDLE_NO
| SIDLE_SMART
),
1034 .sysc_fields
= &omap_hwmod_sysc_type1
,
1037 static struct omap_hwmod_class uart_class
= {
1044 static struct omap_hwmod_irq_info uart1_mpu_irqs
[] = {
1045 { .irq
= INT_24XX_UART1_IRQ
, },
1048 static struct omap_hwmod_dma_info uart1_sdma_reqs
[] = {
1049 { .name
= "rx", .dma_req
= OMAP24XX_DMA_UART1_RX
, },
1050 { .name
= "tx", .dma_req
= OMAP24XX_DMA_UART1_TX
, },
1053 static struct omap_hwmod_ocp_if
*omap2420_uart1_slaves
[] = {
1054 &omap2_l4_core__uart1
,
1057 static struct omap_hwmod omap2420_uart1_hwmod
= {
1059 .mpu_irqs
= uart1_mpu_irqs
,
1060 .mpu_irqs_cnt
= ARRAY_SIZE(uart1_mpu_irqs
),
1061 .sdma_reqs
= uart1_sdma_reqs
,
1062 .sdma_reqs_cnt
= ARRAY_SIZE(uart1_sdma_reqs
),
1063 .main_clk
= "uart1_fck",
1066 .module_offs
= CORE_MOD
,
1068 .module_bit
= OMAP24XX_EN_UART1_SHIFT
,
1070 .idlest_idle_bit
= OMAP24XX_EN_UART1_SHIFT
,
1073 .slaves
= omap2420_uart1_slaves
,
1074 .slaves_cnt
= ARRAY_SIZE(omap2420_uart1_slaves
),
1075 .class = &uart_class
,
1076 .omap_chip
= OMAP_CHIP_INIT(CHIP_IS_OMAP2420
),
1081 static struct omap_hwmod_irq_info uart2_mpu_irqs
[] = {
1082 { .irq
= INT_24XX_UART2_IRQ
, },
1085 static struct omap_hwmod_dma_info uart2_sdma_reqs
[] = {
1086 { .name
= "rx", .dma_req
= OMAP24XX_DMA_UART2_RX
, },
1087 { .name
= "tx", .dma_req
= OMAP24XX_DMA_UART2_TX
, },
1090 static struct omap_hwmod_ocp_if
*omap2420_uart2_slaves
[] = {
1091 &omap2_l4_core__uart2
,
1094 static struct omap_hwmod omap2420_uart2_hwmod
= {
1096 .mpu_irqs
= uart2_mpu_irqs
,
1097 .mpu_irqs_cnt
= ARRAY_SIZE(uart2_mpu_irqs
),
1098 .sdma_reqs
= uart2_sdma_reqs
,
1099 .sdma_reqs_cnt
= ARRAY_SIZE(uart2_sdma_reqs
),
1100 .main_clk
= "uart2_fck",
1103 .module_offs
= CORE_MOD
,
1105 .module_bit
= OMAP24XX_EN_UART2_SHIFT
,
1107 .idlest_idle_bit
= OMAP24XX_EN_UART2_SHIFT
,
1110 .slaves
= omap2420_uart2_slaves
,
1111 .slaves_cnt
= ARRAY_SIZE(omap2420_uart2_slaves
),
1112 .class = &uart_class
,
1113 .omap_chip
= OMAP_CHIP_INIT(CHIP_IS_OMAP2420
),
1118 static struct omap_hwmod_irq_info uart3_mpu_irqs
[] = {
1119 { .irq
= INT_24XX_UART3_IRQ
, },
1122 static struct omap_hwmod_dma_info uart3_sdma_reqs
[] = {
1123 { .name
= "rx", .dma_req
= OMAP24XX_DMA_UART3_RX
, },
1124 { .name
= "tx", .dma_req
= OMAP24XX_DMA_UART3_TX
, },
1127 static struct omap_hwmod_ocp_if
*omap2420_uart3_slaves
[] = {
1128 &omap2_l4_core__uart3
,
1131 static struct omap_hwmod omap2420_uart3_hwmod
= {
1133 .mpu_irqs
= uart3_mpu_irqs
,
1134 .mpu_irqs_cnt
= ARRAY_SIZE(uart3_mpu_irqs
),
1135 .sdma_reqs
= uart3_sdma_reqs
,
1136 .sdma_reqs_cnt
= ARRAY_SIZE(uart3_sdma_reqs
),
1137 .main_clk
= "uart3_fck",
1140 .module_offs
= CORE_MOD
,
1142 .module_bit
= OMAP24XX_EN_UART3_SHIFT
,
1144 .idlest_idle_bit
= OMAP24XX_EN_UART3_SHIFT
,
1147 .slaves
= omap2420_uart3_slaves
,
1148 .slaves_cnt
= ARRAY_SIZE(omap2420_uart3_slaves
),
1149 .class = &uart_class
,
1150 .omap_chip
= OMAP_CHIP_INIT(CHIP_IS_OMAP2420
),
1155 * display sub-system
1158 static struct omap_hwmod_class_sysconfig omap2420_dss_sysc
= {
1160 .sysc_offs
= 0x0010,
1161 .syss_offs
= 0x0014,
1162 .sysc_flags
= (SYSC_HAS_SOFTRESET
| SYSC_HAS_AUTOIDLE
),
1163 .sysc_fields
= &omap_hwmod_sysc_type1
,
1166 static struct omap_hwmod_class omap2420_dss_hwmod_class
= {
1168 .sysc
= &omap2420_dss_sysc
,
1171 static struct omap_hwmod_dma_info omap2420_dss_sdma_chs
[] = {
1172 { .name
= "dispc", .dma_req
= 5 },
1176 /* dss master ports */
1177 static struct omap_hwmod_ocp_if
*omap2420_dss_masters
[] = {
1181 static struct omap_hwmod_addr_space omap2420_dss_addrs
[] = {
1183 .pa_start
= 0x48050000,
1184 .pa_end
= 0x480503FF,
1185 .flags
= ADDR_TYPE_RT
1189 /* l4_core -> dss */
1190 static struct omap_hwmod_ocp_if omap2420_l4_core__dss
= {
1191 .master
= &omap2420_l4_core_hwmod
,
1192 .slave
= &omap2420_dss_core_hwmod
,
1194 .addr
= omap2420_dss_addrs
,
1195 .addr_cnt
= ARRAY_SIZE(omap2420_dss_addrs
),
1198 .l4_fw_region
= OMAP2420_L4_CORE_FW_DSS_CORE_REGION
,
1199 .flags
= OMAP_FIREWALL_L4
,
1202 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
1205 /* dss slave ports */
1206 static struct omap_hwmod_ocp_if
*omap2420_dss_slaves
[] = {
1207 &omap2420_l4_core__dss
,
1210 static struct omap_hwmod_opt_clk dss_opt_clks
[] = {
1211 { .role
= "tv_clk", .clk
= "dss_54m_fck" },
1212 { .role
= "sys_clk", .clk
= "dss2_fck" },
1215 static struct omap_hwmod omap2420_dss_core_hwmod
= {
1217 .class = &omap2420_dss_hwmod_class
,
1218 .main_clk
= "dss1_fck", /* instead of dss_fck */
1219 .sdma_reqs
= omap2420_dss_sdma_chs
,
1220 .sdma_reqs_cnt
= ARRAY_SIZE(omap2420_dss_sdma_chs
),
1224 .module_bit
= OMAP24XX_EN_DSS1_SHIFT
,
1225 .module_offs
= CORE_MOD
,
1227 .idlest_stdby_bit
= OMAP24XX_ST_DSS_SHIFT
,
1230 .opt_clks
= dss_opt_clks
,
1231 .opt_clks_cnt
= ARRAY_SIZE(dss_opt_clks
),
1232 .slaves
= omap2420_dss_slaves
,
1233 .slaves_cnt
= ARRAY_SIZE(omap2420_dss_slaves
),
1234 .masters
= omap2420_dss_masters
,
1235 .masters_cnt
= ARRAY_SIZE(omap2420_dss_masters
),
1236 .omap_chip
= OMAP_CHIP_INIT(CHIP_IS_OMAP2420
),
1237 .flags
= HWMOD_NO_IDLEST
,
1242 * display controller
1245 static struct omap_hwmod_class_sysconfig omap2420_dispc_sysc
= {
1247 .sysc_offs
= 0x0010,
1248 .syss_offs
= 0x0014,
1249 .sysc_flags
= (SYSC_HAS_SIDLEMODE
| SYSC_HAS_MIDLEMODE
|
1250 SYSC_HAS_SOFTRESET
| SYSC_HAS_AUTOIDLE
),
1251 .idlemodes
= (SIDLE_FORCE
| SIDLE_NO
| SIDLE_SMART
|
1252 MSTANDBY_FORCE
| MSTANDBY_NO
| MSTANDBY_SMART
),
1253 .sysc_fields
= &omap_hwmod_sysc_type1
,
1256 static struct omap_hwmod_class omap2420_dispc_hwmod_class
= {
1258 .sysc
= &omap2420_dispc_sysc
,
1261 static struct omap_hwmod_irq_info omap2420_dispc_irqs
[] = {
1265 static struct omap_hwmod_addr_space omap2420_dss_dispc_addrs
[] = {
1267 .pa_start
= 0x48050400,
1268 .pa_end
= 0x480507FF,
1269 .flags
= ADDR_TYPE_RT
1273 /* l4_core -> dss_dispc */
1274 static struct omap_hwmod_ocp_if omap2420_l4_core__dss_dispc
= {
1275 .master
= &omap2420_l4_core_hwmod
,
1276 .slave
= &omap2420_dss_dispc_hwmod
,
1278 .addr
= omap2420_dss_dispc_addrs
,
1279 .addr_cnt
= ARRAY_SIZE(omap2420_dss_dispc_addrs
),
1282 .l4_fw_region
= OMAP2420_L4_CORE_FW_DSS_DISPC_REGION
,
1283 .flags
= OMAP_FIREWALL_L4
,
1286 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
1289 /* dss_dispc slave ports */
1290 static struct omap_hwmod_ocp_if
*omap2420_dss_dispc_slaves
[] = {
1291 &omap2420_l4_core__dss_dispc
,
1294 static struct omap_hwmod omap2420_dss_dispc_hwmod
= {
1295 .name
= "dss_dispc",
1296 .class = &omap2420_dispc_hwmod_class
,
1297 .mpu_irqs
= omap2420_dispc_irqs
,
1298 .mpu_irqs_cnt
= ARRAY_SIZE(omap2420_dispc_irqs
),
1299 .main_clk
= "dss1_fck",
1303 .module_bit
= OMAP24XX_EN_DSS1_SHIFT
,
1304 .module_offs
= CORE_MOD
,
1306 .idlest_stdby_bit
= OMAP24XX_ST_DSS_SHIFT
,
1309 .slaves
= omap2420_dss_dispc_slaves
,
1310 .slaves_cnt
= ARRAY_SIZE(omap2420_dss_dispc_slaves
),
1311 .omap_chip
= OMAP_CHIP_INIT(CHIP_IS_OMAP2420
),
1312 .flags
= HWMOD_NO_IDLEST
,
1317 * remote frame buffer interface
1320 static struct omap_hwmod_class_sysconfig omap2420_rfbi_sysc
= {
1322 .sysc_offs
= 0x0010,
1323 .syss_offs
= 0x0014,
1324 .sysc_flags
= (SYSC_HAS_SIDLEMODE
| SYSC_HAS_SOFTRESET
|
1326 .idlemodes
= (SIDLE_FORCE
| SIDLE_NO
| SIDLE_SMART
),
1327 .sysc_fields
= &omap_hwmod_sysc_type1
,
1330 static struct omap_hwmod_class omap2420_rfbi_hwmod_class
= {
1332 .sysc
= &omap2420_rfbi_sysc
,
1335 static struct omap_hwmod_addr_space omap2420_dss_rfbi_addrs
[] = {
1337 .pa_start
= 0x48050800,
1338 .pa_end
= 0x48050BFF,
1339 .flags
= ADDR_TYPE_RT
1343 /* l4_core -> dss_rfbi */
1344 static struct omap_hwmod_ocp_if omap2420_l4_core__dss_rfbi
= {
1345 .master
= &omap2420_l4_core_hwmod
,
1346 .slave
= &omap2420_dss_rfbi_hwmod
,
1348 .addr
= omap2420_dss_rfbi_addrs
,
1349 .addr_cnt
= ARRAY_SIZE(omap2420_dss_rfbi_addrs
),
1352 .l4_fw_region
= OMAP2420_L4_CORE_FW_DSS_CORE_REGION
,
1353 .flags
= OMAP_FIREWALL_L4
,
1356 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
1359 /* dss_rfbi slave ports */
1360 static struct omap_hwmod_ocp_if
*omap2420_dss_rfbi_slaves
[] = {
1361 &omap2420_l4_core__dss_rfbi
,
1364 static struct omap_hwmod omap2420_dss_rfbi_hwmod
= {
1366 .class = &omap2420_rfbi_hwmod_class
,
1367 .main_clk
= "dss1_fck",
1371 .module_bit
= OMAP24XX_EN_DSS1_SHIFT
,
1372 .module_offs
= CORE_MOD
,
1375 .slaves
= omap2420_dss_rfbi_slaves
,
1376 .slaves_cnt
= ARRAY_SIZE(omap2420_dss_rfbi_slaves
),
1377 .omap_chip
= OMAP_CHIP_INIT(CHIP_IS_OMAP2420
),
1378 .flags
= HWMOD_NO_IDLEST
,
1386 static struct omap_hwmod_class omap2420_venc_hwmod_class
= {
1391 static struct omap_hwmod_addr_space omap2420_dss_venc_addrs
[] = {
1393 .pa_start
= 0x48050C00,
1394 .pa_end
= 0x48050FFF,
1395 .flags
= ADDR_TYPE_RT
1399 /* l4_core -> dss_venc */
1400 static struct omap_hwmod_ocp_if omap2420_l4_core__dss_venc
= {
1401 .master
= &omap2420_l4_core_hwmod
,
1402 .slave
= &omap2420_dss_venc_hwmod
,
1403 .clk
= "dss_54m_fck",
1404 .addr
= omap2420_dss_venc_addrs
,
1405 .addr_cnt
= ARRAY_SIZE(omap2420_dss_venc_addrs
),
1408 .l4_fw_region
= OMAP2420_L4_CORE_FW_DSS_VENC_REGION
,
1409 .flags
= OMAP_FIREWALL_L4
,
1412 .flags
= OCPIF_SWSUP_IDLE
,
1413 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
1416 /* dss_venc slave ports */
1417 static struct omap_hwmod_ocp_if
*omap2420_dss_venc_slaves
[] = {
1418 &omap2420_l4_core__dss_venc
,
1421 static struct omap_hwmod omap2420_dss_venc_hwmod
= {
1423 .class = &omap2420_venc_hwmod_class
,
1424 .main_clk
= "dss1_fck",
1428 .module_bit
= OMAP24XX_EN_DSS1_SHIFT
,
1429 .module_offs
= CORE_MOD
,
1432 .slaves
= omap2420_dss_venc_slaves
,
1433 .slaves_cnt
= ARRAY_SIZE(omap2420_dss_venc_slaves
),
1434 .omap_chip
= OMAP_CHIP_INIT(CHIP_IS_OMAP2420
),
1435 .flags
= HWMOD_NO_IDLEST
,
1439 static struct omap_hwmod_class_sysconfig i2c_sysc
= {
1443 .sysc_flags
= (SYSC_HAS_SOFTRESET
| SYSS_HAS_RESET_STATUS
),
1444 .sysc_fields
= &omap_hwmod_sysc_type1
,
1447 static struct omap_hwmod_class i2c_class
= {
1452 static struct omap_i2c_dev_attr i2c_dev_attr
;
1456 static struct omap_hwmod_irq_info i2c1_mpu_irqs
[] = {
1457 { .irq
= INT_24XX_I2C1_IRQ
, },
1460 static struct omap_hwmod_dma_info i2c1_sdma_reqs
[] = {
1461 { .name
= "tx", .dma_req
= OMAP24XX_DMA_I2C1_TX
},
1462 { .name
= "rx", .dma_req
= OMAP24XX_DMA_I2C1_RX
},
1465 static struct omap_hwmod_ocp_if
*omap2420_i2c1_slaves
[] = {
1466 &omap2420_l4_core__i2c1
,
1469 static struct omap_hwmod omap2420_i2c1_hwmod
= {
1471 .mpu_irqs
= i2c1_mpu_irqs
,
1472 .mpu_irqs_cnt
= ARRAY_SIZE(i2c1_mpu_irqs
),
1473 .sdma_reqs
= i2c1_sdma_reqs
,
1474 .sdma_reqs_cnt
= ARRAY_SIZE(i2c1_sdma_reqs
),
1475 .main_clk
= "i2c1_fck",
1478 .module_offs
= CORE_MOD
,
1480 .module_bit
= OMAP2420_EN_I2C1_SHIFT
,
1482 .idlest_idle_bit
= OMAP2420_ST_I2C1_SHIFT
,
1485 .slaves
= omap2420_i2c1_slaves
,
1486 .slaves_cnt
= ARRAY_SIZE(omap2420_i2c1_slaves
),
1487 .class = &i2c_class
,
1488 .dev_attr
= &i2c_dev_attr
,
1489 .omap_chip
= OMAP_CHIP_INIT(CHIP_IS_OMAP2420
),
1490 .flags
= HWMOD_16BIT_REG
,
1495 static struct omap_hwmod_irq_info i2c2_mpu_irqs
[] = {
1496 { .irq
= INT_24XX_I2C2_IRQ
, },
1499 static struct omap_hwmod_dma_info i2c2_sdma_reqs
[] = {
1500 { .name
= "tx", .dma_req
= OMAP24XX_DMA_I2C2_TX
},
1501 { .name
= "rx", .dma_req
= OMAP24XX_DMA_I2C2_RX
},
1504 static struct omap_hwmod_ocp_if
*omap2420_i2c2_slaves
[] = {
1505 &omap2420_l4_core__i2c2
,
1508 static struct omap_hwmod omap2420_i2c2_hwmod
= {
1510 .mpu_irqs
= i2c2_mpu_irqs
,
1511 .mpu_irqs_cnt
= ARRAY_SIZE(i2c2_mpu_irqs
),
1512 .sdma_reqs
= i2c2_sdma_reqs
,
1513 .sdma_reqs_cnt
= ARRAY_SIZE(i2c2_sdma_reqs
),
1514 .main_clk
= "i2c2_fck",
1517 .module_offs
= CORE_MOD
,
1519 .module_bit
= OMAP2420_EN_I2C2_SHIFT
,
1521 .idlest_idle_bit
= OMAP2420_ST_I2C2_SHIFT
,
1524 .slaves
= omap2420_i2c2_slaves
,
1525 .slaves_cnt
= ARRAY_SIZE(omap2420_i2c2_slaves
),
1526 .class = &i2c_class
,
1527 .dev_attr
= &i2c_dev_attr
,
1528 .omap_chip
= OMAP_CHIP_INIT(CHIP_IS_OMAP2420
),
1529 .flags
= HWMOD_16BIT_REG
,
1532 /* l4_wkup -> gpio1 */
1533 static struct omap_hwmod_addr_space omap2420_gpio1_addr_space
[] = {
1535 .pa_start
= 0x48018000,
1536 .pa_end
= 0x480181ff,
1537 .flags
= ADDR_TYPE_RT
1541 static struct omap_hwmod_ocp_if omap2420_l4_wkup__gpio1
= {
1542 .master
= &omap2420_l4_wkup_hwmod
,
1543 .slave
= &omap2420_gpio1_hwmod
,
1545 .addr
= omap2420_gpio1_addr_space
,
1546 .addr_cnt
= ARRAY_SIZE(omap2420_gpio1_addr_space
),
1547 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
1550 /* l4_wkup -> gpio2 */
1551 static struct omap_hwmod_addr_space omap2420_gpio2_addr_space
[] = {
1553 .pa_start
= 0x4801a000,
1554 .pa_end
= 0x4801a1ff,
1555 .flags
= ADDR_TYPE_RT
1559 static struct omap_hwmod_ocp_if omap2420_l4_wkup__gpio2
= {
1560 .master
= &omap2420_l4_wkup_hwmod
,
1561 .slave
= &omap2420_gpio2_hwmod
,
1563 .addr
= omap2420_gpio2_addr_space
,
1564 .addr_cnt
= ARRAY_SIZE(omap2420_gpio2_addr_space
),
1565 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
1568 /* l4_wkup -> gpio3 */
1569 static struct omap_hwmod_addr_space omap2420_gpio3_addr_space
[] = {
1571 .pa_start
= 0x4801c000,
1572 .pa_end
= 0x4801c1ff,
1573 .flags
= ADDR_TYPE_RT
1577 static struct omap_hwmod_ocp_if omap2420_l4_wkup__gpio3
= {
1578 .master
= &omap2420_l4_wkup_hwmod
,
1579 .slave
= &omap2420_gpio3_hwmod
,
1581 .addr
= omap2420_gpio3_addr_space
,
1582 .addr_cnt
= ARRAY_SIZE(omap2420_gpio3_addr_space
),
1583 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
1586 /* l4_wkup -> gpio4 */
1587 static struct omap_hwmod_addr_space omap2420_gpio4_addr_space
[] = {
1589 .pa_start
= 0x4801e000,
1590 .pa_end
= 0x4801e1ff,
1591 .flags
= ADDR_TYPE_RT
1595 static struct omap_hwmod_ocp_if omap2420_l4_wkup__gpio4
= {
1596 .master
= &omap2420_l4_wkup_hwmod
,
1597 .slave
= &omap2420_gpio4_hwmod
,
1599 .addr
= omap2420_gpio4_addr_space
,
1600 .addr_cnt
= ARRAY_SIZE(omap2420_gpio4_addr_space
),
1601 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
1605 static struct omap_gpio_dev_attr gpio_dev_attr
= {
1610 static struct omap_hwmod_class_sysconfig omap242x_gpio_sysc
= {
1612 .sysc_offs
= 0x0010,
1613 .syss_offs
= 0x0014,
1614 .sysc_flags
= (SYSC_HAS_ENAWAKEUP
| SYSC_HAS_SIDLEMODE
|
1615 SYSC_HAS_SOFTRESET
| SYSC_HAS_AUTOIDLE
|
1616 SYSS_HAS_RESET_STATUS
),
1617 .idlemodes
= (SIDLE_FORCE
| SIDLE_NO
| SIDLE_SMART
),
1618 .sysc_fields
= &omap_hwmod_sysc_type1
,
1623 * general purpose io module
1625 static struct omap_hwmod_class omap242x_gpio_hwmod_class
= {
1627 .sysc
= &omap242x_gpio_sysc
,
1632 static struct omap_hwmod_irq_info omap242x_gpio1_irqs
[] = {
1633 { .irq
= 29 }, /* INT_24XX_GPIO_BANK1 */
1636 static struct omap_hwmod_ocp_if
*omap2420_gpio1_slaves
[] = {
1637 &omap2420_l4_wkup__gpio1
,
1640 static struct omap_hwmod omap2420_gpio1_hwmod
= {
1642 .mpu_irqs
= omap242x_gpio1_irqs
,
1643 .mpu_irqs_cnt
= ARRAY_SIZE(omap242x_gpio1_irqs
),
1644 .main_clk
= "gpios_fck",
1648 .module_bit
= OMAP24XX_EN_GPIOS_SHIFT
,
1649 .module_offs
= WKUP_MOD
,
1651 .idlest_idle_bit
= OMAP24XX_ST_GPIOS_SHIFT
,
1654 .slaves
= omap2420_gpio1_slaves
,
1655 .slaves_cnt
= ARRAY_SIZE(omap2420_gpio1_slaves
),
1656 .class = &omap242x_gpio_hwmod_class
,
1657 .dev_attr
= &gpio_dev_attr
,
1658 .omap_chip
= OMAP_CHIP_INIT(CHIP_IS_OMAP2420
),
1662 static struct omap_hwmod_irq_info omap242x_gpio2_irqs
[] = {
1663 { .irq
= 30 }, /* INT_24XX_GPIO_BANK2 */
1666 static struct omap_hwmod_ocp_if
*omap2420_gpio2_slaves
[] = {
1667 &omap2420_l4_wkup__gpio2
,
1670 static struct omap_hwmod omap2420_gpio2_hwmod
= {
1672 .mpu_irqs
= omap242x_gpio2_irqs
,
1673 .mpu_irqs_cnt
= ARRAY_SIZE(omap242x_gpio2_irqs
),
1674 .main_clk
= "gpios_fck",
1678 .module_bit
= OMAP24XX_EN_GPIOS_SHIFT
,
1679 .module_offs
= WKUP_MOD
,
1681 .idlest_idle_bit
= OMAP24XX_ST_GPIOS_SHIFT
,
1684 .slaves
= omap2420_gpio2_slaves
,
1685 .slaves_cnt
= ARRAY_SIZE(omap2420_gpio2_slaves
),
1686 .class = &omap242x_gpio_hwmod_class
,
1687 .dev_attr
= &gpio_dev_attr
,
1688 .omap_chip
= OMAP_CHIP_INIT(CHIP_IS_OMAP2420
),
1692 static struct omap_hwmod_irq_info omap242x_gpio3_irqs
[] = {
1693 { .irq
= 31 }, /* INT_24XX_GPIO_BANK3 */
1696 static struct omap_hwmod_ocp_if
*omap2420_gpio3_slaves
[] = {
1697 &omap2420_l4_wkup__gpio3
,
1700 static struct omap_hwmod omap2420_gpio3_hwmod
= {
1702 .mpu_irqs
= omap242x_gpio3_irqs
,
1703 .mpu_irqs_cnt
= ARRAY_SIZE(omap242x_gpio3_irqs
),
1704 .main_clk
= "gpios_fck",
1708 .module_bit
= OMAP24XX_EN_GPIOS_SHIFT
,
1709 .module_offs
= WKUP_MOD
,
1711 .idlest_idle_bit
= OMAP24XX_ST_GPIOS_SHIFT
,
1714 .slaves
= omap2420_gpio3_slaves
,
1715 .slaves_cnt
= ARRAY_SIZE(omap2420_gpio3_slaves
),
1716 .class = &omap242x_gpio_hwmod_class
,
1717 .dev_attr
= &gpio_dev_attr
,
1718 .omap_chip
= OMAP_CHIP_INIT(CHIP_IS_OMAP2420
),
1722 static struct omap_hwmod_irq_info omap242x_gpio4_irqs
[] = {
1723 { .irq
= 32 }, /* INT_24XX_GPIO_BANK4 */
1726 static struct omap_hwmod_ocp_if
*omap2420_gpio4_slaves
[] = {
1727 &omap2420_l4_wkup__gpio4
,
1730 static struct omap_hwmod omap2420_gpio4_hwmod
= {
1732 .mpu_irqs
= omap242x_gpio4_irqs
,
1733 .mpu_irqs_cnt
= ARRAY_SIZE(omap242x_gpio4_irqs
),
1734 .main_clk
= "gpios_fck",
1738 .module_bit
= OMAP24XX_EN_GPIOS_SHIFT
,
1739 .module_offs
= WKUP_MOD
,
1741 .idlest_idle_bit
= OMAP24XX_ST_GPIOS_SHIFT
,
1744 .slaves
= omap2420_gpio4_slaves
,
1745 .slaves_cnt
= ARRAY_SIZE(omap2420_gpio4_slaves
),
1746 .class = &omap242x_gpio_hwmod_class
,
1747 .dev_attr
= &gpio_dev_attr
,
1748 .omap_chip
= OMAP_CHIP_INIT(CHIP_IS_OMAP2420
),
1752 static struct omap_hwmod_class_sysconfig omap2420_dma_sysc
= {
1754 .sysc_offs
= 0x002c,
1755 .syss_offs
= 0x0028,
1756 .sysc_flags
= (SYSC_HAS_SOFTRESET
| SYSC_HAS_MIDLEMODE
|
1757 SYSC_HAS_CLOCKACTIVITY
| SYSC_HAS_EMUFREE
|
1758 SYSC_HAS_AUTOIDLE
| SYSS_HAS_RESET_STATUS
),
1759 .idlemodes
= (MSTANDBY_FORCE
| MSTANDBY_NO
| MSTANDBY_SMART
),
1760 .sysc_fields
= &omap_hwmod_sysc_type1
,
1763 static struct omap_hwmod_class omap2420_dma_hwmod_class
= {
1765 .sysc
= &omap2420_dma_sysc
,
1768 /* dma attributes */
1769 static struct omap_dma_dev_attr dma_dev_attr
= {
1770 .dev_caps
= RESERVE_CHANNEL
| DMA_LINKED_LCH
| GLOBAL_PRIORITY
|
1771 IS_CSSA_32
| IS_CDSA_32
,
1775 static struct omap_hwmod_irq_info omap2420_dma_system_irqs
[] = {
1776 { .name
= "0", .irq
= 12 }, /* INT_24XX_SDMA_IRQ0 */
1777 { .name
= "1", .irq
= 13 }, /* INT_24XX_SDMA_IRQ1 */
1778 { .name
= "2", .irq
= 14 }, /* INT_24XX_SDMA_IRQ2 */
1779 { .name
= "3", .irq
= 15 }, /* INT_24XX_SDMA_IRQ3 */
1782 static struct omap_hwmod_addr_space omap2420_dma_system_addrs
[] = {
1784 .pa_start
= 0x48056000,
1785 .pa_end
= 0x4a0560ff,
1786 .flags
= ADDR_TYPE_RT
1790 /* dma_system -> L3 */
1791 static struct omap_hwmod_ocp_if omap2420_dma_system__l3
= {
1792 .master
= &omap2420_dma_system_hwmod
,
1793 .slave
= &omap2420_l3_main_hwmod
,
1794 .clk
= "core_l3_ck",
1795 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
1798 /* dma_system master ports */
1799 static struct omap_hwmod_ocp_if
*omap2420_dma_system_masters
[] = {
1800 &omap2420_dma_system__l3
,
1803 /* l4_core -> dma_system */
1804 static struct omap_hwmod_ocp_if omap2420_l4_core__dma_system
= {
1805 .master
= &omap2420_l4_core_hwmod
,
1806 .slave
= &omap2420_dma_system_hwmod
,
1808 .addr
= omap2420_dma_system_addrs
,
1809 .addr_cnt
= ARRAY_SIZE(omap2420_dma_system_addrs
),
1810 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
1813 /* dma_system slave ports */
1814 static struct omap_hwmod_ocp_if
*omap2420_dma_system_slaves
[] = {
1815 &omap2420_l4_core__dma_system
,
1818 static struct omap_hwmod omap2420_dma_system_hwmod
= {
1820 .class = &omap2420_dma_hwmod_class
,
1821 .mpu_irqs
= omap2420_dma_system_irqs
,
1822 .mpu_irqs_cnt
= ARRAY_SIZE(omap2420_dma_system_irqs
),
1823 .main_clk
= "core_l3_ck",
1824 .slaves
= omap2420_dma_system_slaves
,
1825 .slaves_cnt
= ARRAY_SIZE(omap2420_dma_system_slaves
),
1826 .masters
= omap2420_dma_system_masters
,
1827 .masters_cnt
= ARRAY_SIZE(omap2420_dma_system_masters
),
1828 .dev_attr
= &dma_dev_attr
,
1829 .omap_chip
= OMAP_CHIP_INIT(CHIP_IS_OMAP2420
),
1830 .flags
= HWMOD_NO_IDLEST
,
1835 * mailbox module allowing communication between the on-chip processors
1836 * using a queued mailbox-interrupt mechanism.
1839 static struct omap_hwmod_class_sysconfig omap2420_mailbox_sysc
= {
1843 .sysc_flags
= (SYSC_HAS_CLOCKACTIVITY
| SYSC_HAS_SIDLEMODE
|
1844 SYSC_HAS_SOFTRESET
| SYSC_HAS_AUTOIDLE
),
1845 .idlemodes
= (SIDLE_FORCE
| SIDLE_NO
| SIDLE_SMART
),
1846 .sysc_fields
= &omap_hwmod_sysc_type1
,
1849 static struct omap_hwmod_class omap2420_mailbox_hwmod_class
= {
1851 .sysc
= &omap2420_mailbox_sysc
,
1855 static struct omap_hwmod omap2420_mailbox_hwmod
;
1856 static struct omap_hwmod_irq_info omap2420_mailbox_irqs
[] = {
1857 { .name
= "dsp", .irq
= 26 },
1858 { .name
= "iva", .irq
= 34 },
1861 static struct omap_hwmod_addr_space omap2420_mailbox_addrs
[] = {
1863 .pa_start
= 0x48094000,
1864 .pa_end
= 0x480941ff,
1865 .flags
= ADDR_TYPE_RT
,
1869 /* l4_core -> mailbox */
1870 static struct omap_hwmod_ocp_if omap2420_l4_core__mailbox
= {
1871 .master
= &omap2420_l4_core_hwmod
,
1872 .slave
= &omap2420_mailbox_hwmod
,
1873 .addr
= omap2420_mailbox_addrs
,
1874 .addr_cnt
= ARRAY_SIZE(omap2420_mailbox_addrs
),
1875 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
1878 /* mailbox slave ports */
1879 static struct omap_hwmod_ocp_if
*omap2420_mailbox_slaves
[] = {
1880 &omap2420_l4_core__mailbox
,
1883 static struct omap_hwmod omap2420_mailbox_hwmod
= {
1885 .class = &omap2420_mailbox_hwmod_class
,
1886 .mpu_irqs
= omap2420_mailbox_irqs
,
1887 .mpu_irqs_cnt
= ARRAY_SIZE(omap2420_mailbox_irqs
),
1888 .main_clk
= "mailboxes_ick",
1892 .module_bit
= OMAP24XX_EN_MAILBOXES_SHIFT
,
1893 .module_offs
= CORE_MOD
,
1895 .idlest_idle_bit
= OMAP24XX_ST_MAILBOXES_SHIFT
,
1898 .slaves
= omap2420_mailbox_slaves
,
1899 .slaves_cnt
= ARRAY_SIZE(omap2420_mailbox_slaves
),
1900 .omap_chip
= OMAP_CHIP_INIT(CHIP_IS_OMAP2420
),
1905 * multichannel serial port interface (mcspi) / master/slave synchronous serial
1909 static struct omap_hwmod_class_sysconfig omap2420_mcspi_sysc
= {
1911 .sysc_offs
= 0x0010,
1912 .syss_offs
= 0x0014,
1913 .sysc_flags
= (SYSC_HAS_CLOCKACTIVITY
| SYSC_HAS_SIDLEMODE
|
1914 SYSC_HAS_ENAWAKEUP
| SYSC_HAS_SOFTRESET
|
1915 SYSC_HAS_AUTOIDLE
| SYSS_HAS_RESET_STATUS
),
1916 .idlemodes
= (SIDLE_FORCE
| SIDLE_NO
| SIDLE_SMART
),
1917 .sysc_fields
= &omap_hwmod_sysc_type1
,
1920 static struct omap_hwmod_class omap2420_mcspi_class
= {
1922 .sysc
= &omap2420_mcspi_sysc
,
1923 .rev
= OMAP2_MCSPI_REV
,
1927 static struct omap_hwmod_irq_info omap2420_mcspi1_mpu_irqs
[] = {
1931 static struct omap_hwmod_dma_info omap2420_mcspi1_sdma_reqs
[] = {
1932 { .name
= "tx0", .dma_req
= 35 }, /* DMA_SPI1_TX0 */
1933 { .name
= "rx0", .dma_req
= 36 }, /* DMA_SPI1_RX0 */
1934 { .name
= "tx1", .dma_req
= 37 }, /* DMA_SPI1_TX1 */
1935 { .name
= "rx1", .dma_req
= 38 }, /* DMA_SPI1_RX1 */
1936 { .name
= "tx2", .dma_req
= 39 }, /* DMA_SPI1_TX2 */
1937 { .name
= "rx2", .dma_req
= 40 }, /* DMA_SPI1_RX2 */
1938 { .name
= "tx3", .dma_req
= 41 }, /* DMA_SPI1_TX3 */
1939 { .name
= "rx3", .dma_req
= 42 }, /* DMA_SPI1_RX3 */
1942 static struct omap_hwmod_ocp_if
*omap2420_mcspi1_slaves
[] = {
1943 &omap2420_l4_core__mcspi1
,
1946 static struct omap2_mcspi_dev_attr omap_mcspi1_dev_attr
= {
1947 .num_chipselect
= 4,
1950 static struct omap_hwmod omap2420_mcspi1_hwmod
= {
1951 .name
= "mcspi1_hwmod",
1952 .mpu_irqs
= omap2420_mcspi1_mpu_irqs
,
1953 .mpu_irqs_cnt
= ARRAY_SIZE(omap2420_mcspi1_mpu_irqs
),
1954 .sdma_reqs
= omap2420_mcspi1_sdma_reqs
,
1955 .sdma_reqs_cnt
= ARRAY_SIZE(omap2420_mcspi1_sdma_reqs
),
1956 .main_clk
= "mcspi1_fck",
1959 .module_offs
= CORE_MOD
,
1961 .module_bit
= OMAP24XX_EN_MCSPI1_SHIFT
,
1963 .idlest_idle_bit
= OMAP24XX_ST_MCSPI1_SHIFT
,
1966 .slaves
= omap2420_mcspi1_slaves
,
1967 .slaves_cnt
= ARRAY_SIZE(omap2420_mcspi1_slaves
),
1968 .class = &omap2420_mcspi_class
,
1969 .dev_attr
= &omap_mcspi1_dev_attr
,
1970 .omap_chip
= OMAP_CHIP_INIT(CHIP_IS_OMAP2420
),
1974 static struct omap_hwmod_irq_info omap2420_mcspi2_mpu_irqs
[] = {
1978 static struct omap_hwmod_dma_info omap2420_mcspi2_sdma_reqs
[] = {
1979 { .name
= "tx0", .dma_req
= 43 }, /* DMA_SPI2_TX0 */
1980 { .name
= "rx0", .dma_req
= 44 }, /* DMA_SPI2_RX0 */
1981 { .name
= "tx1", .dma_req
= 45 }, /* DMA_SPI2_TX1 */
1982 { .name
= "rx1", .dma_req
= 46 }, /* DMA_SPI2_RX1 */
1985 static struct omap_hwmod_ocp_if
*omap2420_mcspi2_slaves
[] = {
1986 &omap2420_l4_core__mcspi2
,
1989 static struct omap2_mcspi_dev_attr omap_mcspi2_dev_attr
= {
1990 .num_chipselect
= 2,
1993 static struct omap_hwmod omap2420_mcspi2_hwmod
= {
1994 .name
= "mcspi2_hwmod",
1995 .mpu_irqs
= omap2420_mcspi2_mpu_irqs
,
1996 .mpu_irqs_cnt
= ARRAY_SIZE(omap2420_mcspi2_mpu_irqs
),
1997 .sdma_reqs
= omap2420_mcspi2_sdma_reqs
,
1998 .sdma_reqs_cnt
= ARRAY_SIZE(omap2420_mcspi2_sdma_reqs
),
1999 .main_clk
= "mcspi2_fck",
2002 .module_offs
= CORE_MOD
,
2004 .module_bit
= OMAP24XX_EN_MCSPI2_SHIFT
,
2006 .idlest_idle_bit
= OMAP24XX_ST_MCSPI2_SHIFT
,
2009 .slaves
= omap2420_mcspi2_slaves
,
2010 .slaves_cnt
= ARRAY_SIZE(omap2420_mcspi2_slaves
),
2011 .class = &omap2420_mcspi_class
,
2012 .dev_attr
= &omap_mcspi2_dev_attr
,
2013 .omap_chip
= OMAP_CHIP_INIT(CHIP_IS_OMAP2420
),
2018 * multi channel buffered serial port controller
2021 static struct omap_hwmod_class omap2420_mcbsp_hwmod_class
= {
2026 static struct omap_hwmod_irq_info omap2420_mcbsp1_irqs
[] = {
2027 { .name
= "tx", .irq
= 59 },
2028 { .name
= "rx", .irq
= 60 },
2031 static struct omap_hwmod_dma_info omap2420_mcbsp1_sdma_chs
[] = {
2032 { .name
= "rx", .dma_req
= 32 },
2033 { .name
= "tx", .dma_req
= 31 },
2036 static struct omap_hwmod_addr_space omap2420_mcbsp1_addrs
[] = {
2039 .pa_start
= 0x48074000,
2040 .pa_end
= 0x480740ff,
2041 .flags
= ADDR_TYPE_RT
2045 /* l4_core -> mcbsp1 */
2046 static struct omap_hwmod_ocp_if omap2420_l4_core__mcbsp1
= {
2047 .master
= &omap2420_l4_core_hwmod
,
2048 .slave
= &omap2420_mcbsp1_hwmod
,
2049 .clk
= "mcbsp1_ick",
2050 .addr
= omap2420_mcbsp1_addrs
,
2051 .addr_cnt
= ARRAY_SIZE(omap2420_mcbsp1_addrs
),
2052 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
2055 /* mcbsp1 slave ports */
2056 static struct omap_hwmod_ocp_if
*omap2420_mcbsp1_slaves
[] = {
2057 &omap2420_l4_core__mcbsp1
,
2060 static struct omap_hwmod omap2420_mcbsp1_hwmod
= {
2062 .class = &omap2420_mcbsp_hwmod_class
,
2063 .mpu_irqs
= omap2420_mcbsp1_irqs
,
2064 .mpu_irqs_cnt
= ARRAY_SIZE(omap2420_mcbsp1_irqs
),
2065 .sdma_reqs
= omap2420_mcbsp1_sdma_chs
,
2066 .sdma_reqs_cnt
= ARRAY_SIZE(omap2420_mcbsp1_sdma_chs
),
2067 .main_clk
= "mcbsp1_fck",
2071 .module_bit
= OMAP24XX_EN_MCBSP1_SHIFT
,
2072 .module_offs
= CORE_MOD
,
2074 .idlest_idle_bit
= OMAP24XX_ST_MCBSP1_SHIFT
,
2077 .slaves
= omap2420_mcbsp1_slaves
,
2078 .slaves_cnt
= ARRAY_SIZE(omap2420_mcbsp1_slaves
),
2079 .omap_chip
= OMAP_CHIP_INIT(CHIP_IS_OMAP2420
),
2083 static struct omap_hwmod_irq_info omap2420_mcbsp2_irqs
[] = {
2084 { .name
= "tx", .irq
= 62 },
2085 { .name
= "rx", .irq
= 63 },
2088 static struct omap_hwmod_dma_info omap2420_mcbsp2_sdma_chs
[] = {
2089 { .name
= "rx", .dma_req
= 34 },
2090 { .name
= "tx", .dma_req
= 33 },
2093 static struct omap_hwmod_addr_space omap2420_mcbsp2_addrs
[] = {
2096 .pa_start
= 0x48076000,
2097 .pa_end
= 0x480760ff,
2098 .flags
= ADDR_TYPE_RT
2102 /* l4_core -> mcbsp2 */
2103 static struct omap_hwmod_ocp_if omap2420_l4_core__mcbsp2
= {
2104 .master
= &omap2420_l4_core_hwmod
,
2105 .slave
= &omap2420_mcbsp2_hwmod
,
2106 .clk
= "mcbsp2_ick",
2107 .addr
= omap2420_mcbsp2_addrs
,
2108 .addr_cnt
= ARRAY_SIZE(omap2420_mcbsp2_addrs
),
2109 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
2112 /* mcbsp2 slave ports */
2113 static struct omap_hwmod_ocp_if
*omap2420_mcbsp2_slaves
[] = {
2114 &omap2420_l4_core__mcbsp2
,
2117 static struct omap_hwmod omap2420_mcbsp2_hwmod
= {
2119 .class = &omap2420_mcbsp_hwmod_class
,
2120 .mpu_irqs
= omap2420_mcbsp2_irqs
,
2121 .mpu_irqs_cnt
= ARRAY_SIZE(omap2420_mcbsp2_irqs
),
2122 .sdma_reqs
= omap2420_mcbsp2_sdma_chs
,
2123 .sdma_reqs_cnt
= ARRAY_SIZE(omap2420_mcbsp2_sdma_chs
),
2124 .main_clk
= "mcbsp2_fck",
2128 .module_bit
= OMAP24XX_EN_MCBSP2_SHIFT
,
2129 .module_offs
= CORE_MOD
,
2131 .idlest_idle_bit
= OMAP24XX_ST_MCBSP2_SHIFT
,
2134 .slaves
= omap2420_mcbsp2_slaves
,
2135 .slaves_cnt
= ARRAY_SIZE(omap2420_mcbsp2_slaves
),
2136 .omap_chip
= OMAP_CHIP_INIT(CHIP_IS_OMAP2420
),
2139 static __initdata
struct omap_hwmod
*omap2420_hwmods
[] = {
2140 &omap2420_l3_main_hwmod
,
2141 &omap2420_l4_core_hwmod
,
2142 &omap2420_l4_wkup_hwmod
,
2143 &omap2420_mpu_hwmod
,
2144 &omap2420_iva_hwmod
,
2146 &omap2420_timer1_hwmod
,
2147 &omap2420_timer2_hwmod
,
2148 &omap2420_timer3_hwmod
,
2149 &omap2420_timer4_hwmod
,
2150 &omap2420_timer5_hwmod
,
2151 &omap2420_timer6_hwmod
,
2152 &omap2420_timer7_hwmod
,
2153 &omap2420_timer8_hwmod
,
2154 &omap2420_timer9_hwmod
,
2155 &omap2420_timer10_hwmod
,
2156 &omap2420_timer11_hwmod
,
2157 &omap2420_timer12_hwmod
,
2159 &omap2420_wd_timer2_hwmod
,
2160 &omap2420_uart1_hwmod
,
2161 &omap2420_uart2_hwmod
,
2162 &omap2420_uart3_hwmod
,
2164 &omap2420_dss_core_hwmod
,
2165 &omap2420_dss_dispc_hwmod
,
2166 &omap2420_dss_rfbi_hwmod
,
2167 &omap2420_dss_venc_hwmod
,
2169 &omap2420_i2c1_hwmod
,
2170 &omap2420_i2c2_hwmod
,
2173 &omap2420_gpio1_hwmod
,
2174 &omap2420_gpio2_hwmod
,
2175 &omap2420_gpio3_hwmod
,
2176 &omap2420_gpio4_hwmod
,
2178 /* dma_system class*/
2179 &omap2420_dma_system_hwmod
,
2182 &omap2420_mailbox_hwmod
,
2185 &omap2420_mcbsp1_hwmod
,
2186 &omap2420_mcbsp2_hwmod
,
2189 &omap2420_mcspi1_hwmod
,
2190 &omap2420_mcspi2_hwmod
,
2194 int __init
omap2420_hwmod_init(void)
2196 return omap_hwmod_register(omap2420_hwmods
);