Revert "PCI: PCIE ASPM support"
[linux-2.6/linux-acpi-2.6/ibm-acpi-2.6.git] / include / linux / pci.h
blobcee75c0ff6e7b8631b80c0edb0a428428c5d5f5d
1 /*
2 * pci.h
4 * PCI defines and function prototypes
5 * Copyright 1994, Drew Eckhardt
6 * Copyright 1997--1999 Martin Mares <mj@ucw.cz>
8 * For more information, please consult the following manuals (look at
9 * http://www.pcisig.com/ for how to get them):
11 * PCI BIOS Specification
12 * PCI Local Bus Specification
13 * PCI to PCI Bridge Specification
14 * PCI System Design Guide
17 #ifndef LINUX_PCI_H
18 #define LINUX_PCI_H
20 /* Include the pci register defines */
21 #include <linux/pci_regs.h>
24 * The PCI interface treats multi-function devices as independent
25 * devices. The slot/function address of each device is encoded
26 * in a single byte as follows:
28 * 7:3 = slot
29 * 2:0 = function
31 #define PCI_DEVFN(slot, func) ((((slot) & 0x1f) << 3) | ((func) & 0x07))
32 #define PCI_SLOT(devfn) (((devfn) >> 3) & 0x1f)
33 #define PCI_FUNC(devfn) ((devfn) & 0x07)
35 /* Ioctls for /proc/bus/pci/X/Y nodes. */
36 #define PCIIOC_BASE ('P' << 24 | 'C' << 16 | 'I' << 8)
37 #define PCIIOC_CONTROLLER (PCIIOC_BASE | 0x00) /* Get controller for PCI device. */
38 #define PCIIOC_MMAP_IS_IO (PCIIOC_BASE | 0x01) /* Set mmap state to I/O space. */
39 #define PCIIOC_MMAP_IS_MEM (PCIIOC_BASE | 0x02) /* Set mmap state to MEM space. */
40 #define PCIIOC_WRITE_COMBINE (PCIIOC_BASE | 0x03) /* Enable/disable write-combining. */
42 #ifdef __KERNEL__
44 #include <linux/mod_devicetable.h>
46 #include <linux/types.h>
47 #include <linux/ioport.h>
48 #include <linux/list.h>
49 #include <linux/compiler.h>
50 #include <linux/errno.h>
51 #include <asm/atomic.h>
52 #include <linux/device.h>
54 /* Include the ID list */
55 #include <linux/pci_ids.h>
57 /* File state for mmap()s on /proc/bus/pci/X/Y */
58 enum pci_mmap_state {
59 pci_mmap_io,
60 pci_mmap_mem
63 /* This defines the direction arg to the DMA mapping routines. */
64 #define PCI_DMA_BIDIRECTIONAL 0
65 #define PCI_DMA_TODEVICE 1
66 #define PCI_DMA_FROMDEVICE 2
67 #define PCI_DMA_NONE 3
69 #define DEVICE_COUNT_RESOURCE 12
71 typedef int __bitwise pci_power_t;
73 #define PCI_D0 ((pci_power_t __force) 0)
74 #define PCI_D1 ((pci_power_t __force) 1)
75 #define PCI_D2 ((pci_power_t __force) 2)
76 #define PCI_D3hot ((pci_power_t __force) 3)
77 #define PCI_D3cold ((pci_power_t __force) 4)
78 #define PCI_UNKNOWN ((pci_power_t __force) 5)
79 #define PCI_POWER_ERROR ((pci_power_t __force) -1)
81 /** The pci_channel state describes connectivity between the CPU and
82 * the pci device. If some PCI bus between here and the pci device
83 * has crashed or locked up, this info is reflected here.
85 typedef unsigned int __bitwise pci_channel_state_t;
87 enum pci_channel_state {
88 /* I/O channel is in normal state */
89 pci_channel_io_normal = (__force pci_channel_state_t) 1,
91 /* I/O to channel is blocked */
92 pci_channel_io_frozen = (__force pci_channel_state_t) 2,
94 /* PCI card is dead */
95 pci_channel_io_perm_failure = (__force pci_channel_state_t) 3,
98 typedef unsigned int __bitwise pcie_reset_state_t;
100 enum pcie_reset_state {
101 /* Reset is NOT asserted (Use to deassert reset) */
102 pcie_deassert_reset = (__force pcie_reset_state_t) 1,
104 /* Use #PERST to reset PCI-E device */
105 pcie_warm_reset = (__force pcie_reset_state_t) 2,
107 /* Use PCI-E Hot Reset to reset device */
108 pcie_hot_reset = (__force pcie_reset_state_t) 3
111 typedef unsigned short __bitwise pci_dev_flags_t;
112 enum pci_dev_flags {
113 /* INTX_DISABLE in PCI_COMMAND register disables MSI
114 * generation too.
116 PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG = (__force pci_dev_flags_t) 1,
119 typedef unsigned short __bitwise pci_bus_flags_t;
120 enum pci_bus_flags {
121 PCI_BUS_FLAGS_NO_MSI = (__force pci_bus_flags_t) 1,
122 PCI_BUS_FLAGS_NO_MMRBC = (__force pci_bus_flags_t) 2,
125 struct pci_cap_saved_state {
126 struct hlist_node next;
127 char cap_nr;
128 u32 data[0];
132 * The pci_dev structure is used to describe PCI devices.
134 struct pci_dev {
135 struct list_head global_list; /* node in list of all PCI devices */
136 struct list_head bus_list; /* node in per-bus list */
137 struct pci_bus *bus; /* bus this device is on */
138 struct pci_bus *subordinate; /* bus this device bridges to */
140 void *sysdata; /* hook for sys-specific extension */
141 struct proc_dir_entry *procent; /* device entry in /proc/bus/pci */
143 unsigned int devfn; /* encoded device & function index */
144 unsigned short vendor;
145 unsigned short device;
146 unsigned short subsystem_vendor;
147 unsigned short subsystem_device;
148 unsigned int class; /* 3 bytes: (base,sub,prog-if) */
149 u8 revision; /* PCI revision, low byte of class word */
150 u8 hdr_type; /* PCI header type (`multi' flag masked out) */
151 u8 pcie_type; /* PCI-E device/port type */
152 u8 rom_base_reg; /* which config register controls the ROM */
153 u8 pin; /* which interrupt pin this device uses */
155 struct pci_driver *driver; /* which driver has allocated this device */
156 u64 dma_mask; /* Mask of the bits of bus address this
157 device implements. Normally this is
158 0xffffffff. You only need to change
159 this if your device has broken DMA
160 or supports 64-bit transfers. */
162 pci_power_t current_state; /* Current operating state. In ACPI-speak,
163 this is D0-D3, D0 being fully functional,
164 and D3 being off. */
166 pci_channel_state_t error_state; /* current connectivity state */
167 struct device dev; /* Generic device interface */
169 int cfg_size; /* Size of configuration space */
172 * Instead of touching interrupt line and base address registers
173 * directly, use the values stored here. They might be different!
175 unsigned int irq;
176 struct resource resource[DEVICE_COUNT_RESOURCE]; /* I/O and memory regions + expansion ROMs */
178 /* These fields are used by common fixups */
179 unsigned int transparent:1; /* Transparent PCI bridge */
180 unsigned int multifunction:1;/* Part of multi-function device */
181 /* keep track of device state */
182 unsigned int is_busmaster:1; /* device is busmaster */
183 unsigned int no_msi:1; /* device may not use msi */
184 unsigned int no_d1d2:1; /* only allow d0 or d3 */
185 unsigned int block_ucfg_access:1; /* userspace config space access is blocked */
186 unsigned int broken_parity_status:1; /* Device generates false positive parity */
187 unsigned int msi_enabled:1;
188 unsigned int msix_enabled:1;
189 unsigned int is_managed:1;
190 unsigned int is_pcie:1;
191 pci_dev_flags_t dev_flags;
192 atomic_t enable_cnt; /* pci_enable_device has been called */
194 u32 saved_config_space[16]; /* config space saved at suspend time */
195 struct hlist_head saved_cap_space;
196 struct bin_attribute *rom_attr; /* attribute descriptor for sysfs ROM entry */
197 int rom_attr_enabled; /* has display of the rom attribute been enabled? */
198 struct bin_attribute *res_attr[DEVICE_COUNT_RESOURCE]; /* sysfs file for resources */
199 #ifdef CONFIG_PCI_MSI
200 struct list_head msi_list;
201 #endif
204 extern struct pci_dev *alloc_pci_dev(void);
206 #define pci_dev_g(n) list_entry(n, struct pci_dev, global_list)
207 #define pci_dev_b(n) list_entry(n, struct pci_dev, bus_list)
208 #define to_pci_dev(n) container_of(n, struct pci_dev, dev)
209 #define for_each_pci_dev(d) while ((d = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, d)) != NULL)
211 static inline int pci_channel_offline(struct pci_dev *pdev)
213 return (pdev->error_state != pci_channel_io_normal);
216 static inline struct pci_cap_saved_state *pci_find_saved_cap(
217 struct pci_dev *pci_dev, char cap)
219 struct pci_cap_saved_state *tmp;
220 struct hlist_node *pos;
222 hlist_for_each_entry(tmp, pos, &pci_dev->saved_cap_space, next) {
223 if (tmp->cap_nr == cap)
224 return tmp;
226 return NULL;
229 static inline void pci_add_saved_cap(struct pci_dev *pci_dev,
230 struct pci_cap_saved_state *new_cap)
232 hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space);
236 * For PCI devices, the region numbers are assigned this way:
238 * 0-5 standard PCI regions
239 * 6 expansion ROM
240 * 7-10 bridges: address space assigned to buses behind the bridge
243 #define PCI_ROM_RESOURCE 6
244 #define PCI_BRIDGE_RESOURCES 7
245 #define PCI_NUM_RESOURCES 11
247 #ifndef PCI_BUS_NUM_RESOURCES
248 #define PCI_BUS_NUM_RESOURCES 8
249 #endif
251 #define PCI_REGION_FLAG_MASK 0x0fU /* These bits of resource flags tell us the PCI region flags */
253 struct pci_bus {
254 struct list_head node; /* node in list of buses */
255 struct pci_bus *parent; /* parent bus this bridge is on */
256 struct list_head children; /* list of child buses */
257 struct list_head devices; /* list of devices on this bus */
258 struct pci_dev *self; /* bridge device as seen by parent */
259 struct resource *resource[PCI_BUS_NUM_RESOURCES];
260 /* address space routed to this bus */
262 struct pci_ops *ops; /* configuration access functions */
263 void *sysdata; /* hook for sys-specific extension */
264 struct proc_dir_entry *procdir; /* directory entry in /proc/bus/pci */
266 unsigned char number; /* bus number */
267 unsigned char primary; /* number of primary bridge */
268 unsigned char secondary; /* number of secondary bridge */
269 unsigned char subordinate; /* max number of subordinate buses */
271 char name[48];
273 unsigned short bridge_ctl; /* manage NO_ISA/FBB/et al behaviors */
274 pci_bus_flags_t bus_flags; /* Inherited by child busses */
275 struct device *bridge;
276 struct device dev;
277 struct bin_attribute *legacy_io; /* legacy I/O for this bus */
278 struct bin_attribute *legacy_mem; /* legacy mem */
281 #define pci_bus_b(n) list_entry(n, struct pci_bus, node)
282 #define to_pci_bus(n) container_of(n, struct pci_bus, dev)
285 * Error values that may be returned by PCI functions.
287 #define PCIBIOS_SUCCESSFUL 0x00
288 #define PCIBIOS_FUNC_NOT_SUPPORTED 0x81
289 #define PCIBIOS_BAD_VENDOR_ID 0x83
290 #define PCIBIOS_DEVICE_NOT_FOUND 0x86
291 #define PCIBIOS_BAD_REGISTER_NUMBER 0x87
292 #define PCIBIOS_SET_FAILED 0x88
293 #define PCIBIOS_BUFFER_TOO_SMALL 0x89
295 /* Low-level architecture-dependent routines */
297 struct pci_ops {
298 int (*read)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 *val);
299 int (*write)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 val);
302 struct pci_raw_ops {
303 int (*read)(unsigned int domain, unsigned int bus, unsigned int devfn,
304 int reg, int len, u32 *val);
305 int (*write)(unsigned int domain, unsigned int bus, unsigned int devfn,
306 int reg, int len, u32 val);
309 extern struct pci_raw_ops *raw_pci_ops;
311 struct pci_bus_region {
312 resource_size_t start;
313 resource_size_t end;
316 struct pci_dynids {
317 spinlock_t lock; /* protects list, index */
318 struct list_head list; /* for IDs added at runtime */
319 unsigned int use_driver_data:1; /* pci_driver->driver_data is used */
322 /* ---------------------------------------------------------------- */
323 /** PCI Error Recovery System (PCI-ERS). If a PCI device driver provides
324 * a set of callbacks in struct pci_error_handlers, then that device driver
325 * will be notified of PCI bus errors, and will be driven to recovery
326 * when an error occurs.
329 typedef unsigned int __bitwise pci_ers_result_t;
331 enum pci_ers_result {
332 /* no result/none/not supported in device driver */
333 PCI_ERS_RESULT_NONE = (__force pci_ers_result_t) 1,
335 /* Device driver can recover without slot reset */
336 PCI_ERS_RESULT_CAN_RECOVER = (__force pci_ers_result_t) 2,
338 /* Device driver wants slot to be reset. */
339 PCI_ERS_RESULT_NEED_RESET = (__force pci_ers_result_t) 3,
341 /* Device has completely failed, is unrecoverable */
342 PCI_ERS_RESULT_DISCONNECT = (__force pci_ers_result_t) 4,
344 /* Device driver is fully recovered and operational */
345 PCI_ERS_RESULT_RECOVERED = (__force pci_ers_result_t) 5,
348 /* PCI bus error event callbacks */
349 struct pci_error_handlers {
350 /* PCI bus error detected on this device */
351 pci_ers_result_t (*error_detected)(struct pci_dev *dev,
352 enum pci_channel_state error);
354 /* MMIO has been re-enabled, but not DMA */
355 pci_ers_result_t (*mmio_enabled)(struct pci_dev *dev);
357 /* PCI Express link has been reset */
358 pci_ers_result_t (*link_reset)(struct pci_dev *dev);
360 /* PCI slot has been reset */
361 pci_ers_result_t (*slot_reset)(struct pci_dev *dev);
363 /* Device driver may resume normal operations */
364 void (*resume)(struct pci_dev *dev);
367 /* ---------------------------------------------------------------- */
369 struct module;
370 struct pci_driver {
371 struct list_head node;
372 char *name;
373 const struct pci_device_id *id_table; /* must be non-NULL for probe to be called */
374 int (*probe) (struct pci_dev *dev, const struct pci_device_id *id); /* New device inserted */
375 void (*remove) (struct pci_dev *dev); /* Device removed (NULL if not a hot-plug capable driver) */
376 int (*suspend) (struct pci_dev *dev, pm_message_t state); /* Device suspended */
377 int (*suspend_late) (struct pci_dev *dev, pm_message_t state);
378 int (*resume_early) (struct pci_dev *dev);
379 int (*resume) (struct pci_dev *dev); /* Device woken up */
380 void (*shutdown) (struct pci_dev *dev);
382 struct pci_error_handlers *err_handler;
383 struct device_driver driver;
384 struct pci_dynids dynids;
387 #define to_pci_driver(drv) container_of(drv, struct pci_driver, driver)
390 * PCI_DEVICE - macro used to describe a specific pci device
391 * @vend: the 16 bit PCI Vendor ID
392 * @dev: the 16 bit PCI Device ID
394 * This macro is used to create a struct pci_device_id that matches a
395 * specific device. The subvendor and subdevice fields will be set to
396 * PCI_ANY_ID.
398 #define PCI_DEVICE(vend,dev) \
399 .vendor = (vend), .device = (dev), \
400 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
403 * PCI_DEVICE_CLASS - macro used to describe a specific pci device class
404 * @dev_class: the class, subclass, prog-if triple for this device
405 * @dev_class_mask: the class mask for this device
407 * This macro is used to create a struct pci_device_id that matches a
408 * specific PCI class. The vendor, device, subvendor, and subdevice
409 * fields will be set to PCI_ANY_ID.
411 #define PCI_DEVICE_CLASS(dev_class,dev_class_mask) \
412 .class = (dev_class), .class_mask = (dev_class_mask), \
413 .vendor = PCI_ANY_ID, .device = PCI_ANY_ID, \
414 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
417 * PCI_VDEVICE - macro used to describe a specific pci device in short form
418 * @vend: the vendor name
419 * @dev: the 16 bit PCI Device ID
421 * This macro is used to create a struct pci_device_id that matches a
422 * specific PCI device. The subvendor, and subdevice fields will be set
423 * to PCI_ANY_ID. The macro allows the next field to follow as the device
424 * private data.
427 #define PCI_VDEVICE(vendor, device) \
428 PCI_VENDOR_ID_##vendor, (device), \
429 PCI_ANY_ID, PCI_ANY_ID, 0, 0
431 /* these external functions are only available when PCI support is enabled */
432 #ifdef CONFIG_PCI
434 extern struct bus_type pci_bus_type;
436 /* Do NOT directly access these two variables, unless you are arch specific pci
437 * code, or pci core code. */
438 extern struct list_head pci_root_buses; /* list of all known PCI buses */
439 extern struct list_head pci_devices; /* list of all devices */
440 /* Some device drivers need know if pci is initiated */
441 extern int no_pci_devices(void);
443 void pcibios_fixup_bus(struct pci_bus *);
444 int __must_check pcibios_enable_device(struct pci_dev *, int mask);
445 char *pcibios_setup(char *str);
447 /* Used only when drivers/pci/setup.c is used */
448 void pcibios_align_resource(void *, struct resource *, resource_size_t,
449 resource_size_t);
450 void pcibios_update_irq(struct pci_dev *, int irq);
452 /* Generic PCI functions used internally */
454 extern struct pci_bus *pci_find_bus(int domain, int busnr);
455 void pci_bus_add_devices(struct pci_bus *bus);
456 struct pci_bus *pci_scan_bus_parented(struct device *parent, int bus,
457 struct pci_ops *ops, void *sysdata);
458 static inline struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops,
459 void *sysdata)
461 struct pci_bus *root_bus;
462 root_bus = pci_scan_bus_parented(NULL, bus, ops, sysdata);
463 if (root_bus)
464 pci_bus_add_devices(root_bus);
465 return root_bus;
467 struct pci_bus *pci_create_bus(struct device *parent, int bus,
468 struct pci_ops *ops, void *sysdata);
469 struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
470 int busnr);
471 int pci_scan_slot(struct pci_bus *bus, int devfn);
472 struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn);
473 void pci_device_add(struct pci_dev *dev, struct pci_bus *bus);
474 unsigned int pci_scan_child_bus(struct pci_bus *bus);
475 int __must_check pci_bus_add_device(struct pci_dev *dev);
476 void pci_read_bridge_bases(struct pci_bus *child);
477 struct resource *pci_find_parent_resource(const struct pci_dev *dev,
478 struct resource *res);
479 int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge);
480 extern struct pci_dev *pci_dev_get(struct pci_dev *dev);
481 extern void pci_dev_put(struct pci_dev *dev);
482 extern void pci_remove_bus(struct pci_bus *b);
483 extern void pci_remove_bus_device(struct pci_dev *dev);
484 extern void pci_stop_bus_device(struct pci_dev *dev);
485 void pci_setup_cardbus(struct pci_bus *bus);
486 extern void pci_sort_breadthfirst(void);
488 /* Generic PCI functions exported to card drivers */
490 #ifdef CONFIG_PCI_LEGACY
491 struct pci_dev __deprecated *pci_find_device(unsigned int vendor,
492 unsigned int device,
493 const struct pci_dev *from);
494 struct pci_dev __deprecated *pci_find_slot(unsigned int bus,
495 unsigned int devfn);
496 #endif /* CONFIG_PCI_LEGACY */
498 int pci_find_capability(struct pci_dev *dev, int cap);
499 int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap);
500 int pci_find_ext_capability(struct pci_dev *dev, int cap);
501 int pci_find_ht_capability(struct pci_dev *dev, int ht_cap);
502 int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap);
503 void pcie_wait_pending_transaction(struct pci_dev *dev);
504 struct pci_bus *pci_find_next_bus(const struct pci_bus *from);
506 struct pci_dev *pci_get_device(unsigned int vendor, unsigned int device,
507 struct pci_dev *from);
508 struct pci_dev *pci_get_device_reverse(unsigned int vendor, unsigned int device,
509 struct pci_dev *from);
511 struct pci_dev *pci_get_subsys(unsigned int vendor, unsigned int device,
512 unsigned int ss_vendor, unsigned int ss_device,
513 struct pci_dev *from);
514 struct pci_dev *pci_get_slot(struct pci_bus *bus, unsigned int devfn);
515 struct pci_dev *pci_get_bus_and_slot(unsigned int bus, unsigned int devfn);
516 struct pci_dev *pci_get_class(unsigned int class, struct pci_dev *from);
517 int pci_dev_present(const struct pci_device_id *ids);
518 const struct pci_device_id *pci_find_present(const struct pci_device_id *ids);
520 int pci_bus_read_config_byte(struct pci_bus *bus, unsigned int devfn,
521 int where, u8 *val);
522 int pci_bus_read_config_word(struct pci_bus *bus, unsigned int devfn,
523 int where, u16 *val);
524 int pci_bus_read_config_dword(struct pci_bus *bus, unsigned int devfn,
525 int where, u32 *val);
526 int pci_bus_write_config_byte(struct pci_bus *bus, unsigned int devfn,
527 int where, u8 val);
528 int pci_bus_write_config_word(struct pci_bus *bus, unsigned int devfn,
529 int where, u16 val);
530 int pci_bus_write_config_dword(struct pci_bus *bus, unsigned int devfn,
531 int where, u32 val);
533 static inline int pci_read_config_byte(struct pci_dev *dev, int where, u8 *val)
535 return pci_bus_read_config_byte(dev->bus, dev->devfn, where, val);
537 static inline int pci_read_config_word(struct pci_dev *dev, int where, u16 *val)
539 return pci_bus_read_config_word(dev->bus, dev->devfn, where, val);
541 static inline int pci_read_config_dword(struct pci_dev *dev, int where,
542 u32 *val)
544 return pci_bus_read_config_dword(dev->bus, dev->devfn, where, val);
546 static inline int pci_write_config_byte(struct pci_dev *dev, int where, u8 val)
548 return pci_bus_write_config_byte(dev->bus, dev->devfn, where, val);
550 static inline int pci_write_config_word(struct pci_dev *dev, int where, u16 val)
552 return pci_bus_write_config_word(dev->bus, dev->devfn, where, val);
554 static inline int pci_write_config_dword(struct pci_dev *dev, int where,
555 u32 val)
557 return pci_bus_write_config_dword(dev->bus, dev->devfn, where, val);
560 int __must_check pci_enable_device(struct pci_dev *dev);
561 int __must_check pci_enable_device_io(struct pci_dev *dev);
562 int __must_check pci_enable_device_mem(struct pci_dev *dev);
563 int __must_check pci_reenable_device(struct pci_dev *);
564 int __must_check pcim_enable_device(struct pci_dev *pdev);
565 void pcim_pin_device(struct pci_dev *pdev);
567 static inline int pci_is_managed(struct pci_dev *pdev)
569 return pdev->is_managed;
572 void pci_disable_device(struct pci_dev *dev);
573 void pci_set_master(struct pci_dev *dev);
574 int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state);
575 #define HAVE_PCI_SET_MWI
576 int __must_check pci_set_mwi(struct pci_dev *dev);
577 int pci_try_set_mwi(struct pci_dev *dev);
578 void pci_clear_mwi(struct pci_dev *dev);
579 void pci_intx(struct pci_dev *dev, int enable);
580 void pci_msi_off(struct pci_dev *dev);
581 int pci_set_dma_mask(struct pci_dev *dev, u64 mask);
582 int pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask);
583 int pcix_get_max_mmrbc(struct pci_dev *dev);
584 int pcix_get_mmrbc(struct pci_dev *dev);
585 int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc);
586 int pcie_get_readrq(struct pci_dev *dev);
587 int pcie_set_readrq(struct pci_dev *dev, int rq);
588 void pci_update_resource(struct pci_dev *dev, struct resource *res, int resno);
589 int __must_check pci_assign_resource(struct pci_dev *dev, int i);
590 int __must_check pci_assign_resource_fixed(struct pci_dev *dev, int i);
591 int pci_select_bars(struct pci_dev *dev, unsigned long flags);
593 /* ROM control related routines */
594 void __iomem __must_check *pci_map_rom(struct pci_dev *pdev, size_t *size);
595 void pci_unmap_rom(struct pci_dev *pdev, void __iomem *rom);
596 size_t pci_get_rom_size(void __iomem *rom, size_t size);
598 /* Power management related routines */
599 int pci_save_state(struct pci_dev *dev);
600 int pci_restore_state(struct pci_dev *dev);
601 int pci_set_power_state(struct pci_dev *dev, pci_power_t state);
602 pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state);
603 int pci_enable_wake(struct pci_dev *dev, pci_power_t state, int enable);
605 /* Functions for PCI Hotplug drivers to use */
606 int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap);
608 /* Helper functions for low-level code (drivers/pci/setup-[bus,res].c) */
609 void pci_bus_assign_resources(struct pci_bus *bus);
610 void pci_bus_size_bridges(struct pci_bus *bus);
611 int pci_claim_resource(struct pci_dev *, int);
612 void pci_assign_unassigned_resources(void);
613 void pdev_enable_device(struct pci_dev *);
614 void pdev_sort_resources(struct pci_dev *, struct resource_list *);
615 void pci_fixup_irqs(u8 (*)(struct pci_dev *, u8 *),
616 int (*)(struct pci_dev *, u8, u8));
617 #define HAVE_PCI_REQ_REGIONS 2
618 int __must_check pci_request_regions(struct pci_dev *, const char *);
619 void pci_release_regions(struct pci_dev *);
620 int __must_check pci_request_region(struct pci_dev *, int, const char *);
621 void pci_release_region(struct pci_dev *, int);
622 int pci_request_selected_regions(struct pci_dev *, int, const char *);
623 void pci_release_selected_regions(struct pci_dev *, int);
625 /* drivers/pci/bus.c */
626 int __must_check pci_bus_alloc_resource(struct pci_bus *bus,
627 struct resource *res, resource_size_t size,
628 resource_size_t align, resource_size_t min,
629 unsigned int type_mask,
630 void (*alignf)(void *, struct resource *,
631 resource_size_t, resource_size_t),
632 void *alignf_data);
633 void pci_enable_bridges(struct pci_bus *bus);
635 /* Proper probing supporting hot-pluggable devices */
636 int __must_check __pci_register_driver(struct pci_driver *, struct module *,
637 const char *mod_name);
638 static inline int __must_check pci_register_driver(struct pci_driver *driver)
640 return __pci_register_driver(driver, THIS_MODULE, KBUILD_MODNAME);
643 void pci_unregister_driver(struct pci_driver *dev);
644 void pci_remove_behind_bridge(struct pci_dev *dev);
645 struct pci_driver *pci_dev_driver(const struct pci_dev *dev);
646 const struct pci_device_id *pci_match_id(const struct pci_device_id *ids,
647 struct pci_dev *dev);
648 int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max,
649 int pass);
651 void pci_walk_bus(struct pci_bus *top, void (*cb)(struct pci_dev *, void *),
652 void *userdata);
653 int pci_cfg_space_size(struct pci_dev *dev);
654 unsigned char pci_bus_max_busnr(struct pci_bus *bus);
656 /* kmem_cache style wrapper around pci_alloc_consistent() */
658 #include <linux/dmapool.h>
660 #define pci_pool dma_pool
661 #define pci_pool_create(name, pdev, size, align, allocation) \
662 dma_pool_create(name, &pdev->dev, size, align, allocation)
663 #define pci_pool_destroy(pool) dma_pool_destroy(pool)
664 #define pci_pool_alloc(pool, flags, handle) dma_pool_alloc(pool, flags, handle)
665 #define pci_pool_free(pool, vaddr, addr) dma_pool_free(pool, vaddr, addr)
667 enum pci_dma_burst_strategy {
668 PCI_DMA_BURST_INFINITY, /* make bursts as large as possible,
669 strategy_parameter is N/A */
670 PCI_DMA_BURST_BOUNDARY, /* disconnect at every strategy_parameter
671 byte boundaries */
672 PCI_DMA_BURST_MULTIPLE, /* disconnect at some multiple of
673 strategy_parameter byte boundaries */
676 struct msix_entry {
677 u16 vector; /* kernel uses to write allocated vector */
678 u16 entry; /* driver uses to specify entry, OS writes */
682 #ifndef CONFIG_PCI_MSI
683 static inline int pci_enable_msi(struct pci_dev *dev)
685 return -1;
688 static inline void pci_disable_msi(struct pci_dev *dev)
691 static inline int pci_enable_msix(struct pci_dev *dev,
692 struct msix_entry *entries, int nvec)
694 return -1;
697 static inline void pci_disable_msix(struct pci_dev *dev)
700 static inline void msi_remove_pci_irq_vectors(struct pci_dev *dev)
703 static inline void pci_restore_msi_state(struct pci_dev *dev)
705 #else
706 extern int pci_enable_msi(struct pci_dev *dev);
707 extern void pci_disable_msi(struct pci_dev *dev);
708 extern int pci_enable_msix(struct pci_dev *dev,
709 struct msix_entry *entries, int nvec);
710 extern void pci_disable_msix(struct pci_dev *dev);
711 extern void msi_remove_pci_irq_vectors(struct pci_dev *dev);
712 extern void pci_restore_msi_state(struct pci_dev *dev);
713 #endif
715 #ifdef CONFIG_HT_IRQ
716 /* The functions a driver should call */
717 int ht_create_irq(struct pci_dev *dev, int idx);
718 void ht_destroy_irq(unsigned int irq);
719 #endif /* CONFIG_HT_IRQ */
721 extern void pci_block_user_cfg_access(struct pci_dev *dev);
722 extern void pci_unblock_user_cfg_access(struct pci_dev *dev);
725 * PCI domain support. Sometimes called PCI segment (eg by ACPI),
726 * a PCI domain is defined to be a set of PCI busses which share
727 * configuration space.
729 #ifdef CONFIG_PCI_DOMAINS
730 extern int pci_domains_supported;
731 #else
732 enum { pci_domains_supported = 0 };
733 static inline int pci_domain_nr(struct pci_bus *bus)
735 return 0;
738 static inline int pci_proc_domain(struct pci_bus *bus)
740 return 0;
742 #endif /* CONFIG_PCI_DOMAINS */
744 #else /* CONFIG_PCI is not enabled */
747 * If the system does not have PCI, clearly these return errors. Define
748 * these as simple inline functions to avoid hair in drivers.
751 #define _PCI_NOP(o, s, t) \
752 static inline int pci_##o##_config_##s(struct pci_dev *dev, \
753 int where, t val) \
754 { return PCIBIOS_FUNC_NOT_SUPPORTED; }
756 #define _PCI_NOP_ALL(o, x) _PCI_NOP(o, byte, u8 x) \
757 _PCI_NOP(o, word, u16 x) \
758 _PCI_NOP(o, dword, u32 x)
759 _PCI_NOP_ALL(read, *)
760 _PCI_NOP_ALL(write,)
762 static inline struct pci_dev *pci_find_device(unsigned int vendor,
763 unsigned int device,
764 const struct pci_dev *from)
766 return NULL;
769 static inline struct pci_dev *pci_find_slot(unsigned int bus,
770 unsigned int devfn)
772 return NULL;
775 static inline struct pci_dev *pci_get_device(unsigned int vendor,
776 unsigned int device,
777 struct pci_dev *from)
779 return NULL;
782 static inline struct pci_dev *pci_get_device_reverse(unsigned int vendor,
783 unsigned int device,
784 struct pci_dev *from)
786 return NULL;
789 static inline struct pci_dev *pci_get_subsys(unsigned int vendor,
790 unsigned int device,
791 unsigned int ss_vendor,
792 unsigned int ss_device,
793 struct pci_dev *from)
795 return NULL;
798 static inline struct pci_dev *pci_get_class(unsigned int class,
799 struct pci_dev *from)
801 return NULL;
804 #define pci_dev_present(ids) (0)
805 #define no_pci_devices() (1)
806 #define pci_find_present(ids) (NULL)
807 #define pci_dev_put(dev) do { } while (0)
809 static inline void pci_set_master(struct pci_dev *dev)
812 static inline int pci_enable_device(struct pci_dev *dev)
814 return -EIO;
817 static inline void pci_disable_device(struct pci_dev *dev)
820 static inline int pci_set_dma_mask(struct pci_dev *dev, u64 mask)
822 return -EIO;
825 static inline int pci_assign_resource(struct pci_dev *dev, int i)
827 return -EBUSY;
830 static inline int __pci_register_driver(struct pci_driver *drv,
831 struct module *owner)
833 return 0;
836 static inline int pci_register_driver(struct pci_driver *drv)
838 return 0;
841 static inline void pci_unregister_driver(struct pci_driver *drv)
844 static inline int pci_find_capability(struct pci_dev *dev, int cap)
846 return 0;
849 static inline int pci_find_next_capability(struct pci_dev *dev, u8 post,
850 int cap)
852 return 0;
855 static inline int pci_find_ext_capability(struct pci_dev *dev, int cap)
857 return 0;
860 static inline void pcie_wait_pending_transaction(struct pci_dev *dev)
863 /* Power management related routines */
864 static inline int pci_save_state(struct pci_dev *dev)
866 return 0;
869 static inline int pci_restore_state(struct pci_dev *dev)
871 return 0;
874 static inline int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
876 return 0;
879 static inline pci_power_t pci_choose_state(struct pci_dev *dev,
880 pm_message_t state)
882 return PCI_D0;
885 static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
886 int enable)
888 return 0;
891 static inline int pci_request_regions(struct pci_dev *dev, const char *res_name)
893 return -EIO;
896 static inline void pci_release_regions(struct pci_dev *dev)
899 #define pci_dma_burst_advice(pdev, strat, strategy_parameter) do { } while (0)
901 static inline void pci_block_user_cfg_access(struct pci_dev *dev)
904 static inline void pci_unblock_user_cfg_access(struct pci_dev *dev)
907 static inline struct pci_bus *pci_find_next_bus(const struct pci_bus *from)
908 { return NULL; }
910 static inline struct pci_dev *pci_get_slot(struct pci_bus *bus,
911 unsigned int devfn)
912 { return NULL; }
914 static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
915 unsigned int devfn)
916 { return NULL; }
918 #endif /* CONFIG_PCI */
920 /* Include architecture-dependent settings and functions */
922 #include <asm/pci.h>
924 /* these helpers provide future and backwards compatibility
925 * for accessing popular PCI BAR info */
926 #define pci_resource_start(dev, bar) ((dev)->resource[(bar)].start)
927 #define pci_resource_end(dev, bar) ((dev)->resource[(bar)].end)
928 #define pci_resource_flags(dev, bar) ((dev)->resource[(bar)].flags)
929 #define pci_resource_len(dev,bar) \
930 ((pci_resource_start((dev), (bar)) == 0 && \
931 pci_resource_end((dev), (bar)) == \
932 pci_resource_start((dev), (bar))) ? 0 : \
934 (pci_resource_end((dev), (bar)) - \
935 pci_resource_start((dev), (bar)) + 1))
937 /* Similar to the helpers above, these manipulate per-pci_dev
938 * driver-specific data. They are really just a wrapper around
939 * the generic device structure functions of these calls.
941 static inline void *pci_get_drvdata(struct pci_dev *pdev)
943 return dev_get_drvdata(&pdev->dev);
946 static inline void pci_set_drvdata(struct pci_dev *pdev, void *data)
948 dev_set_drvdata(&pdev->dev, data);
951 /* If you want to know what to call your pci_dev, ask this function.
952 * Again, it's a wrapper around the generic device.
954 static inline char *pci_name(struct pci_dev *pdev)
956 return pdev->dev.bus_id;
960 /* Some archs don't want to expose struct resource to userland as-is
961 * in sysfs and /proc
963 #ifndef HAVE_ARCH_PCI_RESOURCE_TO_USER
964 static inline void pci_resource_to_user(const struct pci_dev *dev, int bar,
965 const struct resource *rsrc, resource_size_t *start,
966 resource_size_t *end)
968 *start = rsrc->start;
969 *end = rsrc->end;
971 #endif /* HAVE_ARCH_PCI_RESOURCE_TO_USER */
975 * The world is not perfect and supplies us with broken PCI devices.
976 * For at least a part of these bugs we need a work-around, so both
977 * generic (drivers/pci/quirks.c) and per-architecture code can define
978 * fixup hooks to be called for particular buggy devices.
981 struct pci_fixup {
982 u16 vendor, device; /* You can use PCI_ANY_ID here of course */
983 void (*hook)(struct pci_dev *dev);
986 enum pci_fixup_pass {
987 pci_fixup_early, /* Before probing BARs */
988 pci_fixup_header, /* After reading configuration header */
989 pci_fixup_final, /* Final phase of device fixups */
990 pci_fixup_enable, /* pci_enable_device() time */
991 pci_fixup_resume, /* pci_enable_device() time */
994 /* Anonymous variables would be nice... */
995 #define DECLARE_PCI_FIXUP_SECTION(section, name, vendor, device, hook) \
996 static const struct pci_fixup __pci_fixup_##name __used \
997 __attribute__((__section__(#section))) = { vendor, device, hook };
998 #define DECLARE_PCI_FIXUP_EARLY(vendor, device, hook) \
999 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
1000 vendor##device##hook, vendor, device, hook)
1001 #define DECLARE_PCI_FIXUP_HEADER(vendor, device, hook) \
1002 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
1003 vendor##device##hook, vendor, device, hook)
1004 #define DECLARE_PCI_FIXUP_FINAL(vendor, device, hook) \
1005 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
1006 vendor##device##hook, vendor, device, hook)
1007 #define DECLARE_PCI_FIXUP_ENABLE(vendor, device, hook) \
1008 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
1009 vendor##device##hook, vendor, device, hook)
1010 #define DECLARE_PCI_FIXUP_RESUME(vendor, device, hook) \
1011 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
1012 resume##vendor##device##hook, vendor, device, hook)
1015 void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev);
1017 void __iomem *pcim_iomap(struct pci_dev *pdev, int bar, unsigned long maxlen);
1018 void pcim_iounmap(struct pci_dev *pdev, void __iomem *addr);
1019 void __iomem * const *pcim_iomap_table(struct pci_dev *pdev);
1020 int pcim_iomap_regions(struct pci_dev *pdev, u16 mask, const char *name);
1021 void pcim_iounmap_regions(struct pci_dev *pdev, u16 mask);
1023 extern int pci_pci_problems;
1024 #define PCIPCI_FAIL 1 /* No PCI PCI DMA */
1025 #define PCIPCI_TRITON 2
1026 #define PCIPCI_NATOMA 4
1027 #define PCIPCI_VIAETBF 8
1028 #define PCIPCI_VSFX 16
1029 #define PCIPCI_ALIMAGIK 32 /* Need low latency setting */
1030 #define PCIAGP_FAIL 64 /* No PCI to AGP DMA */
1032 extern unsigned long pci_cardbus_io_size;
1033 extern unsigned long pci_cardbus_mem_size;
1035 extern int pcibios_add_platform_entries(struct pci_dev *dev);
1037 #endif /* __KERNEL__ */
1038 #endif /* LINUX_PCI_H */