2 * TI DaVinci DM644x chip specific setup
4 * Author: Kevin Hilman, Deep Root Systems, LLC
6 * 2007 (c) Deep Root Systems, LLC. This file is licensed under
7 * the terms of the GNU General Public License version 2. This program
8 * is licensed "as is" without any warranty of any kind, whether express
11 #include <linux/init.h>
12 #include <linux/clk.h>
13 #include <linux/serial_8250.h>
14 #include <linux/platform_device.h>
15 #include <linux/gpio.h>
17 #include <asm/mach/map.h>
19 #include <mach/dm646x.h>
20 #include <mach/cputype.h>
21 #include <mach/edma.h>
22 #include <mach/irqs.h>
25 #include <mach/time.h>
26 #include <mach/serial.h>
27 #include <mach/common.h>
33 #define DAVINCI_VPIF_BASE (0x01C12000)
34 #define VDD3P3V_PWDN_OFFSET (0x48)
35 #define VSCLKDIS_OFFSET (0x6C)
37 #define VDD3P3V_VID_MASK (BIT_MASK(3) | BIT_MASK(2) | BIT_MASK(1) |\
39 #define VSCLKDIS_MASK (BIT_MASK(11) | BIT_MASK(10) | BIT_MASK(9) |\
43 * Device specific clocks
45 #define DM646X_AUX_FREQ 24000000
47 static struct pll_data pll1_data
= {
49 .phys_base
= DAVINCI_PLL1_BASE
,
52 static struct pll_data pll2_data
= {
54 .phys_base
= DAVINCI_PLL2_BASE
,
57 static struct clk ref_clk
= {
61 static struct clk aux_clkin
= {
63 .rate
= DM646X_AUX_FREQ
,
66 static struct clk pll1_clk
= {
69 .pll_data
= &pll1_data
,
73 static struct clk pll1_sysclk1
= {
74 .name
= "pll1_sysclk1",
80 static struct clk pll1_sysclk2
= {
81 .name
= "pll1_sysclk2",
87 static struct clk pll1_sysclk3
= {
88 .name
= "pll1_sysclk3",
94 static struct clk pll1_sysclk4
= {
95 .name
= "pll1_sysclk4",
101 static struct clk pll1_sysclk5
= {
102 .name
= "pll1_sysclk5",
108 static struct clk pll1_sysclk6
= {
109 .name
= "pll1_sysclk6",
115 static struct clk pll1_sysclk8
= {
116 .name
= "pll1_sysclk8",
122 static struct clk pll1_sysclk9
= {
123 .name
= "pll1_sysclk9",
129 static struct clk pll1_sysclkbp
= {
130 .name
= "pll1_sysclkbp",
132 .flags
= CLK_PLL
| PRE_PLL
,
136 static struct clk pll1_aux_clk
= {
137 .name
= "pll1_aux_clk",
139 .flags
= CLK_PLL
| PRE_PLL
,
142 static struct clk pll2_clk
= {
145 .pll_data
= &pll2_data
,
149 static struct clk pll2_sysclk1
= {
150 .name
= "pll2_sysclk1",
156 static struct clk dsp_clk
= {
158 .parent
= &pll1_sysclk1
,
159 .lpsc
= DM646X_LPSC_C64X_CPU
,
161 .usecount
= 1, /* REVISIT how to disable? */
164 static struct clk arm_clk
= {
166 .parent
= &pll1_sysclk2
,
167 .lpsc
= DM646X_LPSC_ARM
,
168 .flags
= ALWAYS_ENABLED
,
171 static struct clk edma_cc_clk
= {
173 .parent
= &pll1_sysclk2
,
174 .lpsc
= DM646X_LPSC_TPCC
,
175 .flags
= ALWAYS_ENABLED
,
178 static struct clk edma_tc0_clk
= {
180 .parent
= &pll1_sysclk2
,
181 .lpsc
= DM646X_LPSC_TPTC0
,
182 .flags
= ALWAYS_ENABLED
,
185 static struct clk edma_tc1_clk
= {
187 .parent
= &pll1_sysclk2
,
188 .lpsc
= DM646X_LPSC_TPTC1
,
189 .flags
= ALWAYS_ENABLED
,
192 static struct clk edma_tc2_clk
= {
194 .parent
= &pll1_sysclk2
,
195 .lpsc
= DM646X_LPSC_TPTC2
,
196 .flags
= ALWAYS_ENABLED
,
199 static struct clk edma_tc3_clk
= {
201 .parent
= &pll1_sysclk2
,
202 .lpsc
= DM646X_LPSC_TPTC3
,
203 .flags
= ALWAYS_ENABLED
,
206 static struct clk uart0_clk
= {
208 .parent
= &aux_clkin
,
209 .lpsc
= DM646X_LPSC_UART0
,
212 static struct clk uart1_clk
= {
214 .parent
= &aux_clkin
,
215 .lpsc
= DM646X_LPSC_UART1
,
218 static struct clk uart2_clk
= {
220 .parent
= &aux_clkin
,
221 .lpsc
= DM646X_LPSC_UART2
,
224 static struct clk i2c_clk
= {
226 .parent
= &pll1_sysclk3
,
227 .lpsc
= DM646X_LPSC_I2C
,
230 static struct clk gpio_clk
= {
232 .parent
= &pll1_sysclk3
,
233 .lpsc
= DM646X_LPSC_GPIO
,
236 static struct clk mcasp0_clk
= {
238 .parent
= &pll1_sysclk3
,
239 .lpsc
= DM646X_LPSC_McASP0
,
242 static struct clk mcasp1_clk
= {
244 .parent
= &pll1_sysclk3
,
245 .lpsc
= DM646X_LPSC_McASP1
,
248 static struct clk aemif_clk
= {
250 .parent
= &pll1_sysclk3
,
251 .lpsc
= DM646X_LPSC_AEMIF
,
252 .flags
= ALWAYS_ENABLED
,
255 static struct clk emac_clk
= {
257 .parent
= &pll1_sysclk3
,
258 .lpsc
= DM646X_LPSC_EMAC
,
261 static struct clk pwm0_clk
= {
263 .parent
= &pll1_sysclk3
,
264 .lpsc
= DM646X_LPSC_PWM0
,
265 .usecount
= 1, /* REVIST: disabling hangs system */
268 static struct clk pwm1_clk
= {
270 .parent
= &pll1_sysclk3
,
271 .lpsc
= DM646X_LPSC_PWM1
,
272 .usecount
= 1, /* REVIST: disabling hangs system */
275 static struct clk timer0_clk
= {
277 .parent
= &pll1_sysclk3
,
278 .lpsc
= DM646X_LPSC_TIMER0
,
281 static struct clk timer1_clk
= {
283 .parent
= &pll1_sysclk3
,
284 .lpsc
= DM646X_LPSC_TIMER1
,
287 static struct clk timer2_clk
= {
289 .parent
= &pll1_sysclk3
,
290 .flags
= ALWAYS_ENABLED
, /* no LPSC, always enabled; c.f. spruep9a */
294 static struct clk ide_clk
= {
296 .parent
= &pll1_sysclk4
,
297 .lpsc
= DAVINCI_LPSC_ATA
,
300 static struct clk vpif0_clk
= {
303 .lpsc
= DM646X_LPSC_VPSSMSTR
,
304 .flags
= ALWAYS_ENABLED
,
307 static struct clk vpif1_clk
= {
310 .lpsc
= DM646X_LPSC_VPSSSLV
,
311 .flags
= ALWAYS_ENABLED
,
314 static struct clk_lookup dm646x_clks
[] = {
315 CLK(NULL
, "ref", &ref_clk
),
316 CLK(NULL
, "aux", &aux_clkin
),
317 CLK(NULL
, "pll1", &pll1_clk
),
318 CLK(NULL
, "pll1_sysclk", &pll1_sysclk1
),
319 CLK(NULL
, "pll1_sysclk", &pll1_sysclk2
),
320 CLK(NULL
, "pll1_sysclk", &pll1_sysclk3
),
321 CLK(NULL
, "pll1_sysclk", &pll1_sysclk4
),
322 CLK(NULL
, "pll1_sysclk", &pll1_sysclk5
),
323 CLK(NULL
, "pll1_sysclk", &pll1_sysclk6
),
324 CLK(NULL
, "pll1_sysclk", &pll1_sysclk8
),
325 CLK(NULL
, "pll1_sysclk", &pll1_sysclk9
),
326 CLK(NULL
, "pll1_sysclk", &pll1_sysclkbp
),
327 CLK(NULL
, "pll1_aux", &pll1_aux_clk
),
328 CLK(NULL
, "pll2", &pll2_clk
),
329 CLK(NULL
, "pll2_sysclk1", &pll2_sysclk1
),
330 CLK(NULL
, "dsp", &dsp_clk
),
331 CLK(NULL
, "arm", &arm_clk
),
332 CLK(NULL
, "edma_cc", &edma_cc_clk
),
333 CLK(NULL
, "edma_tc0", &edma_tc0_clk
),
334 CLK(NULL
, "edma_tc1", &edma_tc1_clk
),
335 CLK(NULL
, "edma_tc2", &edma_tc2_clk
),
336 CLK(NULL
, "edma_tc3", &edma_tc3_clk
),
337 CLK(NULL
, "uart0", &uart0_clk
),
338 CLK(NULL
, "uart1", &uart1_clk
),
339 CLK(NULL
, "uart2", &uart2_clk
),
340 CLK("i2c_davinci.1", NULL
, &i2c_clk
),
341 CLK(NULL
, "gpio", &gpio_clk
),
342 CLK("davinci-mcasp.0", NULL
, &mcasp0_clk
),
343 CLK("davinci-mcasp.1", NULL
, &mcasp1_clk
),
344 CLK(NULL
, "aemif", &aemif_clk
),
345 CLK("davinci_emac.1", NULL
, &emac_clk
),
346 CLK(NULL
, "pwm0", &pwm0_clk
),
347 CLK(NULL
, "pwm1", &pwm1_clk
),
348 CLK(NULL
, "timer0", &timer0_clk
),
349 CLK(NULL
, "timer1", &timer1_clk
),
350 CLK("watchdog", NULL
, &timer2_clk
),
351 CLK("palm_bk3710", NULL
, &ide_clk
),
352 CLK(NULL
, "vpif0", &vpif0_clk
),
353 CLK(NULL
, "vpif1", &vpif1_clk
),
354 CLK(NULL
, NULL
, NULL
),
357 static struct emac_platform_data dm646x_emac_pdata
= {
358 .ctrl_reg_offset
= DM646X_EMAC_CNTRL_OFFSET
,
359 .ctrl_mod_reg_offset
= DM646X_EMAC_CNTRL_MOD_OFFSET
,
360 .ctrl_ram_offset
= DM646X_EMAC_CNTRL_RAM_OFFSET
,
361 .ctrl_ram_size
= DM646X_EMAC_CNTRL_RAM_SIZE
,
362 .version
= EMAC_VERSION_2
,
365 static struct resource dm646x_emac_resources
[] = {
367 .start
= DM646X_EMAC_BASE
,
368 .end
= DM646X_EMAC_BASE
+ SZ_16K
- 1,
369 .flags
= IORESOURCE_MEM
,
372 .start
= IRQ_DM646X_EMACRXTHINT
,
373 .end
= IRQ_DM646X_EMACRXTHINT
,
374 .flags
= IORESOURCE_IRQ
,
377 .start
= IRQ_DM646X_EMACRXINT
,
378 .end
= IRQ_DM646X_EMACRXINT
,
379 .flags
= IORESOURCE_IRQ
,
382 .start
= IRQ_DM646X_EMACTXINT
,
383 .end
= IRQ_DM646X_EMACTXINT
,
384 .flags
= IORESOURCE_IRQ
,
387 .start
= IRQ_DM646X_EMACMISCINT
,
388 .end
= IRQ_DM646X_EMACMISCINT
,
389 .flags
= IORESOURCE_IRQ
,
393 static struct platform_device dm646x_emac_device
= {
394 .name
= "davinci_emac",
397 .platform_data
= &dm646x_emac_pdata
,
399 .num_resources
= ARRAY_SIZE(dm646x_emac_resources
),
400 .resource
= dm646x_emac_resources
,
403 static struct resource dm646x_mdio_resources
[] = {
405 .start
= DM646X_EMAC_MDIO_BASE
,
406 .end
= DM646X_EMAC_MDIO_BASE
+ SZ_4K
- 1,
407 .flags
= IORESOURCE_MEM
,
411 static struct platform_device dm646x_mdio_device
= {
412 .name
= "davinci_mdio",
414 .num_resources
= ARRAY_SIZE(dm646x_mdio_resources
),
415 .resource
= dm646x_mdio_resources
,
419 * Device specific mux setup
421 * soc description mux mode mode mux dbg
422 * reg offset mask mode
424 static const struct mux_config dm646x_pins
[] = {
425 #ifdef CONFIG_DAVINCI_MUX
426 MUX_CFG(DM646X
, ATAEN
, 0, 0, 5, 1, true)
428 MUX_CFG(DM646X
, AUDCK1
, 0, 29, 1, 0, false)
430 MUX_CFG(DM646X
, AUDCK0
, 0, 28, 1, 0, false)
432 MUX_CFG(DM646X
, CRGMUX
, 0, 24, 7, 5, true)
434 MUX_CFG(DM646X
, STSOMUX_DISABLE
, 0, 22, 3, 0, true)
436 MUX_CFG(DM646X
, STSIMUX_DISABLE
, 0, 20, 3, 0, true)
438 MUX_CFG(DM646X
, PTSOMUX_DISABLE
, 0, 18, 3, 0, true)
440 MUX_CFG(DM646X
, PTSIMUX_DISABLE
, 0, 16, 3, 0, true)
442 MUX_CFG(DM646X
, STSOMUX
, 0, 22, 3, 2, true)
444 MUX_CFG(DM646X
, STSIMUX
, 0, 20, 3, 2, true)
446 MUX_CFG(DM646X
, PTSOMUX_PARALLEL
, 0, 18, 3, 2, true)
448 MUX_CFG(DM646X
, PTSIMUX_PARALLEL
, 0, 16, 3, 2, true)
450 MUX_CFG(DM646X
, PTSOMUX_SERIAL
, 0, 18, 3, 3, true)
452 MUX_CFG(DM646X
, PTSIMUX_SERIAL
, 0, 16, 3, 3, true)
456 static u8 dm646x_default_priorities
[DAVINCI_N_AINTC_IRQ
] = {
457 [IRQ_DM646X_VP_VERTINT0
] = 7,
458 [IRQ_DM646X_VP_VERTINT1
] = 7,
459 [IRQ_DM646X_VP_VERTINT2
] = 7,
460 [IRQ_DM646X_VP_VERTINT3
] = 7,
461 [IRQ_DM646X_VP_ERRINT
] = 7,
462 [IRQ_DM646X_RESERVED_1
] = 7,
463 [IRQ_DM646X_RESERVED_2
] = 7,
464 [IRQ_DM646X_WDINT
] = 7,
465 [IRQ_DM646X_CRGENINT0
] = 7,
466 [IRQ_DM646X_CRGENINT1
] = 7,
467 [IRQ_DM646X_TSIFINT0
] = 7,
468 [IRQ_DM646X_TSIFINT1
] = 7,
469 [IRQ_DM646X_VDCEINT
] = 7,
470 [IRQ_DM646X_USBINT
] = 7,
471 [IRQ_DM646X_USBDMAINT
] = 7,
472 [IRQ_DM646X_PCIINT
] = 7,
473 [IRQ_CCINT0
] = 7, /* dma */
474 [IRQ_CCERRINT
] = 7, /* dma */
475 [IRQ_TCERRINT0
] = 7, /* dma */
476 [IRQ_TCERRINT
] = 7, /* dma */
477 [IRQ_DM646X_TCERRINT2
] = 7,
478 [IRQ_DM646X_TCERRINT3
] = 7,
479 [IRQ_DM646X_IDE
] = 7,
480 [IRQ_DM646X_HPIINT
] = 7,
481 [IRQ_DM646X_EMACRXTHINT
] = 7,
482 [IRQ_DM646X_EMACRXINT
] = 7,
483 [IRQ_DM646X_EMACTXINT
] = 7,
484 [IRQ_DM646X_EMACMISCINT
] = 7,
485 [IRQ_DM646X_MCASP0TXINT
] = 7,
486 [IRQ_DM646X_MCASP0RXINT
] = 7,
488 [IRQ_DM646X_RESERVED_3
] = 7,
489 [IRQ_DM646X_MCASP1TXINT
] = 7, /* clockevent */
490 [IRQ_TINT0_TINT34
] = 7, /* clocksource */
491 [IRQ_TINT1_TINT12
] = 7, /* DSP timer */
492 [IRQ_TINT1_TINT34
] = 7, /* system tick */
495 [IRQ_DM646X_VLQINT
] = 7,
499 [IRQ_DM646X_UARTINT2
] = 7,
500 [IRQ_DM646X_SPINT0
] = 7,
501 [IRQ_DM646X_SPINT1
] = 7,
502 [IRQ_DM646X_DSP2ARMINT
] = 7,
503 [IRQ_DM646X_RESERVED_4
] = 7,
504 [IRQ_DM646X_PSCINT
] = 7,
505 [IRQ_DM646X_GPIO0
] = 7,
506 [IRQ_DM646X_GPIO1
] = 7,
507 [IRQ_DM646X_GPIO2
] = 7,
508 [IRQ_DM646X_GPIO3
] = 7,
509 [IRQ_DM646X_GPIO4
] = 7,
510 [IRQ_DM646X_GPIO5
] = 7,
511 [IRQ_DM646X_GPIO6
] = 7,
512 [IRQ_DM646X_GPIO7
] = 7,
513 [IRQ_DM646X_GPIOBNK0
] = 7,
514 [IRQ_DM646X_GPIOBNK1
] = 7,
515 [IRQ_DM646X_GPIOBNK2
] = 7,
516 [IRQ_DM646X_DDRINT
] = 7,
517 [IRQ_DM646X_AEMIFINT
] = 7,
523 /*----------------------------------------------------------------------*/
525 /* Four Transfer Controllers on DM646x */
527 dm646x_queue_tc_mapping
[][2] = {
528 /* {event queue no, TC no} */
537 dm646x_queue_priority_mapping
[][2] = {
538 /* {event queue no, Priority} */
546 static struct edma_soc_info edma_cc0_info
= {
548 .n_region
= 6, /* 0-1, 4-7 */
552 .queue_tc_mapping
= dm646x_queue_tc_mapping
,
553 .queue_priority_mapping
= dm646x_queue_priority_mapping
,
556 static struct edma_soc_info
*dm646x_edma_info
[EDMA_MAX_CC
] = {
560 static struct resource edma_resources
[] = {
564 .end
= 0x01c00000 + SZ_64K
- 1,
565 .flags
= IORESOURCE_MEM
,
570 .end
= 0x01c10000 + SZ_1K
- 1,
571 .flags
= IORESOURCE_MEM
,
576 .end
= 0x01c10400 + SZ_1K
- 1,
577 .flags
= IORESOURCE_MEM
,
582 .end
= 0x01c10800 + SZ_1K
- 1,
583 .flags
= IORESOURCE_MEM
,
588 .end
= 0x01c10c00 + SZ_1K
- 1,
589 .flags
= IORESOURCE_MEM
,
594 .flags
= IORESOURCE_IRQ
,
598 .start
= IRQ_CCERRINT
,
599 .flags
= IORESOURCE_IRQ
,
601 /* not using TC*_ERR */
604 static struct platform_device dm646x_edma_device
= {
607 .dev
.platform_data
= dm646x_edma_info
,
608 .num_resources
= ARRAY_SIZE(edma_resources
),
609 .resource
= edma_resources
,
612 static struct resource dm646x_mcasp0_resources
[] = {
615 .start
= DAVINCI_DM646X_MCASP0_REG_BASE
,
616 .end
= DAVINCI_DM646X_MCASP0_REG_BASE
+ (SZ_1K
<< 1) - 1,
617 .flags
= IORESOURCE_MEM
,
619 /* first TX, then RX */
621 .start
= DAVINCI_DM646X_DMA_MCASP0_AXEVT0
,
622 .end
= DAVINCI_DM646X_DMA_MCASP0_AXEVT0
,
623 .flags
= IORESOURCE_DMA
,
626 .start
= DAVINCI_DM646X_DMA_MCASP0_AREVT0
,
627 .end
= DAVINCI_DM646X_DMA_MCASP0_AREVT0
,
628 .flags
= IORESOURCE_DMA
,
632 static struct resource dm646x_mcasp1_resources
[] = {
635 .start
= DAVINCI_DM646X_MCASP1_REG_BASE
,
636 .end
= DAVINCI_DM646X_MCASP1_REG_BASE
+ (SZ_1K
<< 1) - 1,
637 .flags
= IORESOURCE_MEM
,
639 /* DIT mode, only TX event */
641 .start
= DAVINCI_DM646X_DMA_MCASP1_AXEVT1
,
642 .end
= DAVINCI_DM646X_DMA_MCASP1_AXEVT1
,
643 .flags
= IORESOURCE_DMA
,
645 /* DIT mode, dummy entry */
649 .flags
= IORESOURCE_DMA
,
653 static struct platform_device dm646x_mcasp0_device
= {
654 .name
= "davinci-mcasp",
656 .num_resources
= ARRAY_SIZE(dm646x_mcasp0_resources
),
657 .resource
= dm646x_mcasp0_resources
,
660 static struct platform_device dm646x_mcasp1_device
= {
661 .name
= "davinci-mcasp",
663 .num_resources
= ARRAY_SIZE(dm646x_mcasp1_resources
),
664 .resource
= dm646x_mcasp1_resources
,
667 static struct platform_device dm646x_dit_device
= {
672 static u64 vpif_dma_mask
= DMA_BIT_MASK(32);
674 static struct resource vpif_resource
[] = {
676 .start
= DAVINCI_VPIF_BASE
,
677 .end
= DAVINCI_VPIF_BASE
+ 0x03ff,
678 .flags
= IORESOURCE_MEM
,
682 static struct platform_device vpif_dev
= {
686 .dma_mask
= &vpif_dma_mask
,
687 .coherent_dma_mask
= DMA_BIT_MASK(32),
689 .resource
= vpif_resource
,
690 .num_resources
= ARRAY_SIZE(vpif_resource
),
693 static struct resource vpif_display_resource
[] = {
695 .start
= IRQ_DM646X_VP_VERTINT2
,
696 .end
= IRQ_DM646X_VP_VERTINT2
,
697 .flags
= IORESOURCE_IRQ
,
700 .start
= IRQ_DM646X_VP_VERTINT3
,
701 .end
= IRQ_DM646X_VP_VERTINT3
,
702 .flags
= IORESOURCE_IRQ
,
706 static struct platform_device vpif_display_dev
= {
707 .name
= "vpif_display",
710 .dma_mask
= &vpif_dma_mask
,
711 .coherent_dma_mask
= DMA_BIT_MASK(32),
713 .resource
= vpif_display_resource
,
714 .num_resources
= ARRAY_SIZE(vpif_display_resource
),
717 static struct resource vpif_capture_resource
[] = {
719 .start
= IRQ_DM646X_VP_VERTINT0
,
720 .end
= IRQ_DM646X_VP_VERTINT0
,
721 .flags
= IORESOURCE_IRQ
,
724 .start
= IRQ_DM646X_VP_VERTINT1
,
725 .end
= IRQ_DM646X_VP_VERTINT1
,
726 .flags
= IORESOURCE_IRQ
,
730 static struct platform_device vpif_capture_dev
= {
731 .name
= "vpif_capture",
734 .dma_mask
= &vpif_dma_mask
,
735 .coherent_dma_mask
= DMA_BIT_MASK(32),
737 .resource
= vpif_capture_resource
,
738 .num_resources
= ARRAY_SIZE(vpif_capture_resource
),
741 /*----------------------------------------------------------------------*/
743 static struct map_desc dm646x_io_desc
[] = {
746 .pfn
= __phys_to_pfn(IO_PHYS
),
751 .virtual = SRAM_VIRT
,
752 .pfn
= __phys_to_pfn(0x00010000),
754 .type
= MT_MEMORY_NONCACHED
,
758 /* Contents of JTAG ID register used to identify exact cpu type */
759 static struct davinci_id dm646x_ids
[] = {
763 .manufacturer
= 0x017,
764 .cpu_id
= DAVINCI_CPU_ID_DM6467
,
765 .name
= "dm6467_rev1.x",
770 .manufacturer
= 0x017,
771 .cpu_id
= DAVINCI_CPU_ID_DM6467
,
772 .name
= "dm6467_rev3.x",
776 static u32 dm646x_psc_bases
[] = { DAVINCI_PWR_SLEEP_CNTRL_BASE
};
779 * T0_BOT: Timer 0, bottom: clockevent source for hrtimers
780 * T0_TOP: Timer 0, top : clocksource for generic timekeeping
781 * T1_BOT: Timer 1, bottom: (used by DSP in TI DSPLink code)
782 * T1_TOP: Timer 1, top : <unused>
784 static struct davinci_timer_info dm646x_timer_info
= {
785 .timers
= davinci_timer_instance
,
786 .clockevent_id
= T0_BOT
,
787 .clocksource_id
= T0_TOP
,
790 static struct plat_serial8250_port dm646x_serial_platform_data
[] = {
792 .mapbase
= DAVINCI_UART0_BASE
,
794 .flags
= UPF_BOOT_AUTOCONF
| UPF_SKIP_TEST
|
796 .iotype
= UPIO_MEM32
,
800 .mapbase
= DAVINCI_UART1_BASE
,
802 .flags
= UPF_BOOT_AUTOCONF
| UPF_SKIP_TEST
|
804 .iotype
= UPIO_MEM32
,
808 .mapbase
= DAVINCI_UART2_BASE
,
809 .irq
= IRQ_DM646X_UARTINT2
,
810 .flags
= UPF_BOOT_AUTOCONF
| UPF_SKIP_TEST
|
812 .iotype
= UPIO_MEM32
,
820 static struct platform_device dm646x_serial_device
= {
821 .name
= "serial8250",
822 .id
= PLAT8250_DEV_PLATFORM
,
824 .platform_data
= dm646x_serial_platform_data
,
828 static struct davinci_soc_info davinci_soc_info_dm646x
= {
829 .io_desc
= dm646x_io_desc
,
830 .io_desc_num
= ARRAY_SIZE(dm646x_io_desc
),
831 .jtag_id_reg
= 0x01c40028,
833 .ids_num
= ARRAY_SIZE(dm646x_ids
),
834 .cpu_clks
= dm646x_clks
,
835 .psc_bases
= dm646x_psc_bases
,
836 .psc_bases_num
= ARRAY_SIZE(dm646x_psc_bases
),
837 .pinmux_base
= DAVINCI_SYSTEM_MODULE_BASE
,
838 .pinmux_pins
= dm646x_pins
,
839 .pinmux_pins_num
= ARRAY_SIZE(dm646x_pins
),
840 .intc_base
= DAVINCI_ARM_INTC_BASE
,
841 .intc_type
= DAVINCI_INTC_TYPE_AINTC
,
842 .intc_irq_prios
= dm646x_default_priorities
,
843 .intc_irq_num
= DAVINCI_N_AINTC_IRQ
,
844 .timer_info
= &dm646x_timer_info
,
845 .gpio_type
= GPIO_TYPE_DAVINCI
,
846 .gpio_base
= DAVINCI_GPIO_BASE
,
847 .gpio_num
= 43, /* Only 33 usable */
848 .gpio_irq
= IRQ_DM646X_GPIOBNK0
,
849 .serial_dev
= &dm646x_serial_device
,
850 .emac_pdata
= &dm646x_emac_pdata
,
851 .sram_dma
= 0x10010000,
853 .reset_device
= &davinci_wdt_device
,
856 void __init
dm646x_init_mcasp0(struct snd_platform_data
*pdata
)
858 dm646x_mcasp0_device
.dev
.platform_data
= pdata
;
859 platform_device_register(&dm646x_mcasp0_device
);
862 void __init
dm646x_init_mcasp1(struct snd_platform_data
*pdata
)
864 dm646x_mcasp1_device
.dev
.platform_data
= pdata
;
865 platform_device_register(&dm646x_mcasp1_device
);
866 platform_device_register(&dm646x_dit_device
);
869 void dm646x_setup_vpif(struct vpif_display_config
*display_config
,
870 struct vpif_capture_config
*capture_config
)
873 void __iomem
*base
= IO_ADDRESS(DAVINCI_SYSTEM_MODULE_BASE
);
875 value
= __raw_readl(base
+ VSCLKDIS_OFFSET
);
876 value
&= ~VSCLKDIS_MASK
;
877 __raw_writel(value
, base
+ VSCLKDIS_OFFSET
);
879 value
= __raw_readl(base
+ VDD3P3V_PWDN_OFFSET
);
880 value
&= ~VDD3P3V_VID_MASK
;
881 __raw_writel(value
, base
+ VDD3P3V_PWDN_OFFSET
);
883 davinci_cfg_reg(DM646X_STSOMUX_DISABLE
);
884 davinci_cfg_reg(DM646X_STSIMUX_DISABLE
);
885 davinci_cfg_reg(DM646X_PTSOMUX_DISABLE
);
886 davinci_cfg_reg(DM646X_PTSIMUX_DISABLE
);
888 vpif_display_dev
.dev
.platform_data
= display_config
;
889 vpif_capture_dev
.dev
.platform_data
= capture_config
;
890 platform_device_register(&vpif_dev
);
891 platform_device_register(&vpif_display_dev
);
892 platform_device_register(&vpif_capture_dev
);
895 int __init
dm646x_init_edma(struct edma_rsv_info
*rsv
)
897 edma_cc0_info
.rsv
= rsv
;
899 return platform_device_register(&dm646x_edma_device
);
902 void __init
dm646x_init(void)
904 dm646x_board_setup_refclk(&ref_clk
);
905 davinci_common_init(&davinci_soc_info_dm646x
);
908 static int __init
dm646x_init_devices(void)
910 if (!cpu_is_davinci_dm646x())
913 platform_device_register(&dm646x_mdio_device
);
914 platform_device_register(&dm646x_emac_device
);
915 clk_add_alias(NULL
, dev_name(&dm646x_mdio_device
.dev
),
916 NULL
, &dm646x_emac_device
.dev
);
920 postcore_initcall(dm646x_init_devices
);