1 /* sunbmac.c: Driver for Sparc BigMAC 100baseT ethernet adapters.
3 * Copyright (C) 1997, 1998, 1999, 2003, 2008 David S. Miller (davem@davemloft.net)
6 #include <linux/module.h>
8 #include <linux/kernel.h>
9 #include <linux/types.h>
10 #include <linux/fcntl.h>
11 #include <linux/interrupt.h>
12 #include <linux/ioport.h>
14 #include <linux/string.h>
15 #include <linux/delay.h>
16 #include <linux/init.h>
17 #include <linux/crc32.h>
18 #include <linux/errno.h>
19 #include <linux/ethtool.h>
20 #include <linux/netdevice.h>
21 #include <linux/etherdevice.h>
22 #include <linux/skbuff.h>
23 #include <linux/bitops.h>
24 #include <linux/dma-mapping.h>
26 #include <linux/of_device.h>
27 #include <linux/gfp.h>
29 #include <asm/auxio.h>
30 #include <asm/byteorder.h>
32 #include <asm/idprom.h>
34 #include <asm/openprom.h>
35 #include <asm/oplib.h>
36 #include <asm/pgtable.h>
37 #include <asm/system.h>
41 #define DRV_NAME "sunbmac"
42 #define DRV_VERSION "2.1"
43 #define DRV_RELDATE "August 26, 2008"
44 #define DRV_AUTHOR "David S. Miller (davem@davemloft.net)"
46 static char version
[] =
47 DRV_NAME
".c:v" DRV_VERSION
" " DRV_RELDATE
" " DRV_AUTHOR
"\n";
49 MODULE_VERSION(DRV_VERSION
);
50 MODULE_AUTHOR(DRV_AUTHOR
);
51 MODULE_DESCRIPTION("Sun BigMAC 100baseT ethernet driver");
52 MODULE_LICENSE("GPL");
59 #define DP(x) printk x
65 #define DTX(x) printk x
71 #define DIRQ(x) printk x
76 #define DEFAULT_JAMSIZE 4 /* Toe jam */
78 #define QEC_RESET_TRIES 200
80 static int qec_global_reset(void __iomem
*gregs
)
82 int tries
= QEC_RESET_TRIES
;
84 sbus_writel(GLOB_CTRL_RESET
, gregs
+ GLOB_CTRL
);
86 if (sbus_readl(gregs
+ GLOB_CTRL
) & GLOB_CTRL_RESET
) {
94 printk(KERN_ERR
"BigMAC: Cannot reset the QEC.\n");
98 static void qec_init(struct bigmac
*bp
)
100 struct platform_device
*qec_op
= bp
->qec_op
;
101 void __iomem
*gregs
= bp
->gregs
;
102 u8 bsizes
= bp
->bigmac_bursts
;
105 /* 64byte bursts do not work at the moment, do
106 * not even try to enable them. -DaveM
108 if (bsizes
& DMA_BURST32
)
109 regval
= GLOB_CTRL_B32
;
111 regval
= GLOB_CTRL_B16
;
112 sbus_writel(regval
| GLOB_CTRL_BMODE
, gregs
+ GLOB_CTRL
);
113 sbus_writel(GLOB_PSIZE_2048
, gregs
+ GLOB_PSIZE
);
115 /* All of memsize is given to bigmac. */
116 sbus_writel(resource_size(&qec_op
->resource
[1]),
119 /* Half to the transmitter, half to the receiver. */
120 sbus_writel(resource_size(&qec_op
->resource
[1]) >> 1,
122 sbus_writel(resource_size(&qec_op
->resource
[1]) >> 1,
126 #define TX_RESET_TRIES 32
127 #define RX_RESET_TRIES 32
129 static void bigmac_tx_reset(void __iomem
*bregs
)
131 int tries
= TX_RESET_TRIES
;
133 sbus_writel(0, bregs
+ BMAC_TXCFG
);
135 /* The fifo threshold bit is read-only and does
138 while ((sbus_readl(bregs
+ BMAC_TXCFG
) & ~(BIGMAC_TXCFG_FIFO
)) != 0 &&
143 printk(KERN_ERR
"BIGMAC: Transmitter will not reset.\n");
144 printk(KERN_ERR
"BIGMAC: tx_cfg is %08x\n",
145 sbus_readl(bregs
+ BMAC_TXCFG
));
149 static void bigmac_rx_reset(void __iomem
*bregs
)
151 int tries
= RX_RESET_TRIES
;
153 sbus_writel(0, bregs
+ BMAC_RXCFG
);
154 while (sbus_readl(bregs
+ BMAC_RXCFG
) && --tries
)
158 printk(KERN_ERR
"BIGMAC: Receiver will not reset.\n");
159 printk(KERN_ERR
"BIGMAC: rx_cfg is %08x\n",
160 sbus_readl(bregs
+ BMAC_RXCFG
));
164 /* Reset the transmitter and receiver. */
165 static void bigmac_stop(struct bigmac
*bp
)
167 bigmac_tx_reset(bp
->bregs
);
168 bigmac_rx_reset(bp
->bregs
);
171 static void bigmac_get_counters(struct bigmac
*bp
, void __iomem
*bregs
)
173 struct net_device_stats
*stats
= &bp
->enet_stats
;
175 stats
->rx_crc_errors
+= sbus_readl(bregs
+ BMAC_RCRCECTR
);
176 sbus_writel(0, bregs
+ BMAC_RCRCECTR
);
178 stats
->rx_frame_errors
+= sbus_readl(bregs
+ BMAC_UNALECTR
);
179 sbus_writel(0, bregs
+ BMAC_UNALECTR
);
181 stats
->rx_length_errors
+= sbus_readl(bregs
+ BMAC_GLECTR
);
182 sbus_writel(0, bregs
+ BMAC_GLECTR
);
184 stats
->tx_aborted_errors
+= sbus_readl(bregs
+ BMAC_EXCTR
);
187 (sbus_readl(bregs
+ BMAC_EXCTR
) +
188 sbus_readl(bregs
+ BMAC_LTCTR
));
189 sbus_writel(0, bregs
+ BMAC_EXCTR
);
190 sbus_writel(0, bregs
+ BMAC_LTCTR
);
193 static void bigmac_clean_rings(struct bigmac
*bp
)
197 for (i
= 0; i
< RX_RING_SIZE
; i
++) {
198 if (bp
->rx_skbs
[i
] != NULL
) {
199 dev_kfree_skb_any(bp
->rx_skbs
[i
]);
200 bp
->rx_skbs
[i
] = NULL
;
204 for (i
= 0; i
< TX_RING_SIZE
; i
++) {
205 if (bp
->tx_skbs
[i
] != NULL
) {
206 dev_kfree_skb_any(bp
->tx_skbs
[i
]);
207 bp
->tx_skbs
[i
] = NULL
;
212 static void bigmac_init_rings(struct bigmac
*bp
, int from_irq
)
214 struct bmac_init_block
*bb
= bp
->bmac_block
;
215 struct net_device
*dev
= bp
->dev
;
217 gfp_t gfp_flags
= GFP_KERNEL
;
219 if (from_irq
|| in_interrupt())
220 gfp_flags
= GFP_ATOMIC
;
222 bp
->rx_new
= bp
->rx_old
= bp
->tx_new
= bp
->tx_old
= 0;
224 /* Free any skippy bufs left around in the rings. */
225 bigmac_clean_rings(bp
);
227 /* Now get new skbufs for the receive ring. */
228 for (i
= 0; i
< RX_RING_SIZE
; i
++) {
231 skb
= big_mac_alloc_skb(RX_BUF_ALLOC_SIZE
, gfp_flags
);
235 bp
->rx_skbs
[i
] = skb
;
238 /* Because we reserve afterwards. */
239 skb_put(skb
, ETH_FRAME_LEN
);
240 skb_reserve(skb
, 34);
242 bb
->be_rxd
[i
].rx_addr
=
243 dma_map_single(&bp
->bigmac_op
->dev
,
245 RX_BUF_ALLOC_SIZE
- 34,
247 bb
->be_rxd
[i
].rx_flags
=
248 (RXD_OWN
| ((RX_BUF_ALLOC_SIZE
- 34) & RXD_LENGTH
));
251 for (i
= 0; i
< TX_RING_SIZE
; i
++)
252 bb
->be_txd
[i
].tx_flags
= bb
->be_txd
[i
].tx_addr
= 0;
255 #define MGMT_CLKON (MGMT_PAL_INT_MDIO|MGMT_PAL_EXT_MDIO|MGMT_PAL_OENAB|MGMT_PAL_DCLOCK)
256 #define MGMT_CLKOFF (MGMT_PAL_INT_MDIO|MGMT_PAL_EXT_MDIO|MGMT_PAL_OENAB)
258 static void idle_transceiver(void __iomem
*tregs
)
263 sbus_writel(MGMT_CLKOFF
, tregs
+ TCVR_MPAL
);
264 sbus_readl(tregs
+ TCVR_MPAL
);
265 sbus_writel(MGMT_CLKON
, tregs
+ TCVR_MPAL
);
266 sbus_readl(tregs
+ TCVR_MPAL
);
270 static void write_tcvr_bit(struct bigmac
*bp
, void __iomem
*tregs
, int bit
)
272 if (bp
->tcvr_type
== internal
) {
273 bit
= (bit
& 1) << 3;
274 sbus_writel(bit
| (MGMT_PAL_OENAB
| MGMT_PAL_EXT_MDIO
),
276 sbus_readl(tregs
+ TCVR_MPAL
);
277 sbus_writel(bit
| MGMT_PAL_OENAB
| MGMT_PAL_EXT_MDIO
| MGMT_PAL_DCLOCK
,
279 sbus_readl(tregs
+ TCVR_MPAL
);
280 } else if (bp
->tcvr_type
== external
) {
281 bit
= (bit
& 1) << 2;
282 sbus_writel(bit
| MGMT_PAL_INT_MDIO
| MGMT_PAL_OENAB
,
284 sbus_readl(tregs
+ TCVR_MPAL
);
285 sbus_writel(bit
| MGMT_PAL_INT_MDIO
| MGMT_PAL_OENAB
| MGMT_PAL_DCLOCK
,
287 sbus_readl(tregs
+ TCVR_MPAL
);
289 printk(KERN_ERR
"write_tcvr_bit: No transceiver type known!\n");
293 static int read_tcvr_bit(struct bigmac
*bp
, void __iomem
*tregs
)
297 if (bp
->tcvr_type
== internal
) {
298 sbus_writel(MGMT_PAL_EXT_MDIO
, tregs
+ TCVR_MPAL
);
299 sbus_readl(tregs
+ TCVR_MPAL
);
300 sbus_writel(MGMT_PAL_EXT_MDIO
| MGMT_PAL_DCLOCK
,
302 sbus_readl(tregs
+ TCVR_MPAL
);
303 retval
= (sbus_readl(tregs
+ TCVR_MPAL
) & MGMT_PAL_INT_MDIO
) >> 3;
304 } else if (bp
->tcvr_type
== external
) {
305 sbus_writel(MGMT_PAL_INT_MDIO
, tregs
+ TCVR_MPAL
);
306 sbus_readl(tregs
+ TCVR_MPAL
);
307 sbus_writel(MGMT_PAL_INT_MDIO
| MGMT_PAL_DCLOCK
, tregs
+ TCVR_MPAL
);
308 sbus_readl(tregs
+ TCVR_MPAL
);
309 retval
= (sbus_readl(tregs
+ TCVR_MPAL
) & MGMT_PAL_EXT_MDIO
) >> 2;
311 printk(KERN_ERR
"read_tcvr_bit: No transceiver type known!\n");
316 static int read_tcvr_bit2(struct bigmac
*bp
, void __iomem
*tregs
)
320 if (bp
->tcvr_type
== internal
) {
321 sbus_writel(MGMT_PAL_EXT_MDIO
, tregs
+ TCVR_MPAL
);
322 sbus_readl(tregs
+ TCVR_MPAL
);
323 retval
= (sbus_readl(tregs
+ TCVR_MPAL
) & MGMT_PAL_INT_MDIO
) >> 3;
324 sbus_writel(MGMT_PAL_EXT_MDIO
| MGMT_PAL_DCLOCK
, tregs
+ TCVR_MPAL
);
325 sbus_readl(tregs
+ TCVR_MPAL
);
326 } else if (bp
->tcvr_type
== external
) {
327 sbus_writel(MGMT_PAL_INT_MDIO
, tregs
+ TCVR_MPAL
);
328 sbus_readl(tregs
+ TCVR_MPAL
);
329 retval
= (sbus_readl(tregs
+ TCVR_MPAL
) & MGMT_PAL_EXT_MDIO
) >> 2;
330 sbus_writel(MGMT_PAL_INT_MDIO
| MGMT_PAL_DCLOCK
, tregs
+ TCVR_MPAL
);
331 sbus_readl(tregs
+ TCVR_MPAL
);
333 printk(KERN_ERR
"read_tcvr_bit2: No transceiver type known!\n");
338 static void put_tcvr_byte(struct bigmac
*bp
,
345 write_tcvr_bit(bp
, tregs
, ((byte
>> shift
) & 1));
347 } while (shift
>= 0);
350 static void bigmac_tcvr_write(struct bigmac
*bp
, void __iomem
*tregs
,
351 int reg
, unsigned short val
)
357 switch(bp
->tcvr_type
) {
363 printk(KERN_ERR
"bigmac_tcvr_read: Whoops, no known transceiver type.\n");
367 idle_transceiver(tregs
);
368 write_tcvr_bit(bp
, tregs
, 0);
369 write_tcvr_bit(bp
, tregs
, 1);
370 write_tcvr_bit(bp
, tregs
, 0);
371 write_tcvr_bit(bp
, tregs
, 1);
373 put_tcvr_byte(bp
, tregs
,
374 ((bp
->tcvr_type
== internal
) ?
375 BIGMAC_PHY_INTERNAL
: BIGMAC_PHY_EXTERNAL
));
377 put_tcvr_byte(bp
, tregs
, reg
);
379 write_tcvr_bit(bp
, tregs
, 1);
380 write_tcvr_bit(bp
, tregs
, 0);
384 write_tcvr_bit(bp
, tregs
, (val
>> shift
) & 1);
386 } while (shift
>= 0);
389 static unsigned short bigmac_tcvr_read(struct bigmac
*bp
,
393 unsigned short retval
= 0;
396 switch(bp
->tcvr_type
) {
402 printk(KERN_ERR
"bigmac_tcvr_read: Whoops, no known transceiver type.\n");
406 idle_transceiver(tregs
);
407 write_tcvr_bit(bp
, tregs
, 0);
408 write_tcvr_bit(bp
, tregs
, 1);
409 write_tcvr_bit(bp
, tregs
, 1);
410 write_tcvr_bit(bp
, tregs
, 0);
412 put_tcvr_byte(bp
, tregs
,
413 ((bp
->tcvr_type
== internal
) ?
414 BIGMAC_PHY_INTERNAL
: BIGMAC_PHY_EXTERNAL
));
416 put_tcvr_byte(bp
, tregs
, reg
);
418 if (bp
->tcvr_type
== external
) {
421 (void) read_tcvr_bit2(bp
, tregs
);
422 (void) read_tcvr_bit2(bp
, tregs
);
427 tmp
= read_tcvr_bit2(bp
, tregs
);
428 retval
|= ((tmp
& 1) << shift
);
430 } while (shift
>= 0);
432 (void) read_tcvr_bit2(bp
, tregs
);
433 (void) read_tcvr_bit2(bp
, tregs
);
434 (void) read_tcvr_bit2(bp
, tregs
);
438 (void) read_tcvr_bit(bp
, tregs
);
439 (void) read_tcvr_bit(bp
, tregs
);
444 tmp
= read_tcvr_bit(bp
, tregs
);
445 retval
|= ((tmp
& 1) << shift
);
447 } while (shift
>= 0);
449 (void) read_tcvr_bit(bp
, tregs
);
450 (void) read_tcvr_bit(bp
, tregs
);
451 (void) read_tcvr_bit(bp
, tregs
);
456 static void bigmac_tcvr_init(struct bigmac
*bp
)
458 void __iomem
*tregs
= bp
->tregs
;
461 idle_transceiver(tregs
);
462 sbus_writel(MGMT_PAL_INT_MDIO
| MGMT_PAL_EXT_MDIO
| MGMT_PAL_DCLOCK
,
464 sbus_readl(tregs
+ TCVR_MPAL
);
466 /* Only the bit for the present transceiver (internal or
467 * external) will stick, set them both and see what stays.
469 sbus_writel(MGMT_PAL_INT_MDIO
| MGMT_PAL_EXT_MDIO
, tregs
+ TCVR_MPAL
);
470 sbus_readl(tregs
+ TCVR_MPAL
);
473 mpal
= sbus_readl(tregs
+ TCVR_MPAL
);
474 if (mpal
& MGMT_PAL_EXT_MDIO
) {
475 bp
->tcvr_type
= external
;
476 sbus_writel(~(TCVR_PAL_EXTLBACK
| TCVR_PAL_MSENSE
| TCVR_PAL_LTENABLE
),
478 sbus_readl(tregs
+ TCVR_TPAL
);
479 } else if (mpal
& MGMT_PAL_INT_MDIO
) {
480 bp
->tcvr_type
= internal
;
481 sbus_writel(~(TCVR_PAL_SERIAL
| TCVR_PAL_EXTLBACK
|
482 TCVR_PAL_MSENSE
| TCVR_PAL_LTENABLE
),
484 sbus_readl(tregs
+ TCVR_TPAL
);
486 printk(KERN_ERR
"BIGMAC: AIEEE, neither internal nor "
487 "external MDIO available!\n");
488 printk(KERN_ERR
"BIGMAC: mgmt_pal[%08x] tcvr_pal[%08x]\n",
489 sbus_readl(tregs
+ TCVR_MPAL
),
490 sbus_readl(tregs
+ TCVR_TPAL
));
494 static int bigmac_init_hw(struct bigmac
*, int);
496 static int try_next_permutation(struct bigmac
*bp
, void __iomem
*tregs
)
498 if (bp
->sw_bmcr
& BMCR_SPEED100
) {
502 bp
->sw_bmcr
= (BMCR_ISOLATE
| BMCR_PDOWN
| BMCR_LOOPBACK
);
503 bigmac_tcvr_write(bp
, tregs
, BIGMAC_BMCR
, bp
->sw_bmcr
);
504 bp
->sw_bmcr
= (BMCR_RESET
);
505 bigmac_tcvr_write(bp
, tregs
, BIGMAC_BMCR
, bp
->sw_bmcr
);
509 bp
->sw_bmcr
= bigmac_tcvr_read(bp
, tregs
, BIGMAC_BMCR
);
510 if ((bp
->sw_bmcr
& BMCR_RESET
) == 0)
515 printk(KERN_ERR
"%s: PHY reset failed.\n", bp
->dev
->name
);
517 bp
->sw_bmcr
= bigmac_tcvr_read(bp
, tregs
, BIGMAC_BMCR
);
519 /* Now we try 10baseT. */
520 bp
->sw_bmcr
&= ~(BMCR_SPEED100
);
521 bigmac_tcvr_write(bp
, tregs
, BIGMAC_BMCR
, bp
->sw_bmcr
);
525 /* We've tried them all. */
529 static void bigmac_timer(unsigned long data
)
531 struct bigmac
*bp
= (struct bigmac
*) data
;
532 void __iomem
*tregs
= bp
->tregs
;
533 int restart_timer
= 0;
536 if (bp
->timer_state
== ltrywait
) {
537 bp
->sw_bmsr
= bigmac_tcvr_read(bp
, tregs
, BIGMAC_BMSR
);
538 bp
->sw_bmcr
= bigmac_tcvr_read(bp
, tregs
, BIGMAC_BMCR
);
539 if (bp
->sw_bmsr
& BMSR_LSTATUS
) {
540 printk(KERN_INFO
"%s: Link is now up at %s.\n",
542 (bp
->sw_bmcr
& BMCR_SPEED100
) ?
543 "100baseT" : "10baseT");
544 bp
->timer_state
= asleep
;
547 if (bp
->timer_ticks
>= 4) {
550 ret
= try_next_permutation(bp
, tregs
);
552 printk(KERN_ERR
"%s: Link down, cable problem?\n",
554 ret
= bigmac_init_hw(bp
, 0);
556 printk(KERN_ERR
"%s: Error, cannot re-init the "
557 "BigMAC.\n", bp
->dev
->name
);
568 /* Can't happens.... */
569 printk(KERN_ERR
"%s: Aieee, link timer is asleep but we got one anyways!\n",
573 bp
->timer_state
= asleep
; /* foo on you */
576 if (restart_timer
!= 0) {
577 bp
->bigmac_timer
.expires
= jiffies
+ ((12 * HZ
)/10); /* 1.2 sec. */
578 add_timer(&bp
->bigmac_timer
);
582 /* Well, really we just force the chip into 100baseT then
583 * 10baseT, each time checking for a link status.
585 static void bigmac_begin_auto_negotiation(struct bigmac
*bp
)
587 void __iomem
*tregs
= bp
->tregs
;
590 /* Grab new software copies of PHY registers. */
591 bp
->sw_bmsr
= bigmac_tcvr_read(bp
, tregs
, BIGMAC_BMSR
);
592 bp
->sw_bmcr
= bigmac_tcvr_read(bp
, tregs
, BIGMAC_BMCR
);
595 bp
->sw_bmcr
= (BMCR_ISOLATE
| BMCR_PDOWN
| BMCR_LOOPBACK
);
596 bigmac_tcvr_write(bp
, tregs
, BIGMAC_BMCR
, bp
->sw_bmcr
);
597 bp
->sw_bmcr
= (BMCR_RESET
);
598 bigmac_tcvr_write(bp
, tregs
, BIGMAC_BMCR
, bp
->sw_bmcr
);
602 bp
->sw_bmcr
= bigmac_tcvr_read(bp
, tregs
, BIGMAC_BMCR
);
603 if ((bp
->sw_bmcr
& BMCR_RESET
) == 0)
608 printk(KERN_ERR
"%s: PHY reset failed.\n", bp
->dev
->name
);
610 bp
->sw_bmcr
= bigmac_tcvr_read(bp
, tregs
, BIGMAC_BMCR
);
612 /* First we try 100baseT. */
613 bp
->sw_bmcr
|= BMCR_SPEED100
;
614 bigmac_tcvr_write(bp
, tregs
, BIGMAC_BMCR
, bp
->sw_bmcr
);
616 bp
->timer_state
= ltrywait
;
618 bp
->bigmac_timer
.expires
= jiffies
+ (12 * HZ
) / 10;
619 bp
->bigmac_timer
.data
= (unsigned long) bp
;
620 bp
->bigmac_timer
.function
= bigmac_timer
;
621 add_timer(&bp
->bigmac_timer
);
624 static int bigmac_init_hw(struct bigmac
*bp
, int from_irq
)
626 void __iomem
*gregs
= bp
->gregs
;
627 void __iomem
*cregs
= bp
->creg
;
628 void __iomem
*bregs
= bp
->bregs
;
629 unsigned char *e
= &bp
->dev
->dev_addr
[0];
631 /* Latch current counters into statistics. */
632 bigmac_get_counters(bp
, bregs
);
635 qec_global_reset(gregs
);
640 /* Alloc and reset the tx/rx descriptor chains. */
641 bigmac_init_rings(bp
, from_irq
);
643 /* Initialize the PHY. */
644 bigmac_tcvr_init(bp
);
646 /* Stop transmitter and receiver. */
649 /* Set hardware ethernet address. */
650 sbus_writel(((e
[4] << 8) | e
[5]), bregs
+ BMAC_MACADDR2
);
651 sbus_writel(((e
[2] << 8) | e
[3]), bregs
+ BMAC_MACADDR1
);
652 sbus_writel(((e
[0] << 8) | e
[1]), bregs
+ BMAC_MACADDR0
);
654 /* Clear the hash table until mc upload occurs. */
655 sbus_writel(0, bregs
+ BMAC_HTABLE3
);
656 sbus_writel(0, bregs
+ BMAC_HTABLE2
);
657 sbus_writel(0, bregs
+ BMAC_HTABLE1
);
658 sbus_writel(0, bregs
+ BMAC_HTABLE0
);
660 /* Enable Big Mac hash table filter. */
661 sbus_writel(BIGMAC_RXCFG_HENABLE
| BIGMAC_RXCFG_FIFO
,
665 /* Ok, configure the Big Mac transmitter. */
666 sbus_writel(BIGMAC_TXCFG_FIFO
, bregs
+ BMAC_TXCFG
);
668 /* The HME docs recommend to use the 10LSB of our MAC here. */
669 sbus_writel(((e
[5] | e
[4] << 8) & 0x3ff),
672 /* Enable the output drivers no matter what. */
673 sbus_writel(BIGMAC_XCFG_ODENABLE
| BIGMAC_XCFG_RESV
,
674 bregs
+ BMAC_XIFCFG
);
676 /* Tell the QEC where the ring descriptors are. */
677 sbus_writel(bp
->bblock_dvma
+ bib_offset(be_rxd
, 0),
679 sbus_writel(bp
->bblock_dvma
+ bib_offset(be_txd
, 0),
682 /* Setup the FIFO pointers into QEC local memory. */
683 sbus_writel(0, cregs
+ CREG_RXRBUFPTR
);
684 sbus_writel(0, cregs
+ CREG_RXWBUFPTR
);
685 sbus_writel(sbus_readl(gregs
+ GLOB_RSIZE
),
686 cregs
+ CREG_TXRBUFPTR
);
687 sbus_writel(sbus_readl(gregs
+ GLOB_RSIZE
),
688 cregs
+ CREG_TXWBUFPTR
);
690 /* Tell bigmac what interrupts we don't want to hear about. */
691 sbus_writel(BIGMAC_IMASK_GOTFRAME
| BIGMAC_IMASK_SENTFRAME
,
694 /* Enable the various other irq's. */
695 sbus_writel(0, cregs
+ CREG_RIMASK
);
696 sbus_writel(0, cregs
+ CREG_TIMASK
);
697 sbus_writel(0, cregs
+ CREG_QMASK
);
698 sbus_writel(0, cregs
+ CREG_BMASK
);
700 /* Set jam size to a reasonable default. */
701 sbus_writel(DEFAULT_JAMSIZE
, bregs
+ BMAC_JSIZE
);
703 /* Clear collision counter. */
704 sbus_writel(0, cregs
+ CREG_CCNT
);
706 /* Enable transmitter and receiver. */
707 sbus_writel(sbus_readl(bregs
+ BMAC_TXCFG
) | BIGMAC_TXCFG_ENABLE
,
709 sbus_writel(sbus_readl(bregs
+ BMAC_RXCFG
) | BIGMAC_RXCFG_ENABLE
,
712 /* Ok, start detecting link speed/duplex. */
713 bigmac_begin_auto_negotiation(bp
);
719 /* Error interrupts get sent here. */
720 static void bigmac_is_medium_rare(struct bigmac
*bp
, u32 qec_status
, u32 bmac_status
)
722 printk(KERN_ERR
"bigmac_is_medium_rare: ");
723 if (qec_status
& (GLOB_STAT_ER
| GLOB_STAT_BM
)) {
724 if (qec_status
& GLOB_STAT_ER
)
725 printk("QEC_ERROR, ");
726 if (qec_status
& GLOB_STAT_BM
)
727 printk("QEC_BMAC_ERROR, ");
729 if (bmac_status
& CREG_STAT_ERRORS
) {
730 if (bmac_status
& CREG_STAT_BERROR
)
731 printk("BMAC_ERROR, ");
732 if (bmac_status
& CREG_STAT_TXDERROR
)
733 printk("TXD_ERROR, ");
734 if (bmac_status
& CREG_STAT_TXLERR
)
735 printk("TX_LATE_ERROR, ");
736 if (bmac_status
& CREG_STAT_TXPERR
)
737 printk("TX_PARITY_ERROR, ");
738 if (bmac_status
& CREG_STAT_TXSERR
)
739 printk("TX_SBUS_ERROR, ");
741 if (bmac_status
& CREG_STAT_RXDROP
)
742 printk("RX_DROP_ERROR, ");
744 if (bmac_status
& CREG_STAT_RXSMALL
)
745 printk("RX_SMALL_ERROR, ");
746 if (bmac_status
& CREG_STAT_RXLERR
)
747 printk("RX_LATE_ERROR, ");
748 if (bmac_status
& CREG_STAT_RXPERR
)
749 printk("RX_PARITY_ERROR, ");
750 if (bmac_status
& CREG_STAT_RXSERR
)
751 printk("RX_SBUS_ERROR, ");
755 bigmac_init_hw(bp
, 1);
758 /* BigMAC transmit complete service routines. */
759 static void bigmac_tx(struct bigmac
*bp
)
761 struct be_txd
*txbase
= &bp
->bmac_block
->be_txd
[0];
762 struct net_device
*dev
= bp
->dev
;
765 spin_lock(&bp
->lock
);
768 DTX(("bigmac_tx: tx_old[%d] ", elem
));
769 while (elem
!= bp
->tx_new
) {
771 struct be_txd
*this = &txbase
[elem
];
773 DTX(("this(%p) [flags(%08x)addr(%08x)]",
774 this, this->tx_flags
, this->tx_addr
));
776 if (this->tx_flags
& TXD_OWN
)
778 skb
= bp
->tx_skbs
[elem
];
779 bp
->enet_stats
.tx_packets
++;
780 bp
->enet_stats
.tx_bytes
+= skb
->len
;
781 dma_unmap_single(&bp
->bigmac_op
->dev
,
782 this->tx_addr
, skb
->len
,
785 DTX(("skb(%p) ", skb
));
786 bp
->tx_skbs
[elem
] = NULL
;
787 dev_kfree_skb_irq(skb
);
789 elem
= NEXT_TX(elem
);
791 DTX((" DONE, tx_old=%d\n", elem
));
794 if (netif_queue_stopped(dev
) &&
795 TX_BUFFS_AVAIL(bp
) > 0)
796 netif_wake_queue(bp
->dev
);
798 spin_unlock(&bp
->lock
);
801 /* BigMAC receive complete service routines. */
802 static void bigmac_rx(struct bigmac
*bp
)
804 struct be_rxd
*rxbase
= &bp
->bmac_block
->be_rxd
[0];
806 int elem
= bp
->rx_new
, drops
= 0;
809 this = &rxbase
[elem
];
810 while (!((flags
= this->rx_flags
) & RXD_OWN
)) {
812 int len
= (flags
& RXD_LENGTH
); /* FCS not included */
814 /* Check for errors. */
815 if (len
< ETH_ZLEN
) {
816 bp
->enet_stats
.rx_errors
++;
817 bp
->enet_stats
.rx_length_errors
++;
820 /* Return it to the BigMAC. */
821 bp
->enet_stats
.rx_dropped
++;
823 (RXD_OWN
| ((RX_BUF_ALLOC_SIZE
- 34) & RXD_LENGTH
));
826 skb
= bp
->rx_skbs
[elem
];
827 if (len
> RX_COPY_THRESHOLD
) {
828 struct sk_buff
*new_skb
;
830 /* Now refill the entry, if we can. */
831 new_skb
= big_mac_alloc_skb(RX_BUF_ALLOC_SIZE
, GFP_ATOMIC
);
832 if (new_skb
== NULL
) {
836 dma_unmap_single(&bp
->bigmac_op
->dev
,
838 RX_BUF_ALLOC_SIZE
- 34,
840 bp
->rx_skbs
[elem
] = new_skb
;
841 new_skb
->dev
= bp
->dev
;
842 skb_put(new_skb
, ETH_FRAME_LEN
);
843 skb_reserve(new_skb
, 34);
845 dma_map_single(&bp
->bigmac_op
->dev
,
847 RX_BUF_ALLOC_SIZE
- 34,
850 (RXD_OWN
| ((RX_BUF_ALLOC_SIZE
- 34) & RXD_LENGTH
));
852 /* Trim the original skb for the netif. */
855 struct sk_buff
*copy_skb
= dev_alloc_skb(len
+ 2);
857 if (copy_skb
== NULL
) {
861 skb_reserve(copy_skb
, 2);
862 skb_put(copy_skb
, len
);
863 dma_sync_single_for_cpu(&bp
->bigmac_op
->dev
,
866 skb_copy_to_linear_data(copy_skb
, (unsigned char *)skb
->data
, len
);
867 dma_sync_single_for_device(&bp
->bigmac_op
->dev
,
871 /* Reuse original ring buffer. */
873 (RXD_OWN
| ((RX_BUF_ALLOC_SIZE
- 34) & RXD_LENGTH
));
878 /* No checksums done by the BigMAC ;-( */
879 skb
->protocol
= eth_type_trans(skb
, bp
->dev
);
881 bp
->enet_stats
.rx_packets
++;
882 bp
->enet_stats
.rx_bytes
+= len
;
884 elem
= NEXT_RX(elem
);
885 this = &rxbase
[elem
];
889 printk(KERN_NOTICE
"%s: Memory squeeze, deferring packet.\n", bp
->dev
->name
);
892 static irqreturn_t
bigmac_interrupt(int irq
, void *dev_id
)
894 struct bigmac
*bp
= (struct bigmac
*) dev_id
;
895 u32 qec_status
, bmac_status
;
897 DIRQ(("bigmac_interrupt: "));
899 /* Latch status registers now. */
900 bmac_status
= sbus_readl(bp
->creg
+ CREG_STAT
);
901 qec_status
= sbus_readl(bp
->gregs
+ GLOB_STAT
);
903 DIRQ(("qec_status=%08x bmac_status=%08x\n", qec_status
, bmac_status
));
904 if ((qec_status
& (GLOB_STAT_ER
| GLOB_STAT_BM
)) ||
905 (bmac_status
& CREG_STAT_ERRORS
))
906 bigmac_is_medium_rare(bp
, qec_status
, bmac_status
);
908 if (bmac_status
& CREG_STAT_TXIRQ
)
911 if (bmac_status
& CREG_STAT_RXIRQ
)
917 static int bigmac_open(struct net_device
*dev
)
919 struct bigmac
*bp
= netdev_priv(dev
);
922 ret
= request_irq(dev
->irq
, bigmac_interrupt
, IRQF_SHARED
, dev
->name
, bp
);
924 printk(KERN_ERR
"BIGMAC: Can't order irq %d to go.\n", dev
->irq
);
927 init_timer(&bp
->bigmac_timer
);
928 ret
= bigmac_init_hw(bp
, 0);
930 free_irq(dev
->irq
, bp
);
934 static int bigmac_close(struct net_device
*dev
)
936 struct bigmac
*bp
= netdev_priv(dev
);
938 del_timer(&bp
->bigmac_timer
);
939 bp
->timer_state
= asleep
;
943 bigmac_clean_rings(bp
);
944 free_irq(dev
->irq
, bp
);
948 static void bigmac_tx_timeout(struct net_device
*dev
)
950 struct bigmac
*bp
= netdev_priv(dev
);
952 bigmac_init_hw(bp
, 0);
953 netif_wake_queue(dev
);
956 /* Put a packet on the wire. */
957 static int bigmac_start_xmit(struct sk_buff
*skb
, struct net_device
*dev
)
959 struct bigmac
*bp
= netdev_priv(dev
);
964 mapping
= dma_map_single(&bp
->bigmac_op
->dev
, skb
->data
,
967 /* Avoid a race... */
968 spin_lock_irq(&bp
->lock
);
970 DTX(("bigmac_start_xmit: len(%d) entry(%d)\n", len
, entry
));
971 bp
->bmac_block
->be_txd
[entry
].tx_flags
= TXD_UPDATE
;
972 bp
->tx_skbs
[entry
] = skb
;
973 bp
->bmac_block
->be_txd
[entry
].tx_addr
= mapping
;
974 bp
->bmac_block
->be_txd
[entry
].tx_flags
=
975 (TXD_OWN
| TXD_SOP
| TXD_EOP
| (len
& TXD_LENGTH
));
976 bp
->tx_new
= NEXT_TX(entry
);
977 if (TX_BUFFS_AVAIL(bp
) <= 0)
978 netif_stop_queue(dev
);
979 spin_unlock_irq(&bp
->lock
);
982 sbus_writel(CREG_CTRL_TWAKEUP
, bp
->creg
+ CREG_CTRL
);
988 static struct net_device_stats
*bigmac_get_stats(struct net_device
*dev
)
990 struct bigmac
*bp
= netdev_priv(dev
);
992 bigmac_get_counters(bp
, bp
->bregs
);
993 return &bp
->enet_stats
;
996 static void bigmac_set_multicast(struct net_device
*dev
)
998 struct bigmac
*bp
= netdev_priv(dev
);
999 void __iomem
*bregs
= bp
->bregs
;
1000 struct netdev_hw_addr
*ha
;
1005 /* Disable the receiver. The bit self-clears when
1006 * the operation is complete.
1008 tmp
= sbus_readl(bregs
+ BMAC_RXCFG
);
1009 tmp
&= ~(BIGMAC_RXCFG_ENABLE
);
1010 sbus_writel(tmp
, bregs
+ BMAC_RXCFG
);
1011 while ((sbus_readl(bregs
+ BMAC_RXCFG
) & BIGMAC_RXCFG_ENABLE
) != 0)
1014 if ((dev
->flags
& IFF_ALLMULTI
) || (netdev_mc_count(dev
) > 64)) {
1015 sbus_writel(0xffff, bregs
+ BMAC_HTABLE0
);
1016 sbus_writel(0xffff, bregs
+ BMAC_HTABLE1
);
1017 sbus_writel(0xffff, bregs
+ BMAC_HTABLE2
);
1018 sbus_writel(0xffff, bregs
+ BMAC_HTABLE3
);
1019 } else if (dev
->flags
& IFF_PROMISC
) {
1020 tmp
= sbus_readl(bregs
+ BMAC_RXCFG
);
1021 tmp
|= BIGMAC_RXCFG_PMISC
;
1022 sbus_writel(tmp
, bregs
+ BMAC_RXCFG
);
1026 for (i
= 0; i
< 4; i
++)
1029 netdev_for_each_mc_addr(ha
, dev
) {
1035 crc
= ether_crc_le(6, addrs
);
1037 hash_table
[crc
>> 4] |= 1 << (crc
& 0xf);
1039 sbus_writel(hash_table
[0], bregs
+ BMAC_HTABLE0
);
1040 sbus_writel(hash_table
[1], bregs
+ BMAC_HTABLE1
);
1041 sbus_writel(hash_table
[2], bregs
+ BMAC_HTABLE2
);
1042 sbus_writel(hash_table
[3], bregs
+ BMAC_HTABLE3
);
1045 /* Re-enable the receiver. */
1046 tmp
= sbus_readl(bregs
+ BMAC_RXCFG
);
1047 tmp
|= BIGMAC_RXCFG_ENABLE
;
1048 sbus_writel(tmp
, bregs
+ BMAC_RXCFG
);
1051 /* Ethtool support... */
1052 static void bigmac_get_drvinfo(struct net_device
*dev
, struct ethtool_drvinfo
*info
)
1054 strcpy(info
->driver
, "sunbmac");
1055 strcpy(info
->version
, "2.0");
1058 static u32
bigmac_get_link(struct net_device
*dev
)
1060 struct bigmac
*bp
= netdev_priv(dev
);
1062 spin_lock_irq(&bp
->lock
);
1063 bp
->sw_bmsr
= bigmac_tcvr_read(bp
, bp
->tregs
, BIGMAC_BMSR
);
1064 spin_unlock_irq(&bp
->lock
);
1066 return (bp
->sw_bmsr
& BMSR_LSTATUS
);
1069 static const struct ethtool_ops bigmac_ethtool_ops
= {
1070 .get_drvinfo
= bigmac_get_drvinfo
,
1071 .get_link
= bigmac_get_link
,
1074 static const struct net_device_ops bigmac_ops
= {
1075 .ndo_open
= bigmac_open
,
1076 .ndo_stop
= bigmac_close
,
1077 .ndo_start_xmit
= bigmac_start_xmit
,
1078 .ndo_get_stats
= bigmac_get_stats
,
1079 .ndo_set_multicast_list
= bigmac_set_multicast
,
1080 .ndo_tx_timeout
= bigmac_tx_timeout
,
1081 .ndo_change_mtu
= eth_change_mtu
,
1082 .ndo_set_mac_address
= eth_mac_addr
,
1083 .ndo_validate_addr
= eth_validate_addr
,
1086 static int __devinit
bigmac_ether_init(struct platform_device
*op
,
1087 struct platform_device
*qec_op
)
1089 static int version_printed
;
1090 struct net_device
*dev
;
1091 u8 bsizes
, bsizes_more
;
1095 /* Get a new device struct for this interface. */
1096 dev
= alloc_etherdev(sizeof(struct bigmac
));
1100 if (version_printed
++ == 0)
1101 printk(KERN_INFO
"%s", version
);
1103 for (i
= 0; i
< 6; i
++)
1104 dev
->dev_addr
[i
] = idprom
->id_ethaddr
[i
];
1106 /* Setup softc, with backpointers to QEC and BigMAC SBUS device structs. */
1107 bp
= netdev_priv(dev
);
1108 bp
->qec_op
= qec_op
;
1111 SET_NETDEV_DEV(dev
, &op
->dev
);
1113 spin_lock_init(&bp
->lock
);
1115 /* Map in QEC global control registers. */
1116 bp
->gregs
= of_ioremap(&qec_op
->resource
[0], 0,
1117 GLOB_REG_SIZE
, "BigMAC QEC GLobal Regs");
1119 printk(KERN_ERR
"BIGMAC: Cannot map QEC global registers.\n");
1120 goto fail_and_cleanup
;
1123 /* Make sure QEC is in BigMAC mode. */
1124 if ((sbus_readl(bp
->gregs
+ GLOB_CTRL
) & 0xf0000000) != GLOB_CTRL_BMODE
) {
1125 printk(KERN_ERR
"BigMAC: AIEEE, QEC is not in BigMAC mode!\n");
1126 goto fail_and_cleanup
;
1129 /* Reset the QEC. */
1130 if (qec_global_reset(bp
->gregs
))
1131 goto fail_and_cleanup
;
1133 /* Get supported SBUS burst sizes. */
1134 bsizes
= of_getintprop_default(qec_op
->dev
.of_node
, "burst-sizes", 0xff);
1135 bsizes_more
= of_getintprop_default(qec_op
->dev
.of_node
, "burst-sizes", 0xff);
1138 if (bsizes_more
!= 0xff)
1139 bsizes
&= bsizes_more
;
1140 if (bsizes
== 0xff || (bsizes
& DMA_BURST16
) == 0 ||
1141 (bsizes
& DMA_BURST32
) == 0)
1142 bsizes
= (DMA_BURST32
- 1);
1143 bp
->bigmac_bursts
= bsizes
;
1145 /* Perform QEC initialization. */
1148 /* Map in the BigMAC channel registers. */
1149 bp
->creg
= of_ioremap(&op
->resource
[0], 0,
1150 CREG_REG_SIZE
, "BigMAC QEC Channel Regs");
1152 printk(KERN_ERR
"BIGMAC: Cannot map QEC channel registers.\n");
1153 goto fail_and_cleanup
;
1156 /* Map in the BigMAC control registers. */
1157 bp
->bregs
= of_ioremap(&op
->resource
[1], 0,
1158 BMAC_REG_SIZE
, "BigMAC Primary Regs");
1160 printk(KERN_ERR
"BIGMAC: Cannot map BigMAC primary registers.\n");
1161 goto fail_and_cleanup
;
1164 /* Map in the BigMAC transceiver registers, this is how you poke at
1167 bp
->tregs
= of_ioremap(&op
->resource
[2], 0,
1168 TCVR_REG_SIZE
, "BigMAC Transceiver Regs");
1170 printk(KERN_ERR
"BIGMAC: Cannot map BigMAC transceiver registers.\n");
1171 goto fail_and_cleanup
;
1174 /* Stop the BigMAC. */
1177 /* Allocate transmit/receive descriptor DVMA block. */
1178 bp
->bmac_block
= dma_alloc_coherent(&bp
->bigmac_op
->dev
,
1180 &bp
->bblock_dvma
, GFP_ATOMIC
);
1181 if (bp
->bmac_block
== NULL
|| bp
->bblock_dvma
== 0) {
1182 printk(KERN_ERR
"BIGMAC: Cannot allocate consistent DMA.\n");
1183 goto fail_and_cleanup
;
1186 /* Get the board revision of this BigMAC. */
1187 bp
->board_rev
= of_getintprop_default(bp
->bigmac_op
->dev
.of_node
,
1188 "board-version", 1);
1190 /* Init auto-negotiation timer state. */
1191 init_timer(&bp
->bigmac_timer
);
1192 bp
->timer_state
= asleep
;
1193 bp
->timer_ticks
= 0;
1195 /* Backlink to generic net device struct. */
1198 /* Set links to our BigMAC open and close routines. */
1199 dev
->ethtool_ops
= &bigmac_ethtool_ops
;
1200 dev
->netdev_ops
= &bigmac_ops
;
1201 dev
->watchdog_timeo
= 5*HZ
;
1203 /* Finish net device registration. */
1204 dev
->irq
= bp
->bigmac_op
->archdata
.irqs
[0];
1207 if (register_netdev(dev
)) {
1208 printk(KERN_ERR
"BIGMAC: Cannot register device.\n");
1209 goto fail_and_cleanup
;
1212 dev_set_drvdata(&bp
->bigmac_op
->dev
, bp
);
1214 printk(KERN_INFO
"%s: BigMAC 100baseT Ethernet %pM\n",
1215 dev
->name
, dev
->dev_addr
);
1220 /* Something went wrong, undo whatever we did so far. */
1221 /* Free register mappings if any. */
1223 of_iounmap(&qec_op
->resource
[0], bp
->gregs
, GLOB_REG_SIZE
);
1225 of_iounmap(&op
->resource
[0], bp
->creg
, CREG_REG_SIZE
);
1227 of_iounmap(&op
->resource
[1], bp
->bregs
, BMAC_REG_SIZE
);
1229 of_iounmap(&op
->resource
[2], bp
->tregs
, TCVR_REG_SIZE
);
1232 dma_free_coherent(&bp
->bigmac_op
->dev
,
1237 /* This also frees the co-located private data */
1242 /* QEC can be the parent of either QuadEthernet or a BigMAC. We want
1245 static int __devinit
bigmac_sbus_probe(struct platform_device
*op
,
1246 const struct of_device_id
*match
)
1248 struct device
*parent
= op
->dev
.parent
;
1249 struct platform_device
*qec_op
;
1251 qec_op
= to_platform_device(parent
);
1253 return bigmac_ether_init(op
, qec_op
);
1256 static int __devexit
bigmac_sbus_remove(struct platform_device
*op
)
1258 struct bigmac
*bp
= dev_get_drvdata(&op
->dev
);
1259 struct device
*parent
= op
->dev
.parent
;
1260 struct net_device
*net_dev
= bp
->dev
;
1261 struct platform_device
*qec_op
;
1263 qec_op
= to_platform_device(parent
);
1265 unregister_netdev(net_dev
);
1267 of_iounmap(&qec_op
->resource
[0], bp
->gregs
, GLOB_REG_SIZE
);
1268 of_iounmap(&op
->resource
[0], bp
->creg
, CREG_REG_SIZE
);
1269 of_iounmap(&op
->resource
[1], bp
->bregs
, BMAC_REG_SIZE
);
1270 of_iounmap(&op
->resource
[2], bp
->tregs
, TCVR_REG_SIZE
);
1271 dma_free_coherent(&op
->dev
,
1276 free_netdev(net_dev
);
1278 dev_set_drvdata(&op
->dev
, NULL
);
1283 static const struct of_device_id bigmac_sbus_match
[] = {
1290 MODULE_DEVICE_TABLE(of
, bigmac_sbus_match
);
1292 static struct of_platform_driver bigmac_sbus_driver
= {
1295 .owner
= THIS_MODULE
,
1296 .of_match_table
= bigmac_sbus_match
,
1298 .probe
= bigmac_sbus_probe
,
1299 .remove
= __devexit_p(bigmac_sbus_remove
),
1302 static int __init
bigmac_init(void)
1304 return of_register_platform_driver(&bigmac_sbus_driver
);
1307 static void __exit
bigmac_exit(void)
1309 of_unregister_platform_driver(&bigmac_sbus_driver
);
1312 module_init(bigmac_init
);
1313 module_exit(bigmac_exit
);