linux/audit.h: move ptrace.h include to kernel header
[linux-2.6/linux-acpi-2.6/ibm-acpi-2.6.git] / drivers / video / s3c-fb.c
blob9b57a235c9bcb921c7eadd17e6ed08abf01b41b0
1 /* linux/drivers/video/s3c-fb.c
3 * Copyright 2008 Openmoko Inc.
4 * Copyright 2008-2010 Simtec Electronics
5 * Ben Dooks <ben@simtec.co.uk>
6 * http://armlinux.simtec.co.uk/
8 * Samsung SoC Framebuffer driver
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software FoundatIon.
15 #include <linux/kernel.h>
16 #include <linux/module.h>
17 #include <linux/platform_device.h>
18 #include <linux/dma-mapping.h>
19 #include <linux/slab.h>
20 #include <linux/init.h>
21 #include <linux/clk.h>
22 #include <linux/fb.h>
23 #include <linux/io.h>
24 #include <linux/uaccess.h>
25 #include <linux/interrupt.h>
26 #include <linux/pm_runtime.h>
28 #include <video/samsung_fimd.h>
29 #include <mach/map.h>
30 #include <plat/fb.h>
32 /* This driver will export a number of framebuffer interfaces depending
33 * on the configuration passed in via the platform data. Each fb instance
34 * maps to a hardware window. Currently there is no support for runtime
35 * setting of the alpha-blending functions that each window has, so only
36 * window 0 is actually useful.
38 * Window 0 is treated specially, it is used for the basis of the LCD
39 * output timings and as the control for the output power-down state.
42 /* note, the previous use of <mach/regs-fb.h> to get platform specific data
43 * has been replaced by using the platform device name to pick the correct
44 * configuration data for the system.
47 #ifdef CONFIG_FB_S3C_DEBUG_REGWRITE
48 #undef writel
49 #define writel(v, r) do { \
50 pr_debug("%s: %08x => %p\n", __func__, (unsigned int)v, r); \
51 __raw_writel(v, r); \
52 } while (0)
53 #endif /* FB_S3C_DEBUG_REGWRITE */
55 /* irq_flags bits */
56 #define S3C_FB_VSYNC_IRQ_EN 0
58 #define VSYNC_TIMEOUT_MSEC 50
60 struct s3c_fb;
62 #define VALID_BPP(x) (1 << ((x) - 1))
64 #define OSD_BASE(win, variant) ((variant).osd + ((win) * (variant).osd_stride))
65 #define VIDOSD_A(win, variant) (OSD_BASE(win, variant) + 0x00)
66 #define VIDOSD_B(win, variant) (OSD_BASE(win, variant) + 0x04)
67 #define VIDOSD_C(win, variant) (OSD_BASE(win, variant) + 0x08)
68 #define VIDOSD_D(win, variant) (OSD_BASE(win, variant) + 0x0C)
70 /**
71 * struct s3c_fb_variant - fb variant information
72 * @is_2443: Set if S3C2443/S3C2416 style hardware.
73 * @nr_windows: The number of windows.
74 * @vidtcon: The base for the VIDTCONx registers
75 * @wincon: The base for the WINxCON registers.
76 * @winmap: The base for the WINxMAP registers.
77 * @keycon: The abse for the WxKEYCON registers.
78 * @buf_start: Offset of buffer start registers.
79 * @buf_size: Offset of buffer size registers.
80 * @buf_end: Offset of buffer end registers.
81 * @osd: The base for the OSD registers.
82 * @palette: Address of palette memory, or 0 if none.
83 * @has_prtcon: Set if has PRTCON register.
84 * @has_shadowcon: Set if has SHADOWCON register.
85 * @has_blendcon: Set if has BLENDCON register.
86 * @has_clksel: Set if VIDCON0 register has CLKSEL bit.
87 * @has_fixvclk: Set if VIDCON1 register has FIXVCLK bits.
89 struct s3c_fb_variant {
90 unsigned int is_2443:1;
91 unsigned short nr_windows;
92 unsigned int vidtcon;
93 unsigned short wincon;
94 unsigned short winmap;
95 unsigned short keycon;
96 unsigned short buf_start;
97 unsigned short buf_end;
98 unsigned short buf_size;
99 unsigned short osd;
100 unsigned short osd_stride;
101 unsigned short palette[S3C_FB_MAX_WIN];
103 unsigned int has_prtcon:1;
104 unsigned int has_shadowcon:1;
105 unsigned int has_blendcon:1;
106 unsigned int has_clksel:1;
107 unsigned int has_fixvclk:1;
111 * struct s3c_fb_win_variant
112 * @has_osd_c: Set if has OSD C register.
113 * @has_osd_d: Set if has OSD D register.
114 * @has_osd_alpha: Set if can change alpha transparency for a window.
115 * @palette_sz: Size of palette in entries.
116 * @palette_16bpp: Set if palette is 16bits wide.
117 * @osd_size_off: If != 0, supports setting up OSD for a window; the appropriate
118 * register is located at the given offset from OSD_BASE.
119 * @valid_bpp: 1 bit per BPP setting to show valid bits-per-pixel.
121 * valid_bpp bit x is set if (x+1)BPP is supported.
123 struct s3c_fb_win_variant {
124 unsigned int has_osd_c:1;
125 unsigned int has_osd_d:1;
126 unsigned int has_osd_alpha:1;
127 unsigned int palette_16bpp:1;
128 unsigned short osd_size_off;
129 unsigned short palette_sz;
130 u32 valid_bpp;
134 * struct s3c_fb_driverdata - per-device type driver data for init time.
135 * @variant: The variant information for this driver.
136 * @win: The window information for each window.
138 struct s3c_fb_driverdata {
139 struct s3c_fb_variant variant;
140 struct s3c_fb_win_variant *win[S3C_FB_MAX_WIN];
144 * struct s3c_fb_palette - palette information
145 * @r: Red bitfield.
146 * @g: Green bitfield.
147 * @b: Blue bitfield.
148 * @a: Alpha bitfield.
150 struct s3c_fb_palette {
151 struct fb_bitfield r;
152 struct fb_bitfield g;
153 struct fb_bitfield b;
154 struct fb_bitfield a;
158 * struct s3c_fb_win - per window private data for each framebuffer.
159 * @windata: The platform data supplied for the window configuration.
160 * @parent: The hardware that this window is part of.
161 * @fbinfo: Pointer pack to the framebuffer info for this window.
162 * @varint: The variant information for this window.
163 * @palette_buffer: Buffer/cache to hold palette entries.
164 * @pseudo_palette: For use in TRUECOLOUR modes for entries 0..15/
165 * @index: The window number of this window.
166 * @palette: The bitfields for changing r/g/b into a hardware palette entry.
168 struct s3c_fb_win {
169 struct s3c_fb_pd_win *windata;
170 struct s3c_fb *parent;
171 struct fb_info *fbinfo;
172 struct s3c_fb_palette palette;
173 struct s3c_fb_win_variant variant;
175 u32 *palette_buffer;
176 u32 pseudo_palette[16];
177 unsigned int index;
181 * struct s3c_fb_vsync - vsync information
182 * @wait: a queue for processes waiting for vsync
183 * @count: vsync interrupt count
185 struct s3c_fb_vsync {
186 wait_queue_head_t wait;
187 unsigned int count;
191 * struct s3c_fb - overall hardware state of the hardware
192 * @slock: The spinlock protection for this data structure.
193 * @dev: The device that we bound to, for printing, etc.
194 * @bus_clk: The clk (hclk) feeding our interface and possibly pixclk.
195 * @lcd_clk: The clk (sclk) feeding pixclk.
196 * @regs: The mapped hardware registers.
197 * @variant: Variant information for this hardware.
198 * @enabled: A bitmask of enabled hardware windows.
199 * @output_on: Flag if the physical output is enabled.
200 * @pdata: The platform configuration data passed with the device.
201 * @windows: The hardware windows that have been claimed.
202 * @irq_no: IRQ line number
203 * @irq_flags: irq flags
204 * @vsync_info: VSYNC-related information (count, queues...)
206 struct s3c_fb {
207 spinlock_t slock;
208 struct device *dev;
209 struct clk *bus_clk;
210 struct clk *lcd_clk;
211 void __iomem *regs;
212 struct s3c_fb_variant variant;
214 unsigned char enabled;
215 bool output_on;
217 struct s3c_fb_platdata *pdata;
218 struct s3c_fb_win *windows[S3C_FB_MAX_WIN];
220 int irq_no;
221 unsigned long irq_flags;
222 struct s3c_fb_vsync vsync_info;
226 * s3c_fb_validate_win_bpp - validate the bits-per-pixel for this mode.
227 * @win: The device window.
228 * @bpp: The bit depth.
230 static bool s3c_fb_validate_win_bpp(struct s3c_fb_win *win, unsigned int bpp)
232 return win->variant.valid_bpp & VALID_BPP(bpp);
236 * s3c_fb_check_var() - framebuffer layer request to verify a given mode.
237 * @var: The screen information to verify.
238 * @info: The framebuffer device.
240 * Framebuffer layer call to verify the given information and allow us to
241 * update various information depending on the hardware capabilities.
243 static int s3c_fb_check_var(struct fb_var_screeninfo *var,
244 struct fb_info *info)
246 struct s3c_fb_win *win = info->par;
247 struct s3c_fb *sfb = win->parent;
249 dev_dbg(sfb->dev, "checking parameters\n");
251 var->xres_virtual = max(var->xres_virtual, var->xres);
252 var->yres_virtual = max(var->yres_virtual, var->yres);
254 if (!s3c_fb_validate_win_bpp(win, var->bits_per_pixel)) {
255 dev_dbg(sfb->dev, "win %d: unsupported bpp %d\n",
256 win->index, var->bits_per_pixel);
257 return -EINVAL;
260 /* always ensure these are zero, for drop through cases below */
261 var->transp.offset = 0;
262 var->transp.length = 0;
264 switch (var->bits_per_pixel) {
265 case 1:
266 case 2:
267 case 4:
268 case 8:
269 if (sfb->variant.palette[win->index] != 0) {
270 /* non palletised, A:1,R:2,G:3,B:2 mode */
271 var->red.offset = 5;
272 var->green.offset = 2;
273 var->blue.offset = 0;
274 var->red.length = 2;
275 var->green.length = 3;
276 var->blue.length = 2;
277 var->transp.offset = 7;
278 var->transp.length = 1;
279 } else {
280 var->red.offset = 0;
281 var->red.length = var->bits_per_pixel;
282 var->green = var->red;
283 var->blue = var->red;
285 break;
287 case 19:
288 /* 666 with one bit alpha/transparency */
289 var->transp.offset = 18;
290 var->transp.length = 1;
291 /* drop through */
292 case 18:
293 var->bits_per_pixel = 32;
295 /* 666 format */
296 var->red.offset = 12;
297 var->green.offset = 6;
298 var->blue.offset = 0;
299 var->red.length = 6;
300 var->green.length = 6;
301 var->blue.length = 6;
302 break;
304 case 16:
305 /* 16 bpp, 565 format */
306 var->red.offset = 11;
307 var->green.offset = 5;
308 var->blue.offset = 0;
309 var->red.length = 5;
310 var->green.length = 6;
311 var->blue.length = 5;
312 break;
314 case 32:
315 case 28:
316 case 25:
317 var->transp.length = var->bits_per_pixel - 24;
318 var->transp.offset = 24;
319 /* drop through */
320 case 24:
321 /* our 24bpp is unpacked, so 32bpp */
322 var->bits_per_pixel = 32;
323 var->red.offset = 16;
324 var->red.length = 8;
325 var->green.offset = 8;
326 var->green.length = 8;
327 var->blue.offset = 0;
328 var->blue.length = 8;
329 break;
331 default:
332 dev_err(sfb->dev, "invalid bpp\n");
333 return -EINVAL;
336 dev_dbg(sfb->dev, "%s: verified parameters\n", __func__);
337 return 0;
341 * s3c_fb_calc_pixclk() - calculate the divider to create the pixel clock.
342 * @sfb: The hardware state.
343 * @pixclock: The pixel clock wanted, in picoseconds.
345 * Given the specified pixel clock, work out the necessary divider to get
346 * close to the output frequency.
348 static int s3c_fb_calc_pixclk(struct s3c_fb *sfb, unsigned int pixclk)
350 unsigned long clk;
351 unsigned long long tmp;
352 unsigned int result;
354 if (sfb->variant.has_clksel)
355 clk = clk_get_rate(sfb->bus_clk);
356 else
357 clk = clk_get_rate(sfb->lcd_clk);
359 tmp = (unsigned long long)clk;
360 tmp *= pixclk;
362 do_div(tmp, 1000000000UL);
363 result = (unsigned int)tmp / 1000;
365 dev_dbg(sfb->dev, "pixclk=%u, clk=%lu, div=%d (%lu)\n",
366 pixclk, clk, result, result ? clk / result : clk);
368 return result;
372 * s3c_fb_align_word() - align pixel count to word boundary
373 * @bpp: The number of bits per pixel
374 * @pix: The value to be aligned.
376 * Align the given pixel count so that it will start on an 32bit word
377 * boundary.
379 static int s3c_fb_align_word(unsigned int bpp, unsigned int pix)
381 int pix_per_word;
383 if (bpp > 16)
384 return pix;
386 pix_per_word = (8 * 32) / bpp;
387 return ALIGN(pix, pix_per_word);
391 * vidosd_set_size() - set OSD size for a window
393 * @win: the window to set OSD size for
394 * @size: OSD size register value
396 static void vidosd_set_size(struct s3c_fb_win *win, u32 size)
398 struct s3c_fb *sfb = win->parent;
400 /* OSD can be set up if osd_size_off != 0 for this window */
401 if (win->variant.osd_size_off)
402 writel(size, sfb->regs + OSD_BASE(win->index, sfb->variant)
403 + win->variant.osd_size_off);
407 * vidosd_set_alpha() - set alpha transparency for a window
409 * @win: the window to set OSD size for
410 * @alpha: alpha register value
412 static void vidosd_set_alpha(struct s3c_fb_win *win, u32 alpha)
414 struct s3c_fb *sfb = win->parent;
416 if (win->variant.has_osd_alpha)
417 writel(alpha, sfb->regs + VIDOSD_C(win->index, sfb->variant));
421 * shadow_protect_win() - disable updating values from shadow registers at vsync
423 * @win: window to protect registers for
424 * @protect: 1 to protect (disable updates)
426 static void shadow_protect_win(struct s3c_fb_win *win, bool protect)
428 struct s3c_fb *sfb = win->parent;
429 u32 reg;
431 if (protect) {
432 if (sfb->variant.has_prtcon) {
433 writel(PRTCON_PROTECT, sfb->regs + PRTCON);
434 } else if (sfb->variant.has_shadowcon) {
435 reg = readl(sfb->regs + SHADOWCON);
436 writel(reg | SHADOWCON_WINx_PROTECT(win->index),
437 sfb->regs + SHADOWCON);
439 } else {
440 if (sfb->variant.has_prtcon) {
441 writel(0, sfb->regs + PRTCON);
442 } else if (sfb->variant.has_shadowcon) {
443 reg = readl(sfb->regs + SHADOWCON);
444 writel(reg & ~SHADOWCON_WINx_PROTECT(win->index),
445 sfb->regs + SHADOWCON);
451 * s3c_fb_enable() - Set the state of the main LCD output
452 * @sfb: The main framebuffer state.
453 * @enable: The state to set.
455 static void s3c_fb_enable(struct s3c_fb *sfb, int enable)
457 u32 vidcon0 = readl(sfb->regs + VIDCON0);
459 if (enable && !sfb->output_on)
460 pm_runtime_get_sync(sfb->dev);
462 if (enable) {
463 vidcon0 |= VIDCON0_ENVID | VIDCON0_ENVID_F;
464 } else {
465 /* see the note in the framebuffer datasheet about
466 * why you cannot take both of these bits down at the
467 * same time. */
469 if (vidcon0 & VIDCON0_ENVID) {
470 vidcon0 |= VIDCON0_ENVID;
471 vidcon0 &= ~VIDCON0_ENVID_F;
475 writel(vidcon0, sfb->regs + VIDCON0);
477 if (!enable && sfb->output_on)
478 pm_runtime_put_sync(sfb->dev);
480 sfb->output_on = enable;
484 * s3c_fb_set_par() - framebuffer request to set new framebuffer state.
485 * @info: The framebuffer to change.
487 * Framebuffer layer request to set a new mode for the specified framebuffer
489 static int s3c_fb_set_par(struct fb_info *info)
491 struct fb_var_screeninfo *var = &info->var;
492 struct s3c_fb_win *win = info->par;
493 struct s3c_fb *sfb = win->parent;
494 void __iomem *regs = sfb->regs;
495 void __iomem *buf = regs;
496 int win_no = win->index;
497 u32 alpha = 0;
498 u32 data;
499 u32 pagewidth;
501 dev_dbg(sfb->dev, "setting framebuffer parameters\n");
503 pm_runtime_get_sync(sfb->dev);
505 shadow_protect_win(win, 1);
507 switch (var->bits_per_pixel) {
508 case 32:
509 case 24:
510 case 16:
511 case 12:
512 info->fix.visual = FB_VISUAL_TRUECOLOR;
513 break;
514 case 8:
515 if (win->variant.palette_sz >= 256)
516 info->fix.visual = FB_VISUAL_PSEUDOCOLOR;
517 else
518 info->fix.visual = FB_VISUAL_TRUECOLOR;
519 break;
520 case 1:
521 info->fix.visual = FB_VISUAL_MONO01;
522 break;
523 default:
524 info->fix.visual = FB_VISUAL_PSEUDOCOLOR;
525 break;
528 info->fix.line_length = (var->xres_virtual * var->bits_per_pixel) / 8;
530 info->fix.xpanstep = info->var.xres_virtual > info->var.xres ? 1 : 0;
531 info->fix.ypanstep = info->var.yres_virtual > info->var.yres ? 1 : 0;
533 /* disable the window whilst we update it */
534 writel(0, regs + WINCON(win_no));
536 if (!sfb->output_on)
537 s3c_fb_enable(sfb, 1);
539 /* write the buffer address */
541 /* start and end registers stride is 8 */
542 buf = regs + win_no * 8;
544 writel(info->fix.smem_start, buf + sfb->variant.buf_start);
546 data = info->fix.smem_start + info->fix.line_length * var->yres;
547 writel(data, buf + sfb->variant.buf_end);
549 pagewidth = (var->xres * var->bits_per_pixel) >> 3;
550 data = VIDW_BUF_SIZE_OFFSET(info->fix.line_length - pagewidth) |
551 VIDW_BUF_SIZE_PAGEWIDTH(pagewidth) |
552 VIDW_BUF_SIZE_OFFSET_E(info->fix.line_length - pagewidth) |
553 VIDW_BUF_SIZE_PAGEWIDTH_E(pagewidth);
554 writel(data, regs + sfb->variant.buf_size + (win_no * 4));
556 /* write 'OSD' registers to control position of framebuffer */
558 data = VIDOSDxA_TOPLEFT_X(0) | VIDOSDxA_TOPLEFT_Y(0) |
559 VIDOSDxA_TOPLEFT_X_E(0) | VIDOSDxA_TOPLEFT_Y_E(0);
560 writel(data, regs + VIDOSD_A(win_no, sfb->variant));
562 data = VIDOSDxB_BOTRIGHT_X(s3c_fb_align_word(var->bits_per_pixel,
563 var->xres - 1)) |
564 VIDOSDxB_BOTRIGHT_Y(var->yres - 1) |
565 VIDOSDxB_BOTRIGHT_X_E(s3c_fb_align_word(var->bits_per_pixel,
566 var->xres - 1)) |
567 VIDOSDxB_BOTRIGHT_Y_E(var->yres - 1);
569 writel(data, regs + VIDOSD_B(win_no, sfb->variant));
571 data = var->xres * var->yres;
573 alpha = VIDISD14C_ALPHA1_R(0xf) |
574 VIDISD14C_ALPHA1_G(0xf) |
575 VIDISD14C_ALPHA1_B(0xf);
577 vidosd_set_alpha(win, alpha);
578 vidosd_set_size(win, data);
580 /* Enable DMA channel for this window */
581 if (sfb->variant.has_shadowcon) {
582 data = readl(sfb->regs + SHADOWCON);
583 data |= SHADOWCON_CHx_ENABLE(win_no);
584 writel(data, sfb->regs + SHADOWCON);
587 data = WINCONx_ENWIN;
588 sfb->enabled |= (1 << win->index);
590 /* note, since we have to round up the bits-per-pixel, we end up
591 * relying on the bitfield information for r/g/b/a to work out
592 * exactly which mode of operation is intended. */
594 switch (var->bits_per_pixel) {
595 case 1:
596 data |= WINCON0_BPPMODE_1BPP;
597 data |= WINCONx_BITSWP;
598 data |= WINCONx_BURSTLEN_4WORD;
599 break;
600 case 2:
601 data |= WINCON0_BPPMODE_2BPP;
602 data |= WINCONx_BITSWP;
603 data |= WINCONx_BURSTLEN_8WORD;
604 break;
605 case 4:
606 data |= WINCON0_BPPMODE_4BPP;
607 data |= WINCONx_BITSWP;
608 data |= WINCONx_BURSTLEN_8WORD;
609 break;
610 case 8:
611 if (var->transp.length != 0)
612 data |= WINCON1_BPPMODE_8BPP_1232;
613 else
614 data |= WINCON0_BPPMODE_8BPP_PALETTE;
615 data |= WINCONx_BURSTLEN_8WORD;
616 data |= WINCONx_BYTSWP;
617 break;
618 case 16:
619 if (var->transp.length != 0)
620 data |= WINCON1_BPPMODE_16BPP_A1555;
621 else
622 data |= WINCON0_BPPMODE_16BPP_565;
623 data |= WINCONx_HAWSWP;
624 data |= WINCONx_BURSTLEN_16WORD;
625 break;
626 case 24:
627 case 32:
628 if (var->red.length == 6) {
629 if (var->transp.length != 0)
630 data |= WINCON1_BPPMODE_19BPP_A1666;
631 else
632 data |= WINCON1_BPPMODE_18BPP_666;
633 } else if (var->transp.length == 1)
634 data |= WINCON1_BPPMODE_25BPP_A1888
635 | WINCON1_BLD_PIX;
636 else if ((var->transp.length == 4) ||
637 (var->transp.length == 8))
638 data |= WINCON1_BPPMODE_28BPP_A4888
639 | WINCON1_BLD_PIX | WINCON1_ALPHA_SEL;
640 else
641 data |= WINCON0_BPPMODE_24BPP_888;
643 data |= WINCONx_WSWP;
644 data |= WINCONx_BURSTLEN_16WORD;
645 break;
648 /* Enable the colour keying for the window below this one */
649 if (win_no > 0) {
650 u32 keycon0_data = 0, keycon1_data = 0;
651 void __iomem *keycon = regs + sfb->variant.keycon;
653 keycon0_data = ~(WxKEYCON0_KEYBL_EN |
654 WxKEYCON0_KEYEN_F |
655 WxKEYCON0_DIRCON) | WxKEYCON0_COMPKEY(0);
657 keycon1_data = WxKEYCON1_COLVAL(0xffffff);
659 keycon += (win_no - 1) * 8;
661 writel(keycon0_data, keycon + WKEYCON0);
662 writel(keycon1_data, keycon + WKEYCON1);
665 writel(data, regs + sfb->variant.wincon + (win_no * 4));
666 writel(0x0, regs + sfb->variant.winmap + (win_no * 4));
668 /* Set alpha value width */
669 if (sfb->variant.has_blendcon) {
670 data = readl(sfb->regs + BLENDCON);
671 data &= ~BLENDCON_NEW_MASK;
672 if (var->transp.length > 4)
673 data |= BLENDCON_NEW_8BIT_ALPHA_VALUE;
674 else
675 data |= BLENDCON_NEW_4BIT_ALPHA_VALUE;
676 writel(data, sfb->regs + BLENDCON);
679 shadow_protect_win(win, 0);
681 pm_runtime_put_sync(sfb->dev);
683 return 0;
687 * s3c_fb_update_palette() - set or schedule a palette update.
688 * @sfb: The hardware information.
689 * @win: The window being updated.
690 * @reg: The palette index being changed.
691 * @value: The computed palette value.
693 * Change the value of a palette register, either by directly writing to
694 * the palette (this requires the palette RAM to be disconnected from the
695 * hardware whilst this is in progress) or schedule the update for later.
697 * At the moment, since we have no VSYNC interrupt support, we simply set
698 * the palette entry directly.
700 static void s3c_fb_update_palette(struct s3c_fb *sfb,
701 struct s3c_fb_win *win,
702 unsigned int reg,
703 u32 value)
705 void __iomem *palreg;
706 u32 palcon;
708 palreg = sfb->regs + sfb->variant.palette[win->index];
710 dev_dbg(sfb->dev, "%s: win %d, reg %d (%p): %08x\n",
711 __func__, win->index, reg, palreg, value);
713 win->palette_buffer[reg] = value;
715 palcon = readl(sfb->regs + WPALCON);
716 writel(palcon | WPALCON_PAL_UPDATE, sfb->regs + WPALCON);
718 if (win->variant.palette_16bpp)
719 writew(value, palreg + (reg * 2));
720 else
721 writel(value, palreg + (reg * 4));
723 writel(palcon, sfb->regs + WPALCON);
726 static inline unsigned int chan_to_field(unsigned int chan,
727 struct fb_bitfield *bf)
729 chan &= 0xffff;
730 chan >>= 16 - bf->length;
731 return chan << bf->offset;
735 * s3c_fb_setcolreg() - framebuffer layer request to change palette.
736 * @regno: The palette index to change.
737 * @red: The red field for the palette data.
738 * @green: The green field for the palette data.
739 * @blue: The blue field for the palette data.
740 * @trans: The transparency (alpha) field for the palette data.
741 * @info: The framebuffer being changed.
743 static int s3c_fb_setcolreg(unsigned regno,
744 unsigned red, unsigned green, unsigned blue,
745 unsigned transp, struct fb_info *info)
747 struct s3c_fb_win *win = info->par;
748 struct s3c_fb *sfb = win->parent;
749 unsigned int val;
751 dev_dbg(sfb->dev, "%s: win %d: %d => rgb=%d/%d/%d\n",
752 __func__, win->index, regno, red, green, blue);
754 pm_runtime_get_sync(sfb->dev);
756 switch (info->fix.visual) {
757 case FB_VISUAL_TRUECOLOR:
758 /* true-colour, use pseudo-palette */
760 if (regno < 16) {
761 u32 *pal = info->pseudo_palette;
763 val = chan_to_field(red, &info->var.red);
764 val |= chan_to_field(green, &info->var.green);
765 val |= chan_to_field(blue, &info->var.blue);
767 pal[regno] = val;
769 break;
771 case FB_VISUAL_PSEUDOCOLOR:
772 if (regno < win->variant.palette_sz) {
773 val = chan_to_field(red, &win->palette.r);
774 val |= chan_to_field(green, &win->palette.g);
775 val |= chan_to_field(blue, &win->palette.b);
777 s3c_fb_update_palette(sfb, win, regno, val);
780 break;
782 default:
783 pm_runtime_put_sync(sfb->dev);
784 return 1; /* unknown type */
787 pm_runtime_put_sync(sfb->dev);
788 return 0;
792 * s3c_fb_blank() - blank or unblank the given window
793 * @blank_mode: The blank state from FB_BLANK_*
794 * @info: The framebuffer to blank.
796 * Framebuffer layer request to change the power state.
798 static int s3c_fb_blank(int blank_mode, struct fb_info *info)
800 struct s3c_fb_win *win = info->par;
801 struct s3c_fb *sfb = win->parent;
802 unsigned int index = win->index;
803 u32 wincon;
804 u32 output_on = sfb->output_on;
806 dev_dbg(sfb->dev, "blank mode %d\n", blank_mode);
808 pm_runtime_get_sync(sfb->dev);
810 wincon = readl(sfb->regs + sfb->variant.wincon + (index * 4));
812 switch (blank_mode) {
813 case FB_BLANK_POWERDOWN:
814 wincon &= ~WINCONx_ENWIN;
815 sfb->enabled &= ~(1 << index);
816 /* fall through to FB_BLANK_NORMAL */
818 case FB_BLANK_NORMAL:
819 /* disable the DMA and display 0x0 (black) */
820 shadow_protect_win(win, 1);
821 writel(WINxMAP_MAP | WINxMAP_MAP_COLOUR(0x0),
822 sfb->regs + sfb->variant.winmap + (index * 4));
823 shadow_protect_win(win, 0);
824 break;
826 case FB_BLANK_UNBLANK:
827 shadow_protect_win(win, 1);
828 writel(0x0, sfb->regs + sfb->variant.winmap + (index * 4));
829 shadow_protect_win(win, 0);
830 wincon |= WINCONx_ENWIN;
831 sfb->enabled |= (1 << index);
832 break;
834 case FB_BLANK_VSYNC_SUSPEND:
835 case FB_BLANK_HSYNC_SUSPEND:
836 default:
837 pm_runtime_put_sync(sfb->dev);
838 return 1;
841 shadow_protect_win(win, 1);
842 writel(wincon, sfb->regs + sfb->variant.wincon + (index * 4));
844 /* Check the enabled state to see if we need to be running the
845 * main LCD interface, as if there are no active windows then
846 * it is highly likely that we also do not need to output
847 * anything.
849 s3c_fb_enable(sfb, sfb->enabled ? 1 : 0);
850 shadow_protect_win(win, 0);
852 pm_runtime_put_sync(sfb->dev);
854 return output_on == sfb->output_on;
858 * s3c_fb_pan_display() - Pan the display.
860 * Note that the offsets can be written to the device at any time, as their
861 * values are latched at each vsync automatically. This also means that only
862 * the last call to this function will have any effect on next vsync, but
863 * there is no need to sleep waiting for it to prevent tearing.
865 * @var: The screen information to verify.
866 * @info: The framebuffer device.
868 static int s3c_fb_pan_display(struct fb_var_screeninfo *var,
869 struct fb_info *info)
871 struct s3c_fb_win *win = info->par;
872 struct s3c_fb *sfb = win->parent;
873 void __iomem *buf = sfb->regs + win->index * 8;
874 unsigned int start_boff, end_boff;
876 pm_runtime_get_sync(sfb->dev);
878 /* Offset in bytes to the start of the displayed area */
879 start_boff = var->yoffset * info->fix.line_length;
880 /* X offset depends on the current bpp */
881 if (info->var.bits_per_pixel >= 8) {
882 start_boff += var->xoffset * (info->var.bits_per_pixel >> 3);
883 } else {
884 switch (info->var.bits_per_pixel) {
885 case 4:
886 start_boff += var->xoffset >> 1;
887 break;
888 case 2:
889 start_boff += var->xoffset >> 2;
890 break;
891 case 1:
892 start_boff += var->xoffset >> 3;
893 break;
894 default:
895 dev_err(sfb->dev, "invalid bpp\n");
896 pm_runtime_put_sync(sfb->dev);
897 return -EINVAL;
900 /* Offset in bytes to the end of the displayed area */
901 end_boff = start_boff + info->var.yres * info->fix.line_length;
903 /* Temporarily turn off per-vsync update from shadow registers until
904 * both start and end addresses are updated to prevent corruption */
905 shadow_protect_win(win, 1);
907 writel(info->fix.smem_start + start_boff, buf + sfb->variant.buf_start);
908 writel(info->fix.smem_start + end_boff, buf + sfb->variant.buf_end);
910 shadow_protect_win(win, 0);
912 pm_runtime_put_sync(sfb->dev);
913 return 0;
917 * s3c_fb_enable_irq() - enable framebuffer interrupts
918 * @sfb: main hardware state
920 static void s3c_fb_enable_irq(struct s3c_fb *sfb)
922 void __iomem *regs = sfb->regs;
923 u32 irq_ctrl_reg;
925 if (!test_and_set_bit(S3C_FB_VSYNC_IRQ_EN, &sfb->irq_flags)) {
926 /* IRQ disabled, enable it */
927 irq_ctrl_reg = readl(regs + VIDINTCON0);
929 irq_ctrl_reg |= VIDINTCON0_INT_ENABLE;
930 irq_ctrl_reg |= VIDINTCON0_INT_FRAME;
932 irq_ctrl_reg &= ~VIDINTCON0_FRAMESEL0_MASK;
933 irq_ctrl_reg |= VIDINTCON0_FRAMESEL0_VSYNC;
934 irq_ctrl_reg &= ~VIDINTCON0_FRAMESEL1_MASK;
935 irq_ctrl_reg |= VIDINTCON0_FRAMESEL1_NONE;
937 writel(irq_ctrl_reg, regs + VIDINTCON0);
942 * s3c_fb_disable_irq() - disable framebuffer interrupts
943 * @sfb: main hardware state
945 static void s3c_fb_disable_irq(struct s3c_fb *sfb)
947 void __iomem *regs = sfb->regs;
948 u32 irq_ctrl_reg;
950 if (test_and_clear_bit(S3C_FB_VSYNC_IRQ_EN, &sfb->irq_flags)) {
951 /* IRQ enabled, disable it */
952 irq_ctrl_reg = readl(regs + VIDINTCON0);
954 irq_ctrl_reg &= ~VIDINTCON0_INT_FRAME;
955 irq_ctrl_reg &= ~VIDINTCON0_INT_ENABLE;
957 writel(irq_ctrl_reg, regs + VIDINTCON0);
961 static irqreturn_t s3c_fb_irq(int irq, void *dev_id)
963 struct s3c_fb *sfb = dev_id;
964 void __iomem *regs = sfb->regs;
965 u32 irq_sts_reg;
967 spin_lock(&sfb->slock);
969 irq_sts_reg = readl(regs + VIDINTCON1);
971 if (irq_sts_reg & VIDINTCON1_INT_FRAME) {
973 /* VSYNC interrupt, accept it */
974 writel(VIDINTCON1_INT_FRAME, regs + VIDINTCON1);
976 sfb->vsync_info.count++;
977 wake_up_interruptible(&sfb->vsync_info.wait);
980 /* We only support waiting for VSYNC for now, so it's safe
981 * to always disable irqs here.
983 s3c_fb_disable_irq(sfb);
985 spin_unlock(&sfb->slock);
986 return IRQ_HANDLED;
990 * s3c_fb_wait_for_vsync() - sleep until next VSYNC interrupt or timeout
991 * @sfb: main hardware state
992 * @crtc: head index.
994 static int s3c_fb_wait_for_vsync(struct s3c_fb *sfb, u32 crtc)
996 unsigned long count;
997 int ret;
999 if (crtc != 0)
1000 return -ENODEV;
1002 pm_runtime_get_sync(sfb->dev);
1004 count = sfb->vsync_info.count;
1005 s3c_fb_enable_irq(sfb);
1006 ret = wait_event_interruptible_timeout(sfb->vsync_info.wait,
1007 count != sfb->vsync_info.count,
1008 msecs_to_jiffies(VSYNC_TIMEOUT_MSEC));
1010 pm_runtime_put_sync(sfb->dev);
1012 if (ret == 0)
1013 return -ETIMEDOUT;
1015 return 0;
1018 static int s3c_fb_ioctl(struct fb_info *info, unsigned int cmd,
1019 unsigned long arg)
1021 struct s3c_fb_win *win = info->par;
1022 struct s3c_fb *sfb = win->parent;
1023 int ret;
1024 u32 crtc;
1026 switch (cmd) {
1027 case FBIO_WAITFORVSYNC:
1028 if (get_user(crtc, (u32 __user *)arg)) {
1029 ret = -EFAULT;
1030 break;
1033 ret = s3c_fb_wait_for_vsync(sfb, crtc);
1034 break;
1035 default:
1036 ret = -ENOTTY;
1039 return ret;
1042 static struct fb_ops s3c_fb_ops = {
1043 .owner = THIS_MODULE,
1044 .fb_check_var = s3c_fb_check_var,
1045 .fb_set_par = s3c_fb_set_par,
1046 .fb_blank = s3c_fb_blank,
1047 .fb_setcolreg = s3c_fb_setcolreg,
1048 .fb_fillrect = cfb_fillrect,
1049 .fb_copyarea = cfb_copyarea,
1050 .fb_imageblit = cfb_imageblit,
1051 .fb_pan_display = s3c_fb_pan_display,
1052 .fb_ioctl = s3c_fb_ioctl,
1056 * s3c_fb_missing_pixclock() - calculates pixel clock
1057 * @mode: The video mode to change.
1059 * Calculate the pixel clock when none has been given through platform data.
1061 static void s3c_fb_missing_pixclock(struct fb_videomode *mode)
1063 u64 pixclk = 1000000000000ULL;
1064 u32 div;
1066 div = mode->left_margin + mode->hsync_len + mode->right_margin +
1067 mode->xres;
1068 div *= mode->upper_margin + mode->vsync_len + mode->lower_margin +
1069 mode->yres;
1070 div *= mode->refresh ? : 60;
1072 do_div(pixclk, div);
1074 mode->pixclock = pixclk;
1078 * s3c_fb_alloc_memory() - allocate display memory for framebuffer window
1079 * @sfb: The base resources for the hardware.
1080 * @win: The window to initialise memory for.
1082 * Allocate memory for the given framebuffer.
1084 static int s3c_fb_alloc_memory(struct s3c_fb *sfb, struct s3c_fb_win *win)
1086 struct s3c_fb_pd_win *windata = win->windata;
1087 unsigned int real_size, virt_size, size;
1088 struct fb_info *fbi = win->fbinfo;
1089 dma_addr_t map_dma;
1091 dev_dbg(sfb->dev, "allocating memory for display\n");
1093 real_size = windata->xres * windata->yres;
1094 virt_size = windata->virtual_x * windata->virtual_y;
1096 dev_dbg(sfb->dev, "real_size=%u (%u.%u), virt_size=%u (%u.%u)\n",
1097 real_size, windata->xres, windata->yres,
1098 virt_size, windata->virtual_x, windata->virtual_y);
1100 size = (real_size > virt_size) ? real_size : virt_size;
1101 size *= (windata->max_bpp > 16) ? 32 : windata->max_bpp;
1102 size /= 8;
1104 fbi->fix.smem_len = size;
1105 size = PAGE_ALIGN(size);
1107 dev_dbg(sfb->dev, "want %u bytes for window\n", size);
1109 fbi->screen_base = dma_alloc_writecombine(sfb->dev, size,
1110 &map_dma, GFP_KERNEL);
1111 if (!fbi->screen_base)
1112 return -ENOMEM;
1114 dev_dbg(sfb->dev, "mapped %x to %p\n",
1115 (unsigned int)map_dma, fbi->screen_base);
1117 memset(fbi->screen_base, 0x0, size);
1118 fbi->fix.smem_start = map_dma;
1120 return 0;
1124 * s3c_fb_free_memory() - free the display memory for the given window
1125 * @sfb: The base resources for the hardware.
1126 * @win: The window to free the display memory for.
1128 * Free the display memory allocated by s3c_fb_alloc_memory().
1130 static void s3c_fb_free_memory(struct s3c_fb *sfb, struct s3c_fb_win *win)
1132 struct fb_info *fbi = win->fbinfo;
1134 if (fbi->screen_base)
1135 dma_free_writecombine(sfb->dev, PAGE_ALIGN(fbi->fix.smem_len),
1136 fbi->screen_base, fbi->fix.smem_start);
1140 * s3c_fb_release_win() - release resources for a framebuffer window.
1141 * @win: The window to cleanup the resources for.
1143 * Release the resources that where claimed for the hardware window,
1144 * such as the framebuffer instance and any memory claimed for it.
1146 static void s3c_fb_release_win(struct s3c_fb *sfb, struct s3c_fb_win *win)
1148 u32 data;
1150 if (win->fbinfo) {
1151 if (sfb->variant.has_shadowcon) {
1152 data = readl(sfb->regs + SHADOWCON);
1153 data &= ~SHADOWCON_CHx_ENABLE(win->index);
1154 data &= ~SHADOWCON_CHx_LOCAL_ENABLE(win->index);
1155 writel(data, sfb->regs + SHADOWCON);
1157 unregister_framebuffer(win->fbinfo);
1158 if (win->fbinfo->cmap.len)
1159 fb_dealloc_cmap(&win->fbinfo->cmap);
1160 s3c_fb_free_memory(sfb, win);
1161 framebuffer_release(win->fbinfo);
1166 * s3c_fb_probe_win() - register an hardware window
1167 * @sfb: The base resources for the hardware
1168 * @variant: The variant information for this window.
1169 * @res: Pointer to where to place the resultant window.
1171 * Allocate and do the basic initialisation for one of the hardware's graphics
1172 * windows.
1174 static int s3c_fb_probe_win(struct s3c_fb *sfb, unsigned int win_no,
1175 struct s3c_fb_win_variant *variant,
1176 struct s3c_fb_win **res)
1178 struct fb_var_screeninfo *var;
1179 struct fb_videomode initmode;
1180 struct s3c_fb_pd_win *windata;
1181 struct s3c_fb_win *win;
1182 struct fb_info *fbinfo;
1183 int palette_size;
1184 int ret;
1186 dev_dbg(sfb->dev, "probing window %d, variant %p\n", win_no, variant);
1188 init_waitqueue_head(&sfb->vsync_info.wait);
1190 palette_size = variant->palette_sz * 4;
1192 fbinfo = framebuffer_alloc(sizeof(struct s3c_fb_win) +
1193 palette_size * sizeof(u32), sfb->dev);
1194 if (!fbinfo) {
1195 dev_err(sfb->dev, "failed to allocate framebuffer\n");
1196 return -ENOENT;
1199 windata = sfb->pdata->win[win_no];
1200 initmode = *sfb->pdata->vtiming;
1202 WARN_ON(windata->max_bpp == 0);
1203 WARN_ON(windata->xres == 0);
1204 WARN_ON(windata->yres == 0);
1206 win = fbinfo->par;
1207 *res = win;
1208 var = &fbinfo->var;
1209 win->variant = *variant;
1210 win->fbinfo = fbinfo;
1211 win->parent = sfb;
1212 win->windata = windata;
1213 win->index = win_no;
1214 win->palette_buffer = (u32 *)(win + 1);
1216 ret = s3c_fb_alloc_memory(sfb, win);
1217 if (ret) {
1218 dev_err(sfb->dev, "failed to allocate display memory\n");
1219 return ret;
1222 /* setup the r/b/g positions for the window's palette */
1223 if (win->variant.palette_16bpp) {
1224 /* Set RGB 5:6:5 as default */
1225 win->palette.r.offset = 11;
1226 win->palette.r.length = 5;
1227 win->palette.g.offset = 5;
1228 win->palette.g.length = 6;
1229 win->palette.b.offset = 0;
1230 win->palette.b.length = 5;
1232 } else {
1233 /* Set 8bpp or 8bpp and 1bit alpha */
1234 win->palette.r.offset = 16;
1235 win->palette.r.length = 8;
1236 win->palette.g.offset = 8;
1237 win->palette.g.length = 8;
1238 win->palette.b.offset = 0;
1239 win->palette.b.length = 8;
1242 /* setup the initial video mode from the window */
1243 initmode.xres = windata->xres;
1244 initmode.yres = windata->yres;
1245 fb_videomode_to_var(&fbinfo->var, &initmode);
1247 fbinfo->fix.type = FB_TYPE_PACKED_PIXELS;
1248 fbinfo->fix.accel = FB_ACCEL_NONE;
1249 fbinfo->var.activate = FB_ACTIVATE_NOW;
1250 fbinfo->var.vmode = FB_VMODE_NONINTERLACED;
1251 fbinfo->var.bits_per_pixel = windata->default_bpp;
1252 fbinfo->fbops = &s3c_fb_ops;
1253 fbinfo->flags = FBINFO_FLAG_DEFAULT;
1254 fbinfo->pseudo_palette = &win->pseudo_palette;
1256 /* prepare to actually start the framebuffer */
1258 ret = s3c_fb_check_var(&fbinfo->var, fbinfo);
1259 if (ret < 0) {
1260 dev_err(sfb->dev, "check_var failed on initial video params\n");
1261 return ret;
1264 /* create initial colour map */
1266 ret = fb_alloc_cmap(&fbinfo->cmap, win->variant.palette_sz, 1);
1267 if (ret == 0)
1268 fb_set_cmap(&fbinfo->cmap, fbinfo);
1269 else
1270 dev_err(sfb->dev, "failed to allocate fb cmap\n");
1272 s3c_fb_set_par(fbinfo);
1274 dev_dbg(sfb->dev, "about to register framebuffer\n");
1276 /* run the check_var and set_par on our configuration. */
1278 ret = register_framebuffer(fbinfo);
1279 if (ret < 0) {
1280 dev_err(sfb->dev, "failed to register framebuffer\n");
1281 return ret;
1284 dev_info(sfb->dev, "window %d: fb %s\n", win_no, fbinfo->fix.id);
1286 return 0;
1290 * s3c_fb_set_rgb_timing() - set video timing for rgb interface.
1291 * @sfb: The base resources for the hardware.
1293 * Set horizontal and vertical lcd rgb interface timing.
1295 static void s3c_fb_set_rgb_timing(struct s3c_fb *sfb)
1297 struct fb_videomode *vmode = sfb->pdata->vtiming;
1298 void __iomem *regs = sfb->regs;
1299 int clkdiv;
1300 u32 data;
1302 if (!vmode->pixclock)
1303 s3c_fb_missing_pixclock(vmode);
1305 clkdiv = s3c_fb_calc_pixclk(sfb, vmode->pixclock);
1307 data = sfb->pdata->vidcon0;
1308 data &= ~(VIDCON0_CLKVAL_F_MASK | VIDCON0_CLKDIR);
1310 if (clkdiv > 1)
1311 data |= VIDCON0_CLKVAL_F(clkdiv-1) | VIDCON0_CLKDIR;
1312 else
1313 data &= ~VIDCON0_CLKDIR; /* 1:1 clock */
1315 if (sfb->variant.is_2443)
1316 data |= (1 << 5);
1317 writel(data, regs + VIDCON0);
1319 data = VIDTCON0_VBPD(vmode->upper_margin - 1) |
1320 VIDTCON0_VFPD(vmode->lower_margin - 1) |
1321 VIDTCON0_VSPW(vmode->vsync_len - 1);
1322 writel(data, regs + sfb->variant.vidtcon);
1324 data = VIDTCON1_HBPD(vmode->left_margin - 1) |
1325 VIDTCON1_HFPD(vmode->right_margin - 1) |
1326 VIDTCON1_HSPW(vmode->hsync_len - 1);
1327 writel(data, regs + sfb->variant.vidtcon + 4);
1329 data = VIDTCON2_LINEVAL(vmode->yres - 1) |
1330 VIDTCON2_HOZVAL(vmode->xres - 1) |
1331 VIDTCON2_LINEVAL_E(vmode->yres - 1) |
1332 VIDTCON2_HOZVAL_E(vmode->xres - 1);
1333 writel(data, regs + sfb->variant.vidtcon + 8);
1337 * s3c_fb_clear_win() - clear hardware window registers.
1338 * @sfb: The base resources for the hardware.
1339 * @win: The window to process.
1341 * Reset the specific window registers to a known state.
1343 static void s3c_fb_clear_win(struct s3c_fb *sfb, int win)
1345 void __iomem *regs = sfb->regs;
1346 u32 reg;
1348 writel(0, regs + sfb->variant.wincon + (win * 4));
1349 writel(0, regs + VIDOSD_A(win, sfb->variant));
1350 writel(0, regs + VIDOSD_B(win, sfb->variant));
1351 writel(0, regs + VIDOSD_C(win, sfb->variant));
1353 if (sfb->variant.has_shadowcon) {
1354 reg = readl(sfb->regs + SHADOWCON);
1355 reg &= ~(SHADOWCON_WINx_PROTECT(win) |
1356 SHADOWCON_CHx_ENABLE(win) |
1357 SHADOWCON_CHx_LOCAL_ENABLE(win));
1358 writel(reg, sfb->regs + SHADOWCON);
1362 static int s3c_fb_probe(struct platform_device *pdev)
1364 const struct platform_device_id *platid;
1365 struct s3c_fb_driverdata *fbdrv;
1366 struct device *dev = &pdev->dev;
1367 struct s3c_fb_platdata *pd;
1368 struct s3c_fb *sfb;
1369 struct resource *res;
1370 int win;
1371 int ret = 0;
1372 u32 reg;
1374 platid = platform_get_device_id(pdev);
1375 fbdrv = (struct s3c_fb_driverdata *)platid->driver_data;
1377 if (fbdrv->variant.nr_windows > S3C_FB_MAX_WIN) {
1378 dev_err(dev, "too many windows, cannot attach\n");
1379 return -EINVAL;
1382 pd = pdev->dev.platform_data;
1383 if (!pd) {
1384 dev_err(dev, "no platform data specified\n");
1385 return -EINVAL;
1388 sfb = devm_kzalloc(dev, sizeof(struct s3c_fb), GFP_KERNEL);
1389 if (!sfb) {
1390 dev_err(dev, "no memory for framebuffers\n");
1391 return -ENOMEM;
1394 dev_dbg(dev, "allocate new framebuffer %p\n", sfb);
1396 sfb->dev = dev;
1397 sfb->pdata = pd;
1398 sfb->variant = fbdrv->variant;
1400 spin_lock_init(&sfb->slock);
1402 sfb->bus_clk = devm_clk_get(dev, "lcd");
1403 if (IS_ERR(sfb->bus_clk)) {
1404 dev_err(dev, "failed to get bus clock\n");
1405 return PTR_ERR(sfb->bus_clk);
1408 clk_prepare_enable(sfb->bus_clk);
1410 if (!sfb->variant.has_clksel) {
1411 sfb->lcd_clk = devm_clk_get(dev, "sclk_fimd");
1412 if (IS_ERR(sfb->lcd_clk)) {
1413 dev_err(dev, "failed to get lcd clock\n");
1414 ret = PTR_ERR(sfb->lcd_clk);
1415 goto err_bus_clk;
1418 clk_prepare_enable(sfb->lcd_clk);
1421 pm_runtime_enable(sfb->dev);
1423 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1424 sfb->regs = devm_request_and_ioremap(dev, res);
1425 if (!sfb->regs) {
1426 dev_err(dev, "failed to map registers\n");
1427 ret = -ENXIO;
1428 goto err_lcd_clk;
1431 res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
1432 if (!res) {
1433 dev_err(dev, "failed to acquire irq resource\n");
1434 ret = -ENOENT;
1435 goto err_lcd_clk;
1437 sfb->irq_no = res->start;
1438 ret = devm_request_irq(dev, sfb->irq_no, s3c_fb_irq,
1439 0, "s3c_fb", sfb);
1440 if (ret) {
1441 dev_err(dev, "irq request failed\n");
1442 goto err_lcd_clk;
1445 dev_dbg(dev, "got resources (regs %p), probing windows\n", sfb->regs);
1447 platform_set_drvdata(pdev, sfb);
1448 pm_runtime_get_sync(sfb->dev);
1450 /* setup gpio and output polarity controls */
1452 pd->setup_gpio();
1454 writel(pd->vidcon1, sfb->regs + VIDCON1);
1456 /* set video clock running at under-run */
1457 if (sfb->variant.has_fixvclk) {
1458 reg = readl(sfb->regs + VIDCON1);
1459 reg &= ~VIDCON1_VCLK_MASK;
1460 reg |= VIDCON1_VCLK_RUN;
1461 writel(reg, sfb->regs + VIDCON1);
1464 /* zero all windows before we do anything */
1466 for (win = 0; win < fbdrv->variant.nr_windows; win++)
1467 s3c_fb_clear_win(sfb, win);
1469 /* initialise colour key controls */
1470 for (win = 0; win < (fbdrv->variant.nr_windows - 1); win++) {
1471 void __iomem *regs = sfb->regs + sfb->variant.keycon;
1473 regs += (win * 8);
1474 writel(0xffffff, regs + WKEYCON0);
1475 writel(0xffffff, regs + WKEYCON1);
1478 s3c_fb_set_rgb_timing(sfb);
1480 /* we have the register setup, start allocating framebuffers */
1482 for (win = 0; win < fbdrv->variant.nr_windows; win++) {
1483 if (!pd->win[win])
1484 continue;
1486 ret = s3c_fb_probe_win(sfb, win, fbdrv->win[win],
1487 &sfb->windows[win]);
1488 if (ret < 0) {
1489 dev_err(dev, "failed to create window %d\n", win);
1490 for (; win >= 0; win--)
1491 s3c_fb_release_win(sfb, sfb->windows[win]);
1492 goto err_pm_runtime;
1496 platform_set_drvdata(pdev, sfb);
1497 pm_runtime_put_sync(sfb->dev);
1499 return 0;
1501 err_pm_runtime:
1502 pm_runtime_put_sync(sfb->dev);
1504 err_lcd_clk:
1505 pm_runtime_disable(sfb->dev);
1507 if (!sfb->variant.has_clksel)
1508 clk_disable_unprepare(sfb->lcd_clk);
1510 err_bus_clk:
1511 clk_disable_unprepare(sfb->bus_clk);
1513 return ret;
1517 * s3c_fb_remove() - Cleanup on module finalisation
1518 * @pdev: The platform device we are bound to.
1520 * Shutdown and then release all the resources that the driver allocated
1521 * on initialisation.
1523 static int s3c_fb_remove(struct platform_device *pdev)
1525 struct s3c_fb *sfb = platform_get_drvdata(pdev);
1526 int win;
1528 pm_runtime_get_sync(sfb->dev);
1530 for (win = 0; win < S3C_FB_MAX_WIN; win++)
1531 if (sfb->windows[win])
1532 s3c_fb_release_win(sfb, sfb->windows[win]);
1534 if (!sfb->variant.has_clksel)
1535 clk_disable_unprepare(sfb->lcd_clk);
1537 clk_disable_unprepare(sfb->bus_clk);
1539 pm_runtime_put_sync(sfb->dev);
1540 pm_runtime_disable(sfb->dev);
1542 return 0;
1545 #ifdef CONFIG_PM_SLEEP
1546 static int s3c_fb_suspend(struct device *dev)
1548 struct s3c_fb *sfb = dev_get_drvdata(dev);
1549 struct s3c_fb_win *win;
1550 int win_no;
1552 pm_runtime_get_sync(sfb->dev);
1554 for (win_no = S3C_FB_MAX_WIN - 1; win_no >= 0; win_no--) {
1555 win = sfb->windows[win_no];
1556 if (!win)
1557 continue;
1559 /* use the blank function to push into power-down */
1560 s3c_fb_blank(FB_BLANK_POWERDOWN, win->fbinfo);
1563 if (!sfb->variant.has_clksel)
1564 clk_disable_unprepare(sfb->lcd_clk);
1566 clk_disable_unprepare(sfb->bus_clk);
1568 pm_runtime_put_sync(sfb->dev);
1570 return 0;
1573 static int s3c_fb_resume(struct device *dev)
1575 struct s3c_fb *sfb = dev_get_drvdata(dev);
1576 struct s3c_fb_platdata *pd = sfb->pdata;
1577 struct s3c_fb_win *win;
1578 int win_no;
1579 u32 reg;
1581 pm_runtime_get_sync(sfb->dev);
1583 clk_prepare_enable(sfb->bus_clk);
1585 if (!sfb->variant.has_clksel)
1586 clk_prepare_enable(sfb->lcd_clk);
1588 /* setup gpio and output polarity controls */
1589 pd->setup_gpio();
1590 writel(pd->vidcon1, sfb->regs + VIDCON1);
1592 /* set video clock running at under-run */
1593 if (sfb->variant.has_fixvclk) {
1594 reg = readl(sfb->regs + VIDCON1);
1595 reg &= ~VIDCON1_VCLK_MASK;
1596 reg |= VIDCON1_VCLK_RUN;
1597 writel(reg, sfb->regs + VIDCON1);
1600 /* zero all windows before we do anything */
1601 for (win_no = 0; win_no < sfb->variant.nr_windows; win_no++)
1602 s3c_fb_clear_win(sfb, win_no);
1604 for (win_no = 0; win_no < sfb->variant.nr_windows - 1; win_no++) {
1605 void __iomem *regs = sfb->regs + sfb->variant.keycon;
1606 win = sfb->windows[win_no];
1607 if (!win)
1608 continue;
1610 shadow_protect_win(win, 1);
1611 regs += (win_no * 8);
1612 writel(0xffffff, regs + WKEYCON0);
1613 writel(0xffffff, regs + WKEYCON1);
1614 shadow_protect_win(win, 0);
1617 s3c_fb_set_rgb_timing(sfb);
1619 /* restore framebuffers */
1620 for (win_no = 0; win_no < S3C_FB_MAX_WIN; win_no++) {
1621 win = sfb->windows[win_no];
1622 if (!win)
1623 continue;
1625 dev_dbg(dev, "resuming window %d\n", win_no);
1626 s3c_fb_set_par(win->fbinfo);
1629 pm_runtime_put_sync(sfb->dev);
1631 return 0;
1633 #endif
1635 #ifdef CONFIG_PM_RUNTIME
1636 static int s3c_fb_runtime_suspend(struct device *dev)
1638 struct s3c_fb *sfb = dev_get_drvdata(dev);
1640 if (!sfb->variant.has_clksel)
1641 clk_disable_unprepare(sfb->lcd_clk);
1643 clk_disable_unprepare(sfb->bus_clk);
1645 return 0;
1648 static int s3c_fb_runtime_resume(struct device *dev)
1650 struct s3c_fb *sfb = dev_get_drvdata(dev);
1651 struct s3c_fb_platdata *pd = sfb->pdata;
1653 clk_prepare_enable(sfb->bus_clk);
1655 if (!sfb->variant.has_clksel)
1656 clk_prepare_enable(sfb->lcd_clk);
1658 /* setup gpio and output polarity controls */
1659 pd->setup_gpio();
1660 writel(pd->vidcon1, sfb->regs + VIDCON1);
1662 return 0;
1664 #endif
1666 #define VALID_BPP124 (VALID_BPP(1) | VALID_BPP(2) | VALID_BPP(4))
1667 #define VALID_BPP1248 (VALID_BPP124 | VALID_BPP(8))
1669 static struct s3c_fb_win_variant s3c_fb_data_64xx_wins[] = {
1670 [0] = {
1671 .has_osd_c = 1,
1672 .osd_size_off = 0x8,
1673 .palette_sz = 256,
1674 .valid_bpp = (VALID_BPP1248 | VALID_BPP(16) |
1675 VALID_BPP(18) | VALID_BPP(24)),
1677 [1] = {
1678 .has_osd_c = 1,
1679 .has_osd_d = 1,
1680 .osd_size_off = 0xc,
1681 .has_osd_alpha = 1,
1682 .palette_sz = 256,
1683 .valid_bpp = (VALID_BPP1248 | VALID_BPP(16) |
1684 VALID_BPP(18) | VALID_BPP(19) |
1685 VALID_BPP(24) | VALID_BPP(25) |
1686 VALID_BPP(28)),
1688 [2] = {
1689 .has_osd_c = 1,
1690 .has_osd_d = 1,
1691 .osd_size_off = 0xc,
1692 .has_osd_alpha = 1,
1693 .palette_sz = 16,
1694 .palette_16bpp = 1,
1695 .valid_bpp = (VALID_BPP1248 | VALID_BPP(16) |
1696 VALID_BPP(18) | VALID_BPP(19) |
1697 VALID_BPP(24) | VALID_BPP(25) |
1698 VALID_BPP(28)),
1700 [3] = {
1701 .has_osd_c = 1,
1702 .has_osd_alpha = 1,
1703 .palette_sz = 16,
1704 .palette_16bpp = 1,
1705 .valid_bpp = (VALID_BPP124 | VALID_BPP(16) |
1706 VALID_BPP(18) | VALID_BPP(19) |
1707 VALID_BPP(24) | VALID_BPP(25) |
1708 VALID_BPP(28)),
1710 [4] = {
1711 .has_osd_c = 1,
1712 .has_osd_alpha = 1,
1713 .palette_sz = 4,
1714 .palette_16bpp = 1,
1715 .valid_bpp = (VALID_BPP(1) | VALID_BPP(2) |
1716 VALID_BPP(16) | VALID_BPP(18) |
1717 VALID_BPP(19) | VALID_BPP(24) |
1718 VALID_BPP(25) | VALID_BPP(28)),
1722 static struct s3c_fb_win_variant s3c_fb_data_s5p_wins[] = {
1723 [0] = {
1724 .has_osd_c = 1,
1725 .osd_size_off = 0x8,
1726 .palette_sz = 256,
1727 .valid_bpp = (VALID_BPP1248 | VALID_BPP(13) |
1728 VALID_BPP(15) | VALID_BPP(16) |
1729 VALID_BPP(18) | VALID_BPP(19) |
1730 VALID_BPP(24) | VALID_BPP(25) |
1731 VALID_BPP(32)),
1733 [1] = {
1734 .has_osd_c = 1,
1735 .has_osd_d = 1,
1736 .osd_size_off = 0xc,
1737 .has_osd_alpha = 1,
1738 .palette_sz = 256,
1739 .valid_bpp = (VALID_BPP1248 | VALID_BPP(13) |
1740 VALID_BPP(15) | VALID_BPP(16) |
1741 VALID_BPP(18) | VALID_BPP(19) |
1742 VALID_BPP(24) | VALID_BPP(25) |
1743 VALID_BPP(32)),
1745 [2] = {
1746 .has_osd_c = 1,
1747 .has_osd_d = 1,
1748 .osd_size_off = 0xc,
1749 .has_osd_alpha = 1,
1750 .palette_sz = 256,
1751 .valid_bpp = (VALID_BPP1248 | VALID_BPP(13) |
1752 VALID_BPP(15) | VALID_BPP(16) |
1753 VALID_BPP(18) | VALID_BPP(19) |
1754 VALID_BPP(24) | VALID_BPP(25) |
1755 VALID_BPP(32)),
1757 [3] = {
1758 .has_osd_c = 1,
1759 .has_osd_alpha = 1,
1760 .palette_sz = 256,
1761 .valid_bpp = (VALID_BPP1248 | VALID_BPP(13) |
1762 VALID_BPP(15) | VALID_BPP(16) |
1763 VALID_BPP(18) | VALID_BPP(19) |
1764 VALID_BPP(24) | VALID_BPP(25) |
1765 VALID_BPP(32)),
1767 [4] = {
1768 .has_osd_c = 1,
1769 .has_osd_alpha = 1,
1770 .palette_sz = 256,
1771 .valid_bpp = (VALID_BPP1248 | VALID_BPP(13) |
1772 VALID_BPP(15) | VALID_BPP(16) |
1773 VALID_BPP(18) | VALID_BPP(19) |
1774 VALID_BPP(24) | VALID_BPP(25) |
1775 VALID_BPP(32)),
1779 static struct s3c_fb_driverdata s3c_fb_data_64xx = {
1780 .variant = {
1781 .nr_windows = 5,
1782 .vidtcon = VIDTCON0,
1783 .wincon = WINCON(0),
1784 .winmap = WINxMAP(0),
1785 .keycon = WKEYCON,
1786 .osd = VIDOSD_BASE,
1787 .osd_stride = 16,
1788 .buf_start = VIDW_BUF_START(0),
1789 .buf_size = VIDW_BUF_SIZE(0),
1790 .buf_end = VIDW_BUF_END(0),
1792 .palette = {
1793 [0] = 0x400,
1794 [1] = 0x800,
1795 [2] = 0x300,
1796 [3] = 0x320,
1797 [4] = 0x340,
1800 .has_prtcon = 1,
1801 .has_clksel = 1,
1803 .win[0] = &s3c_fb_data_64xx_wins[0],
1804 .win[1] = &s3c_fb_data_64xx_wins[1],
1805 .win[2] = &s3c_fb_data_64xx_wins[2],
1806 .win[3] = &s3c_fb_data_64xx_wins[3],
1807 .win[4] = &s3c_fb_data_64xx_wins[4],
1810 static struct s3c_fb_driverdata s3c_fb_data_s5pc100 = {
1811 .variant = {
1812 .nr_windows = 5,
1813 .vidtcon = VIDTCON0,
1814 .wincon = WINCON(0),
1815 .winmap = WINxMAP(0),
1816 .keycon = WKEYCON,
1817 .osd = VIDOSD_BASE,
1818 .osd_stride = 16,
1819 .buf_start = VIDW_BUF_START(0),
1820 .buf_size = VIDW_BUF_SIZE(0),
1821 .buf_end = VIDW_BUF_END(0),
1823 .palette = {
1824 [0] = 0x2400,
1825 [1] = 0x2800,
1826 [2] = 0x2c00,
1827 [3] = 0x3000,
1828 [4] = 0x3400,
1831 .has_prtcon = 1,
1832 .has_blendcon = 1,
1833 .has_clksel = 1,
1835 .win[0] = &s3c_fb_data_s5p_wins[0],
1836 .win[1] = &s3c_fb_data_s5p_wins[1],
1837 .win[2] = &s3c_fb_data_s5p_wins[2],
1838 .win[3] = &s3c_fb_data_s5p_wins[3],
1839 .win[4] = &s3c_fb_data_s5p_wins[4],
1842 static struct s3c_fb_driverdata s3c_fb_data_s5pv210 = {
1843 .variant = {
1844 .nr_windows = 5,
1845 .vidtcon = VIDTCON0,
1846 .wincon = WINCON(0),
1847 .winmap = WINxMAP(0),
1848 .keycon = WKEYCON,
1849 .osd = VIDOSD_BASE,
1850 .osd_stride = 16,
1851 .buf_start = VIDW_BUF_START(0),
1852 .buf_size = VIDW_BUF_SIZE(0),
1853 .buf_end = VIDW_BUF_END(0),
1855 .palette = {
1856 [0] = 0x2400,
1857 [1] = 0x2800,
1858 [2] = 0x2c00,
1859 [3] = 0x3000,
1860 [4] = 0x3400,
1863 .has_shadowcon = 1,
1864 .has_blendcon = 1,
1865 .has_clksel = 1,
1866 .has_fixvclk = 1,
1868 .win[0] = &s3c_fb_data_s5p_wins[0],
1869 .win[1] = &s3c_fb_data_s5p_wins[1],
1870 .win[2] = &s3c_fb_data_s5p_wins[2],
1871 .win[3] = &s3c_fb_data_s5p_wins[3],
1872 .win[4] = &s3c_fb_data_s5p_wins[4],
1875 static struct s3c_fb_driverdata s3c_fb_data_exynos4 = {
1876 .variant = {
1877 .nr_windows = 5,
1878 .vidtcon = VIDTCON0,
1879 .wincon = WINCON(0),
1880 .winmap = WINxMAP(0),
1881 .keycon = WKEYCON,
1882 .osd = VIDOSD_BASE,
1883 .osd_stride = 16,
1884 .buf_start = VIDW_BUF_START(0),
1885 .buf_size = VIDW_BUF_SIZE(0),
1886 .buf_end = VIDW_BUF_END(0),
1888 .palette = {
1889 [0] = 0x2400,
1890 [1] = 0x2800,
1891 [2] = 0x2c00,
1892 [3] = 0x3000,
1893 [4] = 0x3400,
1896 .has_shadowcon = 1,
1897 .has_blendcon = 1,
1898 .has_fixvclk = 1,
1900 .win[0] = &s3c_fb_data_s5p_wins[0],
1901 .win[1] = &s3c_fb_data_s5p_wins[1],
1902 .win[2] = &s3c_fb_data_s5p_wins[2],
1903 .win[3] = &s3c_fb_data_s5p_wins[3],
1904 .win[4] = &s3c_fb_data_s5p_wins[4],
1907 static struct s3c_fb_driverdata s3c_fb_data_exynos5 = {
1908 .variant = {
1909 .nr_windows = 5,
1910 .vidtcon = FIMD_V8_VIDTCON0,
1911 .wincon = WINCON(0),
1912 .winmap = WINxMAP(0),
1913 .keycon = WKEYCON,
1914 .osd = VIDOSD_BASE,
1915 .osd_stride = 16,
1916 .buf_start = VIDW_BUF_START(0),
1917 .buf_size = VIDW_BUF_SIZE(0),
1918 .buf_end = VIDW_BUF_END(0),
1920 .palette = {
1921 [0] = 0x2400,
1922 [1] = 0x2800,
1923 [2] = 0x2c00,
1924 [3] = 0x3000,
1925 [4] = 0x3400,
1927 .has_shadowcon = 1,
1928 .has_blendcon = 1,
1929 .has_fixvclk = 1,
1931 .win[0] = &s3c_fb_data_s5p_wins[0],
1932 .win[1] = &s3c_fb_data_s5p_wins[1],
1933 .win[2] = &s3c_fb_data_s5p_wins[2],
1934 .win[3] = &s3c_fb_data_s5p_wins[3],
1935 .win[4] = &s3c_fb_data_s5p_wins[4],
1938 /* S3C2443/S3C2416 style hardware */
1939 static struct s3c_fb_driverdata s3c_fb_data_s3c2443 = {
1940 .variant = {
1941 .nr_windows = 2,
1942 .is_2443 = 1,
1944 .vidtcon = 0x08,
1945 .wincon = 0x14,
1946 .winmap = 0xd0,
1947 .keycon = 0xb0,
1948 .osd = 0x28,
1949 .osd_stride = 12,
1950 .buf_start = 0x64,
1951 .buf_size = 0x94,
1952 .buf_end = 0x7c,
1954 .palette = {
1955 [0] = 0x400,
1956 [1] = 0x800,
1958 .has_clksel = 1,
1960 .win[0] = &(struct s3c_fb_win_variant) {
1961 .palette_sz = 256,
1962 .valid_bpp = VALID_BPP1248 | VALID_BPP(16) | VALID_BPP(24),
1964 .win[1] = &(struct s3c_fb_win_variant) {
1965 .has_osd_c = 1,
1966 .has_osd_alpha = 1,
1967 .palette_sz = 256,
1968 .valid_bpp = (VALID_BPP1248 | VALID_BPP(16) |
1969 VALID_BPP(18) | VALID_BPP(19) |
1970 VALID_BPP(24) | VALID_BPP(25) |
1971 VALID_BPP(28)),
1975 static struct s3c_fb_driverdata s3c_fb_data_s5p64x0 = {
1976 .variant = {
1977 .nr_windows = 3,
1978 .vidtcon = VIDTCON0,
1979 .wincon = WINCON(0),
1980 .winmap = WINxMAP(0),
1981 .keycon = WKEYCON,
1982 .osd = VIDOSD_BASE,
1983 .osd_stride = 16,
1984 .buf_start = VIDW_BUF_START(0),
1985 .buf_size = VIDW_BUF_SIZE(0),
1986 .buf_end = VIDW_BUF_END(0),
1988 .palette = {
1989 [0] = 0x2400,
1990 [1] = 0x2800,
1991 [2] = 0x2c00,
1994 .has_blendcon = 1,
1995 .has_fixvclk = 1,
1997 .win[0] = &s3c_fb_data_s5p_wins[0],
1998 .win[1] = &s3c_fb_data_s5p_wins[1],
1999 .win[2] = &s3c_fb_data_s5p_wins[2],
2002 static struct platform_device_id s3c_fb_driver_ids[] = {
2004 .name = "s3c-fb",
2005 .driver_data = (unsigned long)&s3c_fb_data_64xx,
2006 }, {
2007 .name = "s5pc100-fb",
2008 .driver_data = (unsigned long)&s3c_fb_data_s5pc100,
2009 }, {
2010 .name = "s5pv210-fb",
2011 .driver_data = (unsigned long)&s3c_fb_data_s5pv210,
2012 }, {
2013 .name = "exynos4-fb",
2014 .driver_data = (unsigned long)&s3c_fb_data_exynos4,
2015 }, {
2016 .name = "exynos5-fb",
2017 .driver_data = (unsigned long)&s3c_fb_data_exynos5,
2018 }, {
2019 .name = "s3c2443-fb",
2020 .driver_data = (unsigned long)&s3c_fb_data_s3c2443,
2021 }, {
2022 .name = "s5p64x0-fb",
2023 .driver_data = (unsigned long)&s3c_fb_data_s5p64x0,
2027 MODULE_DEVICE_TABLE(platform, s3c_fb_driver_ids);
2029 static const struct dev_pm_ops s3cfb_pm_ops = {
2030 SET_SYSTEM_SLEEP_PM_OPS(s3c_fb_suspend, s3c_fb_resume)
2031 SET_RUNTIME_PM_OPS(s3c_fb_runtime_suspend, s3c_fb_runtime_resume,
2032 NULL)
2035 static struct platform_driver s3c_fb_driver = {
2036 .probe = s3c_fb_probe,
2037 .remove = s3c_fb_remove,
2038 .id_table = s3c_fb_driver_ids,
2039 .driver = {
2040 .name = "s3c-fb",
2041 .owner = THIS_MODULE,
2042 .pm = &s3cfb_pm_ops,
2046 module_platform_driver(s3c_fb_driver);
2048 MODULE_AUTHOR("Ben Dooks <ben@simtec.co.uk>");
2049 MODULE_DESCRIPTION("Samsung S3C SoC Framebuffer driver");
2050 MODULE_LICENSE("GPL");
2051 MODULE_ALIAS("platform:s3c-fb");