2 * tc35815.c: A TOSHIBA TC35815CF PCI 10/100Mbps ethernet driver for linux.
4 * Based on skelton.c by Donald Becker.
6 * This driver is a replacement of older and less maintained version.
7 * This is a header of the older version:
9 * Copyright 2001 MontaVista Software Inc.
10 * Author: MontaVista Software, Inc.
11 * ahennessy@mvista.com
12 * Copyright (C) 2000-2001 Toshiba Corporation
13 * static const char *version =
14 * "tc35815.c:v0.00 26/07/2000 by Toshiba Corporation\n";
17 * This file is subject to the terms and conditions of the GNU General Public
18 * License. See the file "COPYING" in the main directory of this archive
21 * (C) Copyright TOSHIBA CORPORATION 2004-2005
22 * All Rights Reserved.
26 #define DRV_VERSION "1.37-NAPI"
28 #define DRV_VERSION "1.37"
30 static const char *version
= "tc35815.c:v" DRV_VERSION
"\n";
31 #define MODNAME "tc35815"
33 #include <linux/module.h>
34 #include <linux/kernel.h>
35 #include <linux/types.h>
36 #include <linux/fcntl.h>
37 #include <linux/interrupt.h>
38 #include <linux/ioport.h>
40 #include <linux/slab.h>
41 #include <linux/string.h>
42 #include <linux/spinlock.h>
43 #include <linux/errno.h>
44 #include <linux/init.h>
45 #include <linux/netdevice.h>
46 #include <linux/etherdevice.h>
47 #include <linux/skbuff.h>
48 #include <linux/delay.h>
49 #include <linux/pci.h>
50 #include <linux/phy.h>
51 #include <linux/workqueue.h>
52 #include <linux/platform_device.h>
54 #include <asm/byteorder.h>
56 /* First, a few definitions that the brave might change. */
58 #define GATHER_TXINT /* On-Demand Tx Interrupt */
59 #define WORKAROUND_LOSTCAR
60 #define WORKAROUND_100HALF_PROMISC
61 /* #define TC35815_USE_PACKEDBUFFER */
63 enum tc35815_chiptype
{
69 /* indexed by tc35815_chiptype, above */
72 } chip_info
[] __devinitdata
= {
73 { "TOSHIBA TC35815CF 10/100BaseTX" },
74 { "TOSHIBA TC35815 with Wake on LAN" },
75 { "TOSHIBA TC35815/TX4939" },
78 static const struct pci_device_id tc35815_pci_tbl
[] = {
79 {PCI_DEVICE(PCI_VENDOR_ID_TOSHIBA_2
, PCI_DEVICE_ID_TOSHIBA_TC35815CF
), .driver_data
= TC35815CF
},
80 {PCI_DEVICE(PCI_VENDOR_ID_TOSHIBA_2
, PCI_DEVICE_ID_TOSHIBA_TC35815_NWU
), .driver_data
= TC35815_NWU
},
81 {PCI_DEVICE(PCI_VENDOR_ID_TOSHIBA_2
, PCI_DEVICE_ID_TOSHIBA_TC35815_TX4939
), .driver_data
= TC35815_TX4939
},
84 MODULE_DEVICE_TABLE(pci
, tc35815_pci_tbl
);
86 /* see MODULE_PARM_DESC */
87 static struct tc35815_options
{
96 __u32 DMA_Ctl
; /* 0x00 */
104 __u32 FDA_Lim
; /* 0x20 */
111 __u32 MAC_Ctl
; /* 0x40 */
119 __u32 CAM_Adr
; /* 0x60 */
132 /* DMA_Ctl bit asign ------------------------------------------------------- */
133 #define DMA_RxAlign 0x00c00000 /* 1:Reception Alignment */
134 #define DMA_RxAlign_1 0x00400000
135 #define DMA_RxAlign_2 0x00800000
136 #define DMA_RxAlign_3 0x00c00000
137 #define DMA_M66EnStat 0x00080000 /* 1:66MHz Enable State */
138 #define DMA_IntMask 0x00040000 /* 1:Interupt mask */
139 #define DMA_SWIntReq 0x00020000 /* 1:Software Interrupt request */
140 #define DMA_TxWakeUp 0x00010000 /* 1:Transmit Wake Up */
141 #define DMA_RxBigE 0x00008000 /* 1:Receive Big Endian */
142 #define DMA_TxBigE 0x00004000 /* 1:Transmit Big Endian */
143 #define DMA_TestMode 0x00002000 /* 1:Test Mode */
144 #define DMA_PowrMgmnt 0x00001000 /* 1:Power Management */
145 #define DMA_DmBurst_Mask 0x000001fc /* DMA Burst size */
147 /* RxFragSize bit asign ---------------------------------------------------- */
148 #define RxFrag_EnPack 0x00008000 /* 1:Enable Packing */
149 #define RxFrag_MinFragMask 0x00000ffc /* Minimum Fragment */
151 /* MAC_Ctl bit asign ------------------------------------------------------- */
152 #define MAC_Link10 0x00008000 /* 1:Link Status 10Mbits */
153 #define MAC_EnMissRoll 0x00002000 /* 1:Enable Missed Roll */
154 #define MAC_MissRoll 0x00000400 /* 1:Missed Roll */
155 #define MAC_Loop10 0x00000080 /* 1:Loop 10 Mbps */
156 #define MAC_Conn_Auto 0x00000000 /*00:Connection mode (Automatic) */
157 #define MAC_Conn_10M 0x00000020 /*01: (10Mbps endec)*/
158 #define MAC_Conn_Mll 0x00000040 /*10: (Mll clock) */
159 #define MAC_MacLoop 0x00000010 /* 1:MAC Loopback */
160 #define MAC_FullDup 0x00000008 /* 1:Full Duplex 0:Half Duplex */
161 #define MAC_Reset 0x00000004 /* 1:Software Reset */
162 #define MAC_HaltImm 0x00000002 /* 1:Halt Immediate */
163 #define MAC_HaltReq 0x00000001 /* 1:Halt request */
165 /* PROM_Ctl bit asign ------------------------------------------------------ */
166 #define PROM_Busy 0x00008000 /* 1:Busy (Start Operation) */
167 #define PROM_Read 0x00004000 /*10:Read operation */
168 #define PROM_Write 0x00002000 /*01:Write operation */
169 #define PROM_Erase 0x00006000 /*11:Erase operation */
170 /*00:Enable or Disable Writting, */
171 /* as specified in PROM_Addr. */
172 #define PROM_Addr_Ena 0x00000030 /*11xxxx:PROM Write enable */
175 /* CAM_Ctl bit asign ------------------------------------------------------- */
176 #define CAM_CompEn 0x00000010 /* 1:CAM Compare Enable */
177 #define CAM_NegCAM 0x00000008 /* 1:Reject packets CAM recognizes,*/
179 #define CAM_BroadAcc 0x00000004 /* 1:Broadcast assept */
180 #define CAM_GroupAcc 0x00000002 /* 1:Multicast assept */
181 #define CAM_StationAcc 0x00000001 /* 1:unicast accept */
183 /* CAM_Ena bit asign ------------------------------------------------------- */
184 #define CAM_ENTRY_MAX 21 /* CAM Data entry max count */
185 #define CAM_Ena_Mask ((1<<CAM_ENTRY_MAX)-1) /* CAM Enable bits (Max 21bits) */
186 #define CAM_Ena_Bit(index) (1 << (index))
187 #define CAM_ENTRY_DESTINATION 0
188 #define CAM_ENTRY_SOURCE 1
189 #define CAM_ENTRY_MACCTL 20
191 /* Tx_Ctl bit asign -------------------------------------------------------- */
192 #define Tx_En 0x00000001 /* 1:Transmit enable */
193 #define Tx_TxHalt 0x00000002 /* 1:Transmit Halt Request */
194 #define Tx_NoPad 0x00000004 /* 1:Suppress Padding */
195 #define Tx_NoCRC 0x00000008 /* 1:Suppress Padding */
196 #define Tx_FBack 0x00000010 /* 1:Fast Back-off */
197 #define Tx_EnUnder 0x00000100 /* 1:Enable Underrun */
198 #define Tx_EnExDefer 0x00000200 /* 1:Enable Excessive Deferral */
199 #define Tx_EnLCarr 0x00000400 /* 1:Enable Lost Carrier */
200 #define Tx_EnExColl 0x00000800 /* 1:Enable Excessive Collision */
201 #define Tx_EnLateColl 0x00001000 /* 1:Enable Late Collision */
202 #define Tx_EnTxPar 0x00002000 /* 1:Enable Transmit Parity */
203 #define Tx_EnComp 0x00004000 /* 1:Enable Completion */
205 /* Tx_Stat bit asign ------------------------------------------------------- */
206 #define Tx_TxColl_MASK 0x0000000F /* Tx Collision Count */
207 #define Tx_ExColl 0x00000010 /* Excessive Collision */
208 #define Tx_TXDefer 0x00000020 /* Transmit Defered */
209 #define Tx_Paused 0x00000040 /* Transmit Paused */
210 #define Tx_IntTx 0x00000080 /* Interrupt on Tx */
211 #define Tx_Under 0x00000100 /* Underrun */
212 #define Tx_Defer 0x00000200 /* Deferral */
213 #define Tx_NCarr 0x00000400 /* No Carrier */
214 #define Tx_10Stat 0x00000800 /* 10Mbps Status */
215 #define Tx_LateColl 0x00001000 /* Late Collision */
216 #define Tx_TxPar 0x00002000 /* Tx Parity Error */
217 #define Tx_Comp 0x00004000 /* Completion */
218 #define Tx_Halted 0x00008000 /* Tx Halted */
219 #define Tx_SQErr 0x00010000 /* Signal Quality Error(SQE) */
221 /* Rx_Ctl bit asign -------------------------------------------------------- */
222 #define Rx_EnGood 0x00004000 /* 1:Enable Good */
223 #define Rx_EnRxPar 0x00002000 /* 1:Enable Receive Parity */
224 #define Rx_EnLongErr 0x00000800 /* 1:Enable Long Error */
225 #define Rx_EnOver 0x00000400 /* 1:Enable OverFlow */
226 #define Rx_EnCRCErr 0x00000200 /* 1:Enable CRC Error */
227 #define Rx_EnAlign 0x00000100 /* 1:Enable Alignment */
228 #define Rx_IgnoreCRC 0x00000040 /* 1:Ignore CRC Value */
229 #define Rx_StripCRC 0x00000010 /* 1:Strip CRC Value */
230 #define Rx_ShortEn 0x00000008 /* 1:Short Enable */
231 #define Rx_LongEn 0x00000004 /* 1:Long Enable */
232 #define Rx_RxHalt 0x00000002 /* 1:Receive Halt Request */
233 #define Rx_RxEn 0x00000001 /* 1:Receive Intrrupt Enable */
235 /* Rx_Stat bit asign ------------------------------------------------------- */
236 #define Rx_Halted 0x00008000 /* Rx Halted */
237 #define Rx_Good 0x00004000 /* Rx Good */
238 #define Rx_RxPar 0x00002000 /* Rx Parity Error */
239 /* 0x00001000 not use */
240 #define Rx_LongErr 0x00000800 /* Rx Long Error */
241 #define Rx_Over 0x00000400 /* Rx Overflow */
242 #define Rx_CRCErr 0x00000200 /* Rx CRC Error */
243 #define Rx_Align 0x00000100 /* Rx Alignment Error */
244 #define Rx_10Stat 0x00000080 /* Rx 10Mbps Status */
245 #define Rx_IntRx 0x00000040 /* Rx Interrupt */
246 #define Rx_CtlRecd 0x00000020 /* Rx Control Receive */
248 #define Rx_Stat_Mask 0x0000EFC0 /* Rx All Status Mask */
250 /* Int_En bit asign -------------------------------------------------------- */
251 #define Int_NRAbtEn 0x00000800 /* 1:Non-recoverable Abort Enable */
252 #define Int_TxCtlCmpEn 0x00000400 /* 1:Transmit Ctl Complete Enable */
253 #define Int_DmParErrEn 0x00000200 /* 1:DMA Parity Error Enable */
254 #define Int_DParDEn 0x00000100 /* 1:Data Parity Error Enable */
255 #define Int_EarNotEn 0x00000080 /* 1:Early Notify Enable */
256 #define Int_DParErrEn 0x00000040 /* 1:Detected Parity Error Enable */
257 #define Int_SSysErrEn 0x00000020 /* 1:Signalled System Error Enable */
258 #define Int_RMasAbtEn 0x00000010 /* 1:Received Master Abort Enable */
259 #define Int_RTargAbtEn 0x00000008 /* 1:Received Target Abort Enable */
260 #define Int_STargAbtEn 0x00000004 /* 1:Signalled Target Abort Enable */
261 #define Int_BLExEn 0x00000002 /* 1:Buffer List Exhausted Enable */
262 #define Int_FDAExEn 0x00000001 /* 1:Free Descriptor Area */
263 /* Exhausted Enable */
265 /* Int_Src bit asign ------------------------------------------------------- */
266 #define Int_NRabt 0x00004000 /* 1:Non Recoverable error */
267 #define Int_DmParErrStat 0x00002000 /* 1:DMA Parity Error & Clear */
268 #define Int_BLEx 0x00001000 /* 1:Buffer List Empty & Clear */
269 #define Int_FDAEx 0x00000800 /* 1:FDA Empty & Clear */
270 #define Int_IntNRAbt 0x00000400 /* 1:Non Recoverable Abort */
271 #define Int_IntCmp 0x00000200 /* 1:MAC control packet complete */
272 #define Int_IntExBD 0x00000100 /* 1:Interrupt Extra BD & Clear */
273 #define Int_DmParErr 0x00000080 /* 1:DMA Parity Error & Clear */
274 #define Int_IntEarNot 0x00000040 /* 1:Receive Data write & Clear */
275 #define Int_SWInt 0x00000020 /* 1:Software request & Clear */
276 #define Int_IntBLEx 0x00000010 /* 1:Buffer List Empty & Clear */
277 #define Int_IntFDAEx 0x00000008 /* 1:FDA Empty & Clear */
278 #define Int_IntPCI 0x00000004 /* 1:PCI controller & Clear */
279 #define Int_IntMacRx 0x00000002 /* 1:Rx controller & Clear */
280 #define Int_IntMacTx 0x00000001 /* 1:Tx controller & Clear */
282 /* MD_CA bit asign --------------------------------------------------------- */
283 #define MD_CA_PreSup 0x00001000 /* 1:Preamble Supress */
284 #define MD_CA_Busy 0x00000800 /* 1:Busy (Start Operation) */
285 #define MD_CA_Wr 0x00000400 /* 1:Write 0:Read */
292 /* Frame descripter */
294 volatile __u32 FDNext
;
295 volatile __u32 FDSystem
;
296 volatile __u32 FDStat
;
297 volatile __u32 FDCtl
;
300 /* Buffer descripter */
302 volatile __u32 BuffData
;
303 volatile __u32 BDCtl
;
308 /* Frame Descripter bit asign ---------------------------------------------- */
309 #define FD_FDLength_MASK 0x0000FFFF /* Length MASK */
310 #define FD_BDCnt_MASK 0x001F0000 /* BD count MASK in FD */
311 #define FD_FrmOpt_MASK 0x7C000000 /* Frame option MASK */
312 #define FD_FrmOpt_BigEndian 0x40000000 /* Tx/Rx */
313 #define FD_FrmOpt_IntTx 0x20000000 /* Tx only */
314 #define FD_FrmOpt_NoCRC 0x10000000 /* Tx only */
315 #define FD_FrmOpt_NoPadding 0x08000000 /* Tx only */
316 #define FD_FrmOpt_Packing 0x04000000 /* Rx only */
317 #define FD_CownsFD 0x80000000 /* FD Controller owner bit */
318 #define FD_Next_EOL 0x00000001 /* FD EOL indicator */
319 #define FD_BDCnt_SHIFT 16
321 /* Buffer Descripter bit asign --------------------------------------------- */
322 #define BD_BuffLength_MASK 0x0000FFFF /* Recieve Data Size */
323 #define BD_RxBDID_MASK 0x00FF0000 /* BD ID Number MASK */
324 #define BD_RxBDSeqN_MASK 0x7F000000 /* Rx BD Sequence Number */
325 #define BD_CownsBD 0x80000000 /* BD Controller owner bit */
326 #define BD_RxBDID_SHIFT 16
327 #define BD_RxBDSeqN_SHIFT 24
330 /* Some useful constants. */
331 #undef NO_CHECK_CARRIER /* Does not check No-Carrier with TP */
333 #ifdef NO_CHECK_CARRIER
334 #define TX_CTL_CMD (Tx_EnComp | Tx_EnTxPar | Tx_EnLateColl | \
335 Tx_EnExColl | Tx_EnExDefer | Tx_EnUnder | \
336 Tx_En) /* maybe 0x7b01 */
338 #define TX_CTL_CMD (Tx_EnComp | Tx_EnTxPar | Tx_EnLateColl | \
339 Tx_EnExColl | Tx_EnLCarr | Tx_EnExDefer | Tx_EnUnder | \
340 Tx_En) /* maybe 0x7b01 */
342 #define RX_CTL_CMD (Rx_EnGood | Rx_EnRxPar | Rx_EnLongErr | Rx_EnOver \
343 | Rx_EnCRCErr | Rx_EnAlign | Rx_RxEn) /* maybe 0x6f01 */
344 #define INT_EN_CMD (Int_NRAbtEn | \
345 Int_DmParErrEn | Int_DParDEn | Int_DParErrEn | \
346 Int_SSysErrEn | Int_RMasAbtEn | Int_RTargAbtEn | \
348 Int_BLExEn | Int_FDAExEn) /* maybe 0xb7f*/
349 #define DMA_CTL_CMD DMA_BURST_SIZE
350 #define HAVE_DMA_RXALIGN(lp) likely((lp)->chiptype != TC35815CF)
352 /* Tuning parameters */
353 #define DMA_BURST_SIZE 32
354 #define TX_THRESHOLD 1024
355 /* used threshold with packet max byte for low pci transfer ability.*/
356 #define TX_THRESHOLD_MAX 1536
357 /* setting threshold max value when overrun error occured this count. */
358 #define TX_THRESHOLD_KEEP_LIMIT 10
360 /* 16 + RX_BUF_NUM * 8 + RX_FD_NUM * 16 + TX_FD_NUM * 32 <= PAGE_SIZE*FD_PAGE_NUM */
361 #ifdef TC35815_USE_PACKEDBUFFER
362 #define FD_PAGE_NUM 2
363 #define RX_BUF_NUM 8 /* >= 2 */
364 #define RX_FD_NUM 250 /* >= 32 */
365 #define TX_FD_NUM 128
366 #define RX_BUF_SIZE PAGE_SIZE
367 #else /* TC35815_USE_PACKEDBUFFER */
368 #define FD_PAGE_NUM 4
369 #define RX_BUF_NUM 128 /* < 256 */
370 #define RX_FD_NUM 256 /* >= 32 */
371 #define TX_FD_NUM 128
372 #if RX_CTL_CMD & Rx_LongEn
373 #define RX_BUF_SIZE PAGE_SIZE
374 #elif RX_CTL_CMD & Rx_StripCRC
375 #define RX_BUF_SIZE ALIGN(ETH_FRAME_LEN + 4 + 2, 32) /* +2: reserve */
377 #define RX_BUF_SIZE ALIGN(ETH_FRAME_LEN + 2, 32) /* +2: reserve */
379 #endif /* TC35815_USE_PACKEDBUFFER */
380 #define RX_FD_RESERVE (2 / 2) /* max 2 BD per RxFD */
381 #define NAPI_WEIGHT 16
391 struct BDesc bd
[0]; /* variable length */
396 struct BDesc bd
[RX_BUF_NUM
];
400 #define tc_readl(addr) ioread32(addr)
401 #define tc_writel(d, addr) iowrite32(d, addr)
403 #define TC35815_TX_TIMEOUT msecs_to_jiffies(400)
405 /* Information that need to be kept for each controller. */
406 struct tc35815_local
{
407 struct pci_dev
*pci_dev
;
409 struct net_device
*dev
;
410 struct napi_struct napi
;
420 /* Tx control lock. This protects the transmit buffer ring
421 * state along with the "tx full" state of the driver. This
422 * means all netif_queue flow control actions are protected
423 * by this lock as well.
427 struct mii_bus mii_bus
;
428 struct phy_device
*phy_dev
;
432 struct work_struct restart_work
;
435 * Transmitting: Batch Mode.
437 * Receiving: Packing Mode. (TC35815_USE_PACKEDBUFFER)
438 * 1 circular FD for Free Buffer List.
439 * RX_BUF_NUM BD in Free Buffer FD.
440 * One Free Buffer BD has PAGE_SIZE data buffer.
441 * Or Non-Packing Mode.
442 * 1 circular FD for Free Buffer List.
443 * RX_BUF_NUM BD in Free Buffer FD.
444 * One Free Buffer BD has ETH_FRAME_LEN data buffer.
446 void *fd_buf
; /* for TxFD, RxFD, FrFD */
447 dma_addr_t fd_buf_dma
;
448 struct TxFD
*tfd_base
;
449 unsigned int tfd_start
;
450 unsigned int tfd_end
;
451 struct RxFD
*rfd_base
;
452 struct RxFD
*rfd_limit
;
453 struct RxFD
*rfd_cur
;
454 struct FrFD
*fbl_ptr
;
455 #ifdef TC35815_USE_PACKEDBUFFER
456 unsigned char fbl_curid
;
457 void *data_buf
[RX_BUF_NUM
]; /* packing */
458 dma_addr_t data_buf_dma
[RX_BUF_NUM
];
462 } tx_skbs
[TX_FD_NUM
];
464 unsigned int fbl_count
;
468 } tx_skbs
[TX_FD_NUM
], rx_skbs
[RX_BUF_NUM
];
471 enum tc35815_chiptype chiptype
;
474 static inline dma_addr_t
fd_virt_to_bus(struct tc35815_local
*lp
, void *virt
)
476 return lp
->fd_buf_dma
+ ((u8
*)virt
- (u8
*)lp
->fd_buf
);
479 static inline void *fd_bus_to_virt(struct tc35815_local
*lp
, dma_addr_t bus
)
481 return (void *)((u8
*)lp
->fd_buf
+ (bus
- lp
->fd_buf_dma
));
484 #ifdef TC35815_USE_PACKEDBUFFER
485 static inline void *rxbuf_bus_to_virt(struct tc35815_local
*lp
, dma_addr_t bus
)
488 for (i
= 0; i
< RX_BUF_NUM
; i
++) {
489 if (bus
>= lp
->data_buf_dma
[i
] &&
490 bus
< lp
->data_buf_dma
[i
] + PAGE_SIZE
)
491 return (void *)((u8
*)lp
->data_buf
[i
] +
492 (bus
- lp
->data_buf_dma
[i
]));
497 #define TC35815_DMA_SYNC_ONDEMAND
498 static void *alloc_rxbuf_page(struct pci_dev
*hwdev
, dma_addr_t
*dma_handle
)
500 #ifdef TC35815_DMA_SYNC_ONDEMAND
502 /* pci_map + pci_dma_sync will be more effective than
503 * pci_alloc_consistent on some archs. */
504 buf
= (void *)__get_free_page(GFP_ATOMIC
);
507 *dma_handle
= pci_map_single(hwdev
, buf
, PAGE_SIZE
,
509 if (pci_dma_mapping_error(hwdev
, *dma_handle
)) {
510 free_page((unsigned long)buf
);
515 return pci_alloc_consistent(hwdev
, PAGE_SIZE
, dma_handle
);
519 static void free_rxbuf_page(struct pci_dev
*hwdev
, void *buf
, dma_addr_t dma_handle
)
521 #ifdef TC35815_DMA_SYNC_ONDEMAND
522 pci_unmap_single(hwdev
, dma_handle
, PAGE_SIZE
, PCI_DMA_FROMDEVICE
);
523 free_page((unsigned long)buf
);
525 pci_free_consistent(hwdev
, PAGE_SIZE
, buf
, dma_handle
);
528 #else /* TC35815_USE_PACKEDBUFFER */
529 static struct sk_buff
*alloc_rxbuf_skb(struct net_device
*dev
,
530 struct pci_dev
*hwdev
,
531 dma_addr_t
*dma_handle
)
534 skb
= dev_alloc_skb(RX_BUF_SIZE
);
537 *dma_handle
= pci_map_single(hwdev
, skb
->data
, RX_BUF_SIZE
,
539 if (pci_dma_mapping_error(hwdev
, *dma_handle
)) {
540 dev_kfree_skb_any(skb
);
543 skb_reserve(skb
, 2); /* make IP header 4byte aligned */
547 static void free_rxbuf_skb(struct pci_dev
*hwdev
, struct sk_buff
*skb
, dma_addr_t dma_handle
)
549 pci_unmap_single(hwdev
, dma_handle
, RX_BUF_SIZE
,
551 dev_kfree_skb_any(skb
);
553 #endif /* TC35815_USE_PACKEDBUFFER */
555 /* Index to functions, as function prototypes. */
557 static int tc35815_open(struct net_device
*dev
);
558 static int tc35815_send_packet(struct sk_buff
*skb
, struct net_device
*dev
);
559 static irqreturn_t
tc35815_interrupt(int irq
, void *dev_id
);
561 static int tc35815_rx(struct net_device
*dev
, int limit
);
562 static int tc35815_poll(struct napi_struct
*napi
, int budget
);
564 static void tc35815_rx(struct net_device
*dev
);
566 static void tc35815_txdone(struct net_device
*dev
);
567 static int tc35815_close(struct net_device
*dev
);
568 static struct net_device_stats
*tc35815_get_stats(struct net_device
*dev
);
569 static void tc35815_set_multicast_list(struct net_device
*dev
);
570 static void tc35815_tx_timeout(struct net_device
*dev
);
571 static int tc35815_ioctl(struct net_device
*dev
, struct ifreq
*rq
, int cmd
);
572 #ifdef CONFIG_NET_POLL_CONTROLLER
573 static void tc35815_poll_controller(struct net_device
*dev
);
575 static const struct ethtool_ops tc35815_ethtool_ops
;
577 /* Example routines you must write ;->. */
578 static void tc35815_chip_reset(struct net_device
*dev
);
579 static void tc35815_chip_init(struct net_device
*dev
);
582 static void panic_queues(struct net_device
*dev
);
585 static void tc35815_restart_work(struct work_struct
*work
);
587 static int tc_mdio_read(struct mii_bus
*bus
, int mii_id
, int regnum
)
589 struct net_device
*dev
= bus
->priv
;
590 struct tc35815_regs __iomem
*tr
=
591 (struct tc35815_regs __iomem
*)dev
->base_addr
;
592 unsigned long timeout
= jiffies
+ 10;
594 tc_writel(MD_CA_Busy
| (mii_id
<< 5) | (regnum
& 0x1f), &tr
->MD_CA
);
595 while (tc_readl(&tr
->MD_CA
) & MD_CA_Busy
) {
596 if (time_after(jiffies
, timeout
))
600 return tc_readl(&tr
->MD_Data
) & 0xffff;
603 static int tc_mdio_write(struct mii_bus
*bus
, int mii_id
, int regnum
, u16 val
)
605 struct net_device
*dev
= bus
->priv
;
606 struct tc35815_regs __iomem
*tr
=
607 (struct tc35815_regs __iomem
*)dev
->base_addr
;
608 unsigned long timeout
= jiffies
+ 10;
610 tc_writel(val
, &tr
->MD_Data
);
611 tc_writel(MD_CA_Busy
| MD_CA_Wr
| (mii_id
<< 5) | (regnum
& 0x1f),
613 while (tc_readl(&tr
->MD_CA
) & MD_CA_Busy
) {
614 if (time_after(jiffies
, timeout
))
621 static void tc_handle_link_change(struct net_device
*dev
)
623 struct tc35815_local
*lp
= netdev_priv(dev
);
624 struct phy_device
*phydev
= lp
->phy_dev
;
626 int status_change
= 0;
628 spin_lock_irqsave(&lp
->lock
, flags
);
630 (lp
->speed
!= phydev
->speed
|| lp
->duplex
!= phydev
->duplex
)) {
631 struct tc35815_regs __iomem
*tr
=
632 (struct tc35815_regs __iomem
*)dev
->base_addr
;
635 reg
= tc_readl(&tr
->MAC_Ctl
);
637 tc_writel(reg
, &tr
->MAC_Ctl
);
638 if (phydev
->duplex
== DUPLEX_FULL
)
642 tc_writel(reg
, &tr
->MAC_Ctl
);
644 tc_writel(reg
, &tr
->MAC_Ctl
);
647 * TX4939 PCFG.SPEEDn bit will be changed on
648 * NETDEV_CHANGE event.
651 #if !defined(NO_CHECK_CARRIER) && defined(WORKAROUND_LOSTCAR)
653 * WORKAROUND: enable LostCrS only if half duplex
655 * (TX4939 does not have EnLCarr)
657 if (phydev
->duplex
== DUPLEX_HALF
&&
658 lp
->chiptype
!= TC35815_TX4939
)
659 tc_writel(tc_readl(&tr
->Tx_Ctl
) | Tx_EnLCarr
,
663 lp
->speed
= phydev
->speed
;
664 lp
->duplex
= phydev
->duplex
;
668 if (phydev
->link
!= lp
->link
) {
670 #ifdef WORKAROUND_100HALF_PROMISC
671 /* delayed promiscuous enabling */
672 if (dev
->flags
& IFF_PROMISC
)
673 tc35815_set_multicast_list(dev
);
679 lp
->link
= phydev
->link
;
683 spin_unlock_irqrestore(&lp
->lock
, flags
);
685 if (status_change
&& netif_msg_link(lp
)) {
686 phy_print_status(phydev
);
689 "%s: MII BMCR %04x BMSR %04x LPA %04x\n",
691 phy_read(phydev
, MII_BMCR
),
692 phy_read(phydev
, MII_BMSR
),
693 phy_read(phydev
, MII_LPA
));
698 static int tc_mii_probe(struct net_device
*dev
)
700 struct tc35815_local
*lp
= netdev_priv(dev
);
701 struct phy_device
*phydev
= NULL
;
705 /* find the first phy */
706 for (phy_addr
= 0; phy_addr
< PHY_MAX_ADDR
; phy_addr
++) {
707 if (lp
->mii_bus
.phy_map
[phy_addr
]) {
709 printk(KERN_ERR
"%s: multiple PHYs found\n",
713 phydev
= lp
->mii_bus
.phy_map
[phy_addr
];
719 printk(KERN_ERR
"%s: no PHY found\n", dev
->name
);
723 /* attach the mac to the phy */
724 phydev
= phy_connect(dev
, phydev
->dev
.bus_id
,
725 &tc_handle_link_change
, 0,
726 lp
->chiptype
== TC35815_TX4939
?
727 PHY_INTERFACE_MODE_RMII
: PHY_INTERFACE_MODE_MII
);
728 if (IS_ERR(phydev
)) {
729 printk(KERN_ERR
"%s: Could not attach to PHY\n", dev
->name
);
730 return PTR_ERR(phydev
);
732 printk(KERN_INFO
"%s: attached PHY driver [%s] "
733 "(mii_bus:phy_addr=%s, id=%x)\n",
734 dev
->name
, phydev
->drv
->name
, phydev
->dev
.bus_id
,
737 /* mask with MAC supported features */
738 phydev
->supported
&= PHY_BASIC_FEATURES
;
740 if (options
.speed
== 10)
741 dropmask
|= SUPPORTED_100baseT_Half
| SUPPORTED_100baseT_Full
;
742 else if (options
.speed
== 100)
743 dropmask
|= SUPPORTED_10baseT_Half
| SUPPORTED_10baseT_Full
;
744 if (options
.duplex
== 1)
745 dropmask
|= SUPPORTED_10baseT_Full
| SUPPORTED_100baseT_Full
;
746 else if (options
.duplex
== 2)
747 dropmask
|= SUPPORTED_10baseT_Half
| SUPPORTED_100baseT_Half
;
748 phydev
->supported
&= ~dropmask
;
749 phydev
->advertising
= phydev
->supported
;
754 lp
->phy_dev
= phydev
;
759 static int tc_mii_init(struct net_device
*dev
)
761 struct tc35815_local
*lp
= netdev_priv(dev
);
765 lp
->mii_bus
.name
= "tc35815_mii_bus";
766 lp
->mii_bus
.read
= tc_mdio_read
;
767 lp
->mii_bus
.write
= tc_mdio_write
;
768 snprintf(lp
->mii_bus
.id
, MII_BUS_ID_SIZE
, "%x",
769 (lp
->pci_dev
->bus
->number
<< 8) | lp
->pci_dev
->devfn
);
770 lp
->mii_bus
.priv
= dev
;
771 lp
->mii_bus
.dev
= &lp
->pci_dev
->dev
;
772 lp
->mii_bus
.irq
= kmalloc(sizeof(int) * PHY_MAX_ADDR
, GFP_KERNEL
);
773 if (!lp
->mii_bus
.irq
) {
778 for (i
= 0; i
< PHY_MAX_ADDR
; i
++)
779 lp
->mii_bus
.irq
[i
] = PHY_POLL
;
781 err
= mdiobus_register(&lp
->mii_bus
);
783 goto err_out_free_mdio_irq
;
784 err
= tc_mii_probe(dev
);
786 goto err_out_unregister_bus
;
789 err_out_unregister_bus
:
790 mdiobus_unregister(&lp
->mii_bus
);
791 err_out_free_mdio_irq
:
792 kfree(lp
->mii_bus
.irq
);
797 #ifdef CONFIG_CPU_TX49XX
799 * Find a platform_device providing a MAC address. The platform code
800 * should provide a "tc35815-mac" device with a MAC address in its
803 static int __devinit
tc35815_mac_match(struct device
*dev
, void *data
)
805 struct platform_device
*plat_dev
= to_platform_device(dev
);
806 struct pci_dev
*pci_dev
= data
;
807 unsigned int id
= pci_dev
->irq
;
808 return !strcmp(plat_dev
->name
, "tc35815-mac") && plat_dev
->id
== id
;
811 static int __devinit
tc35815_read_plat_dev_addr(struct net_device
*dev
)
813 struct tc35815_local
*lp
= netdev_priv(dev
);
814 struct device
*pd
= bus_find_device(&platform_bus_type
, NULL
,
815 lp
->pci_dev
, tc35815_mac_match
);
817 if (pd
->platform_data
)
818 memcpy(dev
->dev_addr
, pd
->platform_data
, ETH_ALEN
);
820 return is_valid_ether_addr(dev
->dev_addr
) ? 0 : -ENODEV
;
825 static int __devinit
tc35815_read_plat_dev_addr(struct net_device
*dev
)
831 static int __devinit
tc35815_init_dev_addr(struct net_device
*dev
)
833 struct tc35815_regs __iomem
*tr
=
834 (struct tc35815_regs __iomem
*)dev
->base_addr
;
837 while (tc_readl(&tr
->PROM_Ctl
) & PROM_Busy
)
839 for (i
= 0; i
< 6; i
+= 2) {
841 tc_writel(PROM_Busy
| PROM_Read
| (i
/ 2 + 2), &tr
->PROM_Ctl
);
842 while (tc_readl(&tr
->PROM_Ctl
) & PROM_Busy
)
844 data
= tc_readl(&tr
->PROM_Data
);
845 dev
->dev_addr
[i
] = data
& 0xff;
846 dev
->dev_addr
[i
+1] = data
>> 8;
848 if (!is_valid_ether_addr(dev
->dev_addr
))
849 return tc35815_read_plat_dev_addr(dev
);
853 static int __devinit
tc35815_init_one(struct pci_dev
*pdev
,
854 const struct pci_device_id
*ent
)
856 void __iomem
*ioaddr
= NULL
;
857 struct net_device
*dev
;
858 struct tc35815_local
*lp
;
860 DECLARE_MAC_BUF(mac
);
862 static int printed_version
;
863 if (!printed_version
++) {
865 dev_printk(KERN_DEBUG
, &pdev
->dev
,
866 "speed:%d duplex:%d\n",
867 options
.speed
, options
.duplex
);
871 dev_warn(&pdev
->dev
, "no IRQ assigned.\n");
875 /* dev zeroed in alloc_etherdev */
876 dev
= alloc_etherdev(sizeof(*lp
));
878 dev_err(&pdev
->dev
, "unable to alloc new ethernet\n");
881 SET_NETDEV_DEV(dev
, &pdev
->dev
);
882 lp
= netdev_priv(dev
);
885 /* enable device (incl. PCI PM wakeup), and bus-mastering */
886 rc
= pcim_enable_device(pdev
);
889 rc
= pcim_iomap_regions(pdev
, 1 << 1, MODNAME
);
892 pci_set_master(pdev
);
893 ioaddr
= pcim_iomap_table(pdev
)[1];
895 /* Initialize the device structure. */
896 dev
->open
= tc35815_open
;
897 dev
->hard_start_xmit
= tc35815_send_packet
;
898 dev
->stop
= tc35815_close
;
899 dev
->get_stats
= tc35815_get_stats
;
900 dev
->set_multicast_list
= tc35815_set_multicast_list
;
901 dev
->do_ioctl
= tc35815_ioctl
;
902 dev
->ethtool_ops
= &tc35815_ethtool_ops
;
903 dev
->tx_timeout
= tc35815_tx_timeout
;
904 dev
->watchdog_timeo
= TC35815_TX_TIMEOUT
;
906 netif_napi_add(dev
, &lp
->napi
, tc35815_poll
, NAPI_WEIGHT
);
908 #ifdef CONFIG_NET_POLL_CONTROLLER
909 dev
->poll_controller
= tc35815_poll_controller
;
912 dev
->irq
= pdev
->irq
;
913 dev
->base_addr
= (unsigned long)ioaddr
;
915 INIT_WORK(&lp
->restart_work
, tc35815_restart_work
);
916 spin_lock_init(&lp
->lock
);
918 lp
->chiptype
= ent
->driver_data
;
920 lp
->msg_enable
= NETIF_MSG_TX_ERR
| NETIF_MSG_HW
| NETIF_MSG_DRV
| NETIF_MSG_LINK
;
921 pci_set_drvdata(pdev
, dev
);
923 /* Soft reset the chip. */
924 tc35815_chip_reset(dev
);
926 /* Retrieve the ethernet address. */
927 if (tc35815_init_dev_addr(dev
)) {
928 dev_warn(&pdev
->dev
, "not valid ether addr\n");
929 random_ether_addr(dev
->dev_addr
);
932 rc
= register_netdev(dev
);
936 memcpy(dev
->perm_addr
, dev
->dev_addr
, dev
->addr_len
);
937 printk(KERN_INFO
"%s: %s at 0x%lx, %s, IRQ %d\n",
939 chip_info
[ent
->driver_data
].name
,
941 print_mac(mac
, dev
->dev_addr
),
944 rc
= tc_mii_init(dev
);
946 goto err_out_unregister
;
951 unregister_netdev(dev
);
958 static void __devexit
tc35815_remove_one(struct pci_dev
*pdev
)
960 struct net_device
*dev
= pci_get_drvdata(pdev
);
961 struct tc35815_local
*lp
= netdev_priv(dev
);
963 phy_disconnect(lp
->phy_dev
);
964 mdiobus_unregister(&lp
->mii_bus
);
965 kfree(lp
->mii_bus
.irq
);
966 unregister_netdev(dev
);
968 pci_set_drvdata(pdev
, NULL
);
972 tc35815_init_queues(struct net_device
*dev
)
974 struct tc35815_local
*lp
= netdev_priv(dev
);
976 unsigned long fd_addr
;
979 BUG_ON(sizeof(struct FDesc
) +
980 sizeof(struct BDesc
) * RX_BUF_NUM
+
981 sizeof(struct FDesc
) * RX_FD_NUM
+
982 sizeof(struct TxFD
) * TX_FD_NUM
>
983 PAGE_SIZE
* FD_PAGE_NUM
);
985 lp
->fd_buf
= pci_alloc_consistent(lp
->pci_dev
,
986 PAGE_SIZE
* FD_PAGE_NUM
,
990 for (i
= 0; i
< RX_BUF_NUM
; i
++) {
991 #ifdef TC35815_USE_PACKEDBUFFER
993 alloc_rxbuf_page(lp
->pci_dev
,
994 &lp
->data_buf_dma
[i
]);
995 if (!lp
->data_buf
[i
]) {
997 free_rxbuf_page(lp
->pci_dev
,
999 lp
->data_buf_dma
[i
]);
1000 lp
->data_buf
[i
] = NULL
;
1002 pci_free_consistent(lp
->pci_dev
,
1003 PAGE_SIZE
* FD_PAGE_NUM
,
1010 lp
->rx_skbs
[i
].skb
=
1011 alloc_rxbuf_skb(dev
, lp
->pci_dev
,
1012 &lp
->rx_skbs
[i
].skb_dma
);
1013 if (!lp
->rx_skbs
[i
].skb
) {
1015 free_rxbuf_skb(lp
->pci_dev
,
1017 lp
->rx_skbs
[i
].skb_dma
);
1018 lp
->rx_skbs
[i
].skb
= NULL
;
1020 pci_free_consistent(lp
->pci_dev
,
1021 PAGE_SIZE
* FD_PAGE_NUM
,
1029 printk(KERN_DEBUG
"%s: FD buf %p DataBuf",
1030 dev
->name
, lp
->fd_buf
);
1031 #ifdef TC35815_USE_PACKEDBUFFER
1033 for (i
= 0; i
< RX_BUF_NUM
; i
++)
1034 printk(" %p", lp
->data_buf
[i
]);
1038 for (i
= 0; i
< FD_PAGE_NUM
; i
++)
1039 clear_page((void *)((unsigned long)lp
->fd_buf
+
1042 fd_addr
= (unsigned long)lp
->fd_buf
;
1044 /* Free Descriptors (for Receive) */
1045 lp
->rfd_base
= (struct RxFD
*)fd_addr
;
1046 fd_addr
+= sizeof(struct RxFD
) * RX_FD_NUM
;
1047 for (i
= 0; i
< RX_FD_NUM
; i
++)
1048 lp
->rfd_base
[i
].fd
.FDCtl
= cpu_to_le32(FD_CownsFD
);
1049 lp
->rfd_cur
= lp
->rfd_base
;
1050 lp
->rfd_limit
= (struct RxFD
*)fd_addr
- (RX_FD_RESERVE
+ 1);
1052 /* Transmit Descriptors */
1053 lp
->tfd_base
= (struct TxFD
*)fd_addr
;
1054 fd_addr
+= sizeof(struct TxFD
) * TX_FD_NUM
;
1055 for (i
= 0; i
< TX_FD_NUM
; i
++) {
1056 lp
->tfd_base
[i
].fd
.FDNext
= cpu_to_le32(fd_virt_to_bus(lp
, &lp
->tfd_base
[i
+1]));
1057 lp
->tfd_base
[i
].fd
.FDSystem
= cpu_to_le32(0xffffffff);
1058 lp
->tfd_base
[i
].fd
.FDCtl
= cpu_to_le32(0);
1060 lp
->tfd_base
[TX_FD_NUM
-1].fd
.FDNext
= cpu_to_le32(fd_virt_to_bus(lp
, &lp
->tfd_base
[0]));
1064 /* Buffer List (for Receive) */
1065 lp
->fbl_ptr
= (struct FrFD
*)fd_addr
;
1066 lp
->fbl_ptr
->fd
.FDNext
= cpu_to_le32(fd_virt_to_bus(lp
, lp
->fbl_ptr
));
1067 lp
->fbl_ptr
->fd
.FDCtl
= cpu_to_le32(RX_BUF_NUM
| FD_CownsFD
);
1068 #ifndef TC35815_USE_PACKEDBUFFER
1070 * move all allocated skbs to head of rx_skbs[] array.
1071 * fbl_count mighe not be RX_BUF_NUM if alloc_rxbuf_skb() in
1072 * tc35815_rx() had failed.
1075 for (i
= 0; i
< RX_BUF_NUM
; i
++) {
1076 if (lp
->rx_skbs
[i
].skb
) {
1077 if (i
!= lp
->fbl_count
) {
1078 lp
->rx_skbs
[lp
->fbl_count
].skb
=
1080 lp
->rx_skbs
[lp
->fbl_count
].skb_dma
=
1081 lp
->rx_skbs
[i
].skb_dma
;
1087 for (i
= 0; i
< RX_BUF_NUM
; i
++) {
1088 #ifdef TC35815_USE_PACKEDBUFFER
1089 lp
->fbl_ptr
->bd
[i
].BuffData
= cpu_to_le32(lp
->data_buf_dma
[i
]);
1091 if (i
>= lp
->fbl_count
) {
1092 lp
->fbl_ptr
->bd
[i
].BuffData
= 0;
1093 lp
->fbl_ptr
->bd
[i
].BDCtl
= 0;
1096 lp
->fbl_ptr
->bd
[i
].BuffData
=
1097 cpu_to_le32(lp
->rx_skbs
[i
].skb_dma
);
1099 /* BDID is index of FrFD.bd[] */
1100 lp
->fbl_ptr
->bd
[i
].BDCtl
=
1101 cpu_to_le32(BD_CownsBD
| (i
<< BD_RxBDID_SHIFT
) |
1104 #ifdef TC35815_USE_PACKEDBUFFER
1108 printk(KERN_DEBUG
"%s: TxFD %p RxFD %p FrFD %p\n",
1109 dev
->name
, lp
->tfd_base
, lp
->rfd_base
, lp
->fbl_ptr
);
1114 tc35815_clear_queues(struct net_device
*dev
)
1116 struct tc35815_local
*lp
= netdev_priv(dev
);
1119 for (i
= 0; i
< TX_FD_NUM
; i
++) {
1120 u32 fdsystem
= le32_to_cpu(lp
->tfd_base
[i
].fd
.FDSystem
);
1121 struct sk_buff
*skb
=
1122 fdsystem
!= 0xffffffff ?
1123 lp
->tx_skbs
[fdsystem
].skb
: NULL
;
1125 if (lp
->tx_skbs
[i
].skb
!= skb
) {
1126 printk("%s: tx_skbs mismatch(%d).\n", dev
->name
, i
);
1130 BUG_ON(lp
->tx_skbs
[i
].skb
!= skb
);
1133 pci_unmap_single(lp
->pci_dev
, lp
->tx_skbs
[i
].skb_dma
, skb
->len
, PCI_DMA_TODEVICE
);
1134 lp
->tx_skbs
[i
].skb
= NULL
;
1135 lp
->tx_skbs
[i
].skb_dma
= 0;
1136 dev_kfree_skb_any(skb
);
1138 lp
->tfd_base
[i
].fd
.FDSystem
= cpu_to_le32(0xffffffff);
1141 tc35815_init_queues(dev
);
1145 tc35815_free_queues(struct net_device
*dev
)
1147 struct tc35815_local
*lp
= netdev_priv(dev
);
1151 for (i
= 0; i
< TX_FD_NUM
; i
++) {
1152 u32 fdsystem
= le32_to_cpu(lp
->tfd_base
[i
].fd
.FDSystem
);
1153 struct sk_buff
*skb
=
1154 fdsystem
!= 0xffffffff ?
1155 lp
->tx_skbs
[fdsystem
].skb
: NULL
;
1157 if (lp
->tx_skbs
[i
].skb
!= skb
) {
1158 printk("%s: tx_skbs mismatch(%d).\n", dev
->name
, i
);
1162 BUG_ON(lp
->tx_skbs
[i
].skb
!= skb
);
1166 pci_unmap_single(lp
->pci_dev
, lp
->tx_skbs
[i
].skb_dma
, skb
->len
, PCI_DMA_TODEVICE
);
1167 lp
->tx_skbs
[i
].skb
= NULL
;
1168 lp
->tx_skbs
[i
].skb_dma
= 0;
1170 lp
->tfd_base
[i
].fd
.FDSystem
= cpu_to_le32(0xffffffff);
1174 lp
->rfd_base
= NULL
;
1175 lp
->rfd_limit
= NULL
;
1179 for (i
= 0; i
< RX_BUF_NUM
; i
++) {
1180 #ifdef TC35815_USE_PACKEDBUFFER
1181 if (lp
->data_buf
[i
]) {
1182 free_rxbuf_page(lp
->pci_dev
,
1183 lp
->data_buf
[i
], lp
->data_buf_dma
[i
]);
1184 lp
->data_buf
[i
] = NULL
;
1187 if (lp
->rx_skbs
[i
].skb
) {
1188 free_rxbuf_skb(lp
->pci_dev
, lp
->rx_skbs
[i
].skb
,
1189 lp
->rx_skbs
[i
].skb_dma
);
1190 lp
->rx_skbs
[i
].skb
= NULL
;
1195 pci_free_consistent(lp
->pci_dev
, PAGE_SIZE
* FD_PAGE_NUM
,
1196 lp
->fd_buf
, lp
->fd_buf_dma
);
1202 dump_txfd(struct TxFD
*fd
)
1204 printk("TxFD(%p): %08x %08x %08x %08x\n", fd
,
1205 le32_to_cpu(fd
->fd
.FDNext
),
1206 le32_to_cpu(fd
->fd
.FDSystem
),
1207 le32_to_cpu(fd
->fd
.FDStat
),
1208 le32_to_cpu(fd
->fd
.FDCtl
));
1210 printk(" %08x %08x",
1211 le32_to_cpu(fd
->bd
.BuffData
),
1212 le32_to_cpu(fd
->bd
.BDCtl
));
1217 dump_rxfd(struct RxFD
*fd
)
1219 int i
, bd_count
= (le32_to_cpu(fd
->fd
.FDCtl
) & FD_BDCnt_MASK
) >> FD_BDCnt_SHIFT
;
1222 printk("RxFD(%p): %08x %08x %08x %08x\n", fd
,
1223 le32_to_cpu(fd
->fd
.FDNext
),
1224 le32_to_cpu(fd
->fd
.FDSystem
),
1225 le32_to_cpu(fd
->fd
.FDStat
),
1226 le32_to_cpu(fd
->fd
.FDCtl
));
1227 if (le32_to_cpu(fd
->fd
.FDCtl
) & FD_CownsFD
)
1230 for (i
= 0; i
< bd_count
; i
++)
1231 printk(" %08x %08x",
1232 le32_to_cpu(fd
->bd
[i
].BuffData
),
1233 le32_to_cpu(fd
->bd
[i
].BDCtl
));
1238 #if defined(DEBUG) || defined(TC35815_USE_PACKEDBUFFER)
1240 dump_frfd(struct FrFD
*fd
)
1243 printk("FrFD(%p): %08x %08x %08x %08x\n", fd
,
1244 le32_to_cpu(fd
->fd
.FDNext
),
1245 le32_to_cpu(fd
->fd
.FDSystem
),
1246 le32_to_cpu(fd
->fd
.FDStat
),
1247 le32_to_cpu(fd
->fd
.FDCtl
));
1249 for (i
= 0; i
< RX_BUF_NUM
; i
++)
1250 printk(" %08x %08x",
1251 le32_to_cpu(fd
->bd
[i
].BuffData
),
1252 le32_to_cpu(fd
->bd
[i
].BDCtl
));
1259 panic_queues(struct net_device
*dev
)
1261 struct tc35815_local
*lp
= netdev_priv(dev
);
1264 printk("TxFD base %p, start %u, end %u\n",
1265 lp
->tfd_base
, lp
->tfd_start
, lp
->tfd_end
);
1266 printk("RxFD base %p limit %p cur %p\n",
1267 lp
->rfd_base
, lp
->rfd_limit
, lp
->rfd_cur
);
1268 printk("FrFD %p\n", lp
->fbl_ptr
);
1269 for (i
= 0; i
< TX_FD_NUM
; i
++)
1270 dump_txfd(&lp
->tfd_base
[i
]);
1271 for (i
= 0; i
< RX_FD_NUM
; i
++) {
1272 int bd_count
= dump_rxfd(&lp
->rfd_base
[i
]);
1273 i
+= (bd_count
+ 1) / 2; /* skip BDs */
1275 dump_frfd(lp
->fbl_ptr
);
1276 panic("%s: Illegal queue state.", dev
->name
);
1280 static void print_eth(const u8
*add
)
1282 DECLARE_MAC_BUF(mac
);
1284 printk(KERN_DEBUG
"print_eth(%p)\n", add
);
1285 printk(KERN_DEBUG
" %s =>", print_mac(mac
, add
+ 6));
1286 printk(KERN_CONT
" %s : %02x%02x\n",
1287 print_mac(mac
, add
), add
[12], add
[13]);
1290 static int tc35815_tx_full(struct net_device
*dev
)
1292 struct tc35815_local
*lp
= netdev_priv(dev
);
1293 return ((lp
->tfd_start
+ 1) % TX_FD_NUM
== lp
->tfd_end
);
1296 static void tc35815_restart(struct net_device
*dev
)
1298 struct tc35815_local
*lp
= netdev_priv(dev
);
1303 phy_write(lp
->phy_dev
, MII_BMCR
, BMCR_RESET
);
1306 if (!(phy_read(lp
->phy_dev
, MII_BMCR
) & BMCR_RESET
))
1311 printk(KERN_ERR
"%s: BMCR reset failed.\n", dev
->name
);
1314 spin_lock_irq(&lp
->lock
);
1315 tc35815_chip_reset(dev
);
1316 tc35815_clear_queues(dev
);
1317 tc35815_chip_init(dev
);
1318 /* Reconfigure CAM again since tc35815_chip_init() initialize it. */
1319 tc35815_set_multicast_list(dev
);
1320 spin_unlock_irq(&lp
->lock
);
1322 netif_wake_queue(dev
);
1325 static void tc35815_restart_work(struct work_struct
*work
)
1327 struct tc35815_local
*lp
=
1328 container_of(work
, struct tc35815_local
, restart_work
);
1329 struct net_device
*dev
= lp
->dev
;
1331 tc35815_restart(dev
);
1334 static void tc35815_schedule_restart(struct net_device
*dev
)
1336 struct tc35815_local
*lp
= netdev_priv(dev
);
1337 struct tc35815_regs __iomem
*tr
=
1338 (struct tc35815_regs __iomem
*)dev
->base_addr
;
1340 /* disable interrupts */
1341 tc_writel(0, &tr
->Int_En
);
1342 tc_writel(tc_readl(&tr
->DMA_Ctl
) | DMA_IntMask
, &tr
->DMA_Ctl
);
1343 schedule_work(&lp
->restart_work
);
1346 static void tc35815_tx_timeout(struct net_device
*dev
)
1348 struct tc35815_regs __iomem
*tr
=
1349 (struct tc35815_regs __iomem
*)dev
->base_addr
;
1351 printk(KERN_WARNING
"%s: transmit timed out, status %#x\n",
1352 dev
->name
, tc_readl(&tr
->Tx_Stat
));
1354 /* Try to restart the adaptor. */
1355 tc35815_schedule_restart(dev
);
1356 dev
->stats
.tx_errors
++;
1360 * Open/initialize the controller. This is called (in the current kernel)
1361 * sometime after booting when the 'ifconfig' program is run.
1363 * This routine should set everything up anew at each open, even
1364 * registers that "should" only need to be set once at boot, so that
1365 * there is non-reboot way to recover if something goes wrong.
1368 tc35815_open(struct net_device
*dev
)
1370 struct tc35815_local
*lp
= netdev_priv(dev
);
1373 * This is used if the interrupt line can turned off (shared).
1374 * See 3c503.c for an example of selecting the IRQ at config-time.
1376 if (request_irq(dev
->irq
, &tc35815_interrupt
, IRQF_SHARED
,
1380 tc35815_chip_reset(dev
);
1382 if (tc35815_init_queues(dev
) != 0) {
1383 free_irq(dev
->irq
, dev
);
1388 napi_enable(&lp
->napi
);
1391 /* Reset the hardware here. Don't forget to set the station address. */
1392 spin_lock_irq(&lp
->lock
);
1393 tc35815_chip_init(dev
);
1394 spin_unlock_irq(&lp
->lock
);
1396 netif_carrier_off(dev
);
1397 /* schedule a link state check */
1398 phy_start(lp
->phy_dev
);
1400 /* We are now ready to accept transmit requeusts from
1401 * the queueing layer of the networking.
1403 netif_start_queue(dev
);
1408 /* This will only be invoked if your driver is _not_ in XOFF state.
1409 * What this means is that you need not check it, and that this
1410 * invariant will hold if you make sure that the netif_*_queue()
1411 * calls are done at the proper times.
1413 static int tc35815_send_packet(struct sk_buff
*skb
, struct net_device
*dev
)
1415 struct tc35815_local
*lp
= netdev_priv(dev
);
1417 unsigned long flags
;
1419 /* If some error occurs while trying to transmit this
1420 * packet, you should return '1' from this function.
1421 * In such a case you _may not_ do anything to the
1422 * SKB, it is still owned by the network queueing
1423 * layer when an error is returned. This means you
1424 * may not modify any SKB fields, you may not free
1428 /* This is the most common case for modern hardware.
1429 * The spinlock protects this code from the TX complete
1430 * hardware interrupt handler. Queue flow control is
1431 * thus managed under this lock as well.
1433 spin_lock_irqsave(&lp
->lock
, flags
);
1435 /* failsafe... (handle txdone now if half of FDs are used) */
1436 if ((lp
->tfd_start
+ TX_FD_NUM
- lp
->tfd_end
) % TX_FD_NUM
>
1438 tc35815_txdone(dev
);
1440 if (netif_msg_pktdata(lp
))
1441 print_eth(skb
->data
);
1443 if (lp
->tx_skbs
[lp
->tfd_start
].skb
) {
1444 printk("%s: tx_skbs conflict.\n", dev
->name
);
1448 BUG_ON(lp
->tx_skbs
[lp
->tfd_start
].skb
);
1450 lp
->tx_skbs
[lp
->tfd_start
].skb
= skb
;
1451 lp
->tx_skbs
[lp
->tfd_start
].skb_dma
= pci_map_single(lp
->pci_dev
, skb
->data
, skb
->len
, PCI_DMA_TODEVICE
);
1454 txfd
= &lp
->tfd_base
[lp
->tfd_start
];
1455 txfd
->bd
.BuffData
= cpu_to_le32(lp
->tx_skbs
[lp
->tfd_start
].skb_dma
);
1456 txfd
->bd
.BDCtl
= cpu_to_le32(skb
->len
);
1457 txfd
->fd
.FDSystem
= cpu_to_le32(lp
->tfd_start
);
1458 txfd
->fd
.FDCtl
= cpu_to_le32(FD_CownsFD
| (1 << FD_BDCnt_SHIFT
));
1460 if (lp
->tfd_start
== lp
->tfd_end
) {
1461 struct tc35815_regs __iomem
*tr
=
1462 (struct tc35815_regs __iomem
*)dev
->base_addr
;
1463 /* Start DMA Transmitter. */
1464 txfd
->fd
.FDNext
|= cpu_to_le32(FD_Next_EOL
);
1466 txfd
->fd
.FDCtl
|= cpu_to_le32(FD_FrmOpt_IntTx
);
1468 if (netif_msg_tx_queued(lp
)) {
1469 printk("%s: starting TxFD.\n", dev
->name
);
1472 tc_writel(fd_virt_to_bus(lp
, txfd
), &tr
->TxFrmPtr
);
1474 txfd
->fd
.FDNext
&= cpu_to_le32(~FD_Next_EOL
);
1475 if (netif_msg_tx_queued(lp
)) {
1476 printk("%s: queueing TxFD.\n", dev
->name
);
1480 lp
->tfd_start
= (lp
->tfd_start
+ 1) % TX_FD_NUM
;
1482 dev
->trans_start
= jiffies
;
1484 /* If we just used up the very last entry in the
1485 * TX ring on this device, tell the queueing
1486 * layer to send no more.
1488 if (tc35815_tx_full(dev
)) {
1489 if (netif_msg_tx_queued(lp
))
1490 printk(KERN_WARNING
"%s: TxFD Exhausted.\n", dev
->name
);
1491 netif_stop_queue(dev
);
1494 /* When the TX completion hw interrupt arrives, this
1495 * is when the transmit statistics are updated.
1498 spin_unlock_irqrestore(&lp
->lock
, flags
);
1502 #define FATAL_ERROR_INT \
1503 (Int_IntPCI | Int_DmParErr | Int_IntNRAbt)
1504 static void tc35815_fatal_error_interrupt(struct net_device
*dev
, u32 status
)
1507 printk(KERN_WARNING
"%s: Fatal Error Intterrupt (%#x):",
1509 if (status
& Int_IntPCI
)
1511 if (status
& Int_DmParErr
)
1512 printk(" DmParErr");
1513 if (status
& Int_IntNRAbt
)
1514 printk(" IntNRAbt");
1517 panic("%s: Too many fatal errors.", dev
->name
);
1518 printk(KERN_WARNING
"%s: Resetting ...\n", dev
->name
);
1519 /* Try to restart the adaptor. */
1520 tc35815_schedule_restart(dev
);
1524 static int tc35815_do_interrupt(struct net_device
*dev
, u32 status
, int limit
)
1526 static int tc35815_do_interrupt(struct net_device
*dev
, u32 status
)
1529 struct tc35815_local
*lp
= netdev_priv(dev
);
1530 struct tc35815_regs __iomem
*tr
=
1531 (struct tc35815_regs __iomem
*)dev
->base_addr
;
1534 /* Fatal errors... */
1535 if (status
& FATAL_ERROR_INT
) {
1536 tc35815_fatal_error_interrupt(dev
, status
);
1539 /* recoverable errors */
1540 if (status
& Int_IntFDAEx
) {
1541 /* disable FDAEx int. (until we make rooms...) */
1542 tc_writel(tc_readl(&tr
->Int_En
) & ~Int_FDAExEn
, &tr
->Int_En
);
1544 "%s: Free Descriptor Area Exhausted (%#x).\n",
1546 dev
->stats
.rx_dropped
++;
1549 if (status
& Int_IntBLEx
) {
1550 /* disable BLEx int. (until we make rooms...) */
1551 tc_writel(tc_readl(&tr
->Int_En
) & ~Int_BLExEn
, &tr
->Int_En
);
1553 "%s: Buffer List Exhausted (%#x).\n",
1555 dev
->stats
.rx_dropped
++;
1558 if (status
& Int_IntExBD
) {
1560 "%s: Excessive Buffer Descriptiors (%#x).\n",
1562 dev
->stats
.rx_length_errors
++;
1566 /* normal notification */
1567 if (status
& Int_IntMacRx
) {
1568 /* Got a packet(s). */
1570 ret
= tc35815_rx(dev
, limit
);
1575 lp
->lstats
.rx_ints
++;
1577 if (status
& Int_IntMacTx
) {
1578 /* Transmit complete. */
1579 lp
->lstats
.tx_ints
++;
1580 tc35815_txdone(dev
);
1581 netif_wake_queue(dev
);
1588 * The typical workload of the driver:
1589 * Handle the network interface interrupts.
1591 static irqreturn_t
tc35815_interrupt(int irq
, void *dev_id
)
1593 struct net_device
*dev
= dev_id
;
1594 struct tc35815_local
*lp
= netdev_priv(dev
);
1595 struct tc35815_regs __iomem
*tr
=
1596 (struct tc35815_regs __iomem
*)dev
->base_addr
;
1598 u32 dmactl
= tc_readl(&tr
->DMA_Ctl
);
1600 if (!(dmactl
& DMA_IntMask
)) {
1601 /* disable interrupts */
1602 tc_writel(dmactl
| DMA_IntMask
, &tr
->DMA_Ctl
);
1603 if (netif_rx_schedule_prep(dev
, &lp
->napi
))
1604 __netif_rx_schedule(dev
, &lp
->napi
);
1606 printk(KERN_ERR
"%s: interrupt taken in poll\n",
1610 (void)tc_readl(&tr
->Int_Src
); /* flush */
1618 spin_lock(&lp
->lock
);
1619 status
= tc_readl(&tr
->Int_Src
);
1620 tc_writel(status
, &tr
->Int_Src
); /* write to clear */
1621 handled
= tc35815_do_interrupt(dev
, status
);
1622 (void)tc_readl(&tr
->Int_Src
); /* flush */
1623 spin_unlock(&lp
->lock
);
1624 return IRQ_RETVAL(handled
>= 0);
1625 #endif /* TC35815_NAPI */
1628 #ifdef CONFIG_NET_POLL_CONTROLLER
1629 static void tc35815_poll_controller(struct net_device
*dev
)
1631 disable_irq(dev
->irq
);
1632 tc35815_interrupt(dev
->irq
, dev
);
1633 enable_irq(dev
->irq
);
1637 /* We have a good packet(s), get it/them out of the buffers. */
1640 tc35815_rx(struct net_device
*dev
, int limit
)
1643 tc35815_rx(struct net_device
*dev
)
1646 struct tc35815_local
*lp
= netdev_priv(dev
);
1649 int buf_free_count
= 0;
1650 int fd_free_count
= 0;
1655 while (!((fdctl
= le32_to_cpu(lp
->rfd_cur
->fd
.FDCtl
)) & FD_CownsFD
)) {
1656 int status
= le32_to_cpu(lp
->rfd_cur
->fd
.FDStat
);
1657 int pkt_len
= fdctl
& FD_FDLength_MASK
;
1658 int bd_count
= (fdctl
& FD_BDCnt_MASK
) >> FD_BDCnt_SHIFT
;
1660 struct RxFD
*next_rfd
;
1662 #if (RX_CTL_CMD & Rx_StripCRC) == 0
1666 if (netif_msg_rx_status(lp
))
1667 dump_rxfd(lp
->rfd_cur
);
1668 if (status
& Rx_Good
) {
1669 struct sk_buff
*skb
;
1670 unsigned char *data
;
1672 #ifdef TC35815_USE_PACKEDBUFFER
1680 #ifdef TC35815_USE_PACKEDBUFFER
1681 BUG_ON(bd_count
> 2);
1682 skb
= dev_alloc_skb(pkt_len
+ 2); /* +2: for reserve */
1684 printk(KERN_NOTICE
"%s: Memory squeeze, dropping packet.\n",
1686 dev
->stats
.rx_dropped
++;
1689 skb_reserve(skb
, 2); /* 16 bit alignment */
1691 data
= skb_put(skb
, pkt_len
);
1693 /* copy from receive buffer */
1696 while (offset
< pkt_len
&& cur_bd
< bd_count
) {
1697 int len
= le32_to_cpu(lp
->rfd_cur
->bd
[cur_bd
].BDCtl
) &
1699 dma_addr_t dma
= le32_to_cpu(lp
->rfd_cur
->bd
[cur_bd
].BuffData
);
1700 void *rxbuf
= rxbuf_bus_to_virt(lp
, dma
);
1701 if (offset
+ len
> pkt_len
)
1702 len
= pkt_len
- offset
;
1703 #ifdef TC35815_DMA_SYNC_ONDEMAND
1704 pci_dma_sync_single_for_cpu(lp
->pci_dev
,
1706 PCI_DMA_FROMDEVICE
);
1708 memcpy(data
+ offset
, rxbuf
, len
);
1709 #ifdef TC35815_DMA_SYNC_ONDEMAND
1710 pci_dma_sync_single_for_device(lp
->pci_dev
,
1712 PCI_DMA_FROMDEVICE
);
1717 #else /* TC35815_USE_PACKEDBUFFER */
1718 BUG_ON(bd_count
> 1);
1719 cur_bd
= (le32_to_cpu(lp
->rfd_cur
->bd
[0].BDCtl
)
1720 & BD_RxBDID_MASK
) >> BD_RxBDID_SHIFT
;
1722 if (cur_bd
>= RX_BUF_NUM
) {
1723 printk("%s: invalid BDID.\n", dev
->name
);
1726 BUG_ON(lp
->rx_skbs
[cur_bd
].skb_dma
!=
1727 (le32_to_cpu(lp
->rfd_cur
->bd
[0].BuffData
) & ~3));
1728 if (!lp
->rx_skbs
[cur_bd
].skb
) {
1729 printk("%s: NULL skb.\n", dev
->name
);
1733 BUG_ON(cur_bd
>= RX_BUF_NUM
);
1735 skb
= lp
->rx_skbs
[cur_bd
].skb
;
1736 prefetch(skb
->data
);
1737 lp
->rx_skbs
[cur_bd
].skb
= NULL
;
1738 pci_unmap_single(lp
->pci_dev
,
1739 lp
->rx_skbs
[cur_bd
].skb_dma
,
1740 RX_BUF_SIZE
, PCI_DMA_FROMDEVICE
);
1741 if (!HAVE_DMA_RXALIGN(lp
))
1742 memmove(skb
->data
, skb
->data
- 2, pkt_len
);
1743 data
= skb_put(skb
, pkt_len
);
1744 #endif /* TC35815_USE_PACKEDBUFFER */
1745 if (netif_msg_pktdata(lp
))
1747 skb
->protocol
= eth_type_trans(skb
, dev
);
1749 netif_receive_skb(skb
);
1754 dev
->last_rx
= jiffies
;
1755 dev
->stats
.rx_packets
++;
1756 dev
->stats
.rx_bytes
+= pkt_len
;
1758 dev
->stats
.rx_errors
++;
1759 printk(KERN_DEBUG
"%s: Rx error (status %x)\n",
1760 dev
->name
, status
& Rx_Stat_Mask
);
1761 /* WORKAROUND: LongErr and CRCErr means Overflow. */
1762 if ((status
& Rx_LongErr
) && (status
& Rx_CRCErr
)) {
1763 status
&= ~(Rx_LongErr
|Rx_CRCErr
);
1766 if (status
& Rx_LongErr
)
1767 dev
->stats
.rx_length_errors
++;
1768 if (status
& Rx_Over
)
1769 dev
->stats
.rx_fifo_errors
++;
1770 if (status
& Rx_CRCErr
)
1771 dev
->stats
.rx_crc_errors
++;
1772 if (status
& Rx_Align
)
1773 dev
->stats
.rx_frame_errors
++;
1777 /* put Free Buffer back to controller */
1778 int bdctl
= le32_to_cpu(lp
->rfd_cur
->bd
[bd_count
- 1].BDCtl
);
1780 (bdctl
& BD_RxBDID_MASK
) >> BD_RxBDID_SHIFT
;
1782 if (id
>= RX_BUF_NUM
) {
1783 printk("%s: invalid BDID.\n", dev
->name
);
1787 BUG_ON(id
>= RX_BUF_NUM
);
1789 /* free old buffers */
1790 #ifdef TC35815_USE_PACKEDBUFFER
1791 while (lp
->fbl_curid
!= id
)
1794 while (lp
->fbl_count
< RX_BUF_NUM
)
1797 #ifdef TC35815_USE_PACKEDBUFFER
1798 unsigned char curid
= lp
->fbl_curid
;
1800 unsigned char curid
=
1801 (id
+ 1 + lp
->fbl_count
) % RX_BUF_NUM
;
1803 struct BDesc
*bd
= &lp
->fbl_ptr
->bd
[curid
];
1805 bdctl
= le32_to_cpu(bd
->BDCtl
);
1806 if (bdctl
& BD_CownsBD
) {
1807 printk("%s: Freeing invalid BD.\n",
1812 /* pass BD to controller */
1813 #ifndef TC35815_USE_PACKEDBUFFER
1814 if (!lp
->rx_skbs
[curid
].skb
) {
1815 lp
->rx_skbs
[curid
].skb
=
1816 alloc_rxbuf_skb(dev
,
1818 &lp
->rx_skbs
[curid
].skb_dma
);
1819 if (!lp
->rx_skbs
[curid
].skb
)
1820 break; /* try on next reception */
1821 bd
->BuffData
= cpu_to_le32(lp
->rx_skbs
[curid
].skb_dma
);
1823 #endif /* TC35815_USE_PACKEDBUFFER */
1824 /* Note: BDLength was modified by chip. */
1825 bd
->BDCtl
= cpu_to_le32(BD_CownsBD
|
1826 (curid
<< BD_RxBDID_SHIFT
) |
1828 #ifdef TC35815_USE_PACKEDBUFFER
1829 lp
->fbl_curid
= (curid
+ 1) % RX_BUF_NUM
;
1830 if (netif_msg_rx_status(lp
)) {
1831 printk("%s: Entering new FBD %d\n",
1832 dev
->name
, lp
->fbl_curid
);
1833 dump_frfd(lp
->fbl_ptr
);
1842 /* put RxFD back to controller */
1844 next_rfd
= fd_bus_to_virt(lp
,
1845 le32_to_cpu(lp
->rfd_cur
->fd
.FDNext
));
1846 if (next_rfd
< lp
->rfd_base
|| next_rfd
> lp
->rfd_limit
) {
1847 printk("%s: RxFD FDNext invalid.\n", dev
->name
);
1851 for (i
= 0; i
< (bd_count
+ 1) / 2 + 1; i
++) {
1852 /* pass FD to controller */
1854 lp
->rfd_cur
->fd
.FDNext
= cpu_to_le32(0xdeaddead);
1856 lp
->rfd_cur
->fd
.FDNext
= cpu_to_le32(FD_Next_EOL
);
1858 lp
->rfd_cur
->fd
.FDCtl
= cpu_to_le32(FD_CownsFD
);
1862 if (lp
->rfd_cur
> lp
->rfd_limit
)
1863 lp
->rfd_cur
= lp
->rfd_base
;
1865 if (lp
->rfd_cur
!= next_rfd
)
1866 printk("rfd_cur = %p, next_rfd %p\n",
1867 lp
->rfd_cur
, next_rfd
);
1871 /* re-enable BL/FDA Exhaust interrupts. */
1872 if (fd_free_count
) {
1873 struct tc35815_regs __iomem
*tr
=
1874 (struct tc35815_regs __iomem
*)dev
->base_addr
;
1875 u32 en
, en_old
= tc_readl(&tr
->Int_En
);
1876 en
= en_old
| Int_FDAExEn
;
1880 tc_writel(en
, &tr
->Int_En
);
1888 static int tc35815_poll(struct napi_struct
*napi
, int budget
)
1890 struct tc35815_local
*lp
= container_of(napi
, struct tc35815_local
, napi
);
1891 struct net_device
*dev
= lp
->dev
;
1892 struct tc35815_regs __iomem
*tr
=
1893 (struct tc35815_regs __iomem
*)dev
->base_addr
;
1894 int received
= 0, handled
;
1897 spin_lock(&lp
->lock
);
1898 status
= tc_readl(&tr
->Int_Src
);
1900 tc_writel(status
, &tr
->Int_Src
); /* write to clear */
1902 handled
= tc35815_do_interrupt(dev
, status
, limit
);
1904 received
+= handled
;
1905 if (received
>= budget
)
1908 status
= tc_readl(&tr
->Int_Src
);
1910 spin_unlock(&lp
->lock
);
1912 if (received
< budget
) {
1913 netif_rx_complete(dev
, napi
);
1914 /* enable interrupts */
1915 tc_writel(tc_readl(&tr
->DMA_Ctl
) & ~DMA_IntMask
, &tr
->DMA_Ctl
);
1921 #ifdef NO_CHECK_CARRIER
1922 #define TX_STA_ERR (Tx_ExColl|Tx_Under|Tx_Defer|Tx_LateColl|Tx_TxPar|Tx_SQErr)
1924 #define TX_STA_ERR (Tx_ExColl|Tx_Under|Tx_Defer|Tx_NCarr|Tx_LateColl|Tx_TxPar|Tx_SQErr)
1928 tc35815_check_tx_stat(struct net_device
*dev
, int status
)
1930 struct tc35815_local
*lp
= netdev_priv(dev
);
1931 const char *msg
= NULL
;
1933 /* count collisions */
1934 if (status
& Tx_ExColl
)
1935 dev
->stats
.collisions
+= 16;
1936 if (status
& Tx_TxColl_MASK
)
1937 dev
->stats
.collisions
+= status
& Tx_TxColl_MASK
;
1939 #ifndef NO_CHECK_CARRIER
1940 /* TX4939 does not have NCarr */
1941 if (lp
->chiptype
== TC35815_TX4939
)
1942 status
&= ~Tx_NCarr
;
1943 #ifdef WORKAROUND_LOSTCAR
1944 /* WORKAROUND: ignore LostCrS in full duplex operation */
1945 if (!lp
->link
|| lp
->duplex
== DUPLEX_FULL
)
1946 status
&= ~Tx_NCarr
;
1950 if (!(status
& TX_STA_ERR
)) {
1952 dev
->stats
.tx_packets
++;
1956 dev
->stats
.tx_errors
++;
1957 if (status
& Tx_ExColl
) {
1958 dev
->stats
.tx_aborted_errors
++;
1959 msg
= "Excessive Collision.";
1961 if (status
& Tx_Under
) {
1962 dev
->stats
.tx_fifo_errors
++;
1963 msg
= "Tx FIFO Underrun.";
1964 if (lp
->lstats
.tx_underrun
< TX_THRESHOLD_KEEP_LIMIT
) {
1965 lp
->lstats
.tx_underrun
++;
1966 if (lp
->lstats
.tx_underrun
>= TX_THRESHOLD_KEEP_LIMIT
) {
1967 struct tc35815_regs __iomem
*tr
=
1968 (struct tc35815_regs __iomem
*)dev
->base_addr
;
1969 tc_writel(TX_THRESHOLD_MAX
, &tr
->TxThrsh
);
1970 msg
= "Tx FIFO Underrun.Change Tx threshold to max.";
1974 if (status
& Tx_Defer
) {
1975 dev
->stats
.tx_fifo_errors
++;
1976 msg
= "Excessive Deferral.";
1978 #ifndef NO_CHECK_CARRIER
1979 if (status
& Tx_NCarr
) {
1980 dev
->stats
.tx_carrier_errors
++;
1981 msg
= "Lost Carrier Sense.";
1984 if (status
& Tx_LateColl
) {
1985 dev
->stats
.tx_aborted_errors
++;
1986 msg
= "Late Collision.";
1988 if (status
& Tx_TxPar
) {
1989 dev
->stats
.tx_fifo_errors
++;
1990 msg
= "Transmit Parity Error.";
1992 if (status
& Tx_SQErr
) {
1993 dev
->stats
.tx_heartbeat_errors
++;
1994 msg
= "Signal Quality Error.";
1996 if (msg
&& netif_msg_tx_err(lp
))
1997 printk(KERN_WARNING
"%s: %s (%#x)\n", dev
->name
, msg
, status
);
2000 /* This handles TX complete events posted by the device
2004 tc35815_txdone(struct net_device
*dev
)
2006 struct tc35815_local
*lp
= netdev_priv(dev
);
2010 txfd
= &lp
->tfd_base
[lp
->tfd_end
];
2011 while (lp
->tfd_start
!= lp
->tfd_end
&&
2012 !((fdctl
= le32_to_cpu(txfd
->fd
.FDCtl
)) & FD_CownsFD
)) {
2013 int status
= le32_to_cpu(txfd
->fd
.FDStat
);
2014 struct sk_buff
*skb
;
2015 unsigned long fdnext
= le32_to_cpu(txfd
->fd
.FDNext
);
2016 u32 fdsystem
= le32_to_cpu(txfd
->fd
.FDSystem
);
2018 if (netif_msg_tx_done(lp
)) {
2019 printk("%s: complete TxFD.\n", dev
->name
);
2022 tc35815_check_tx_stat(dev
, status
);
2024 skb
= fdsystem
!= 0xffffffff ?
2025 lp
->tx_skbs
[fdsystem
].skb
: NULL
;
2027 if (lp
->tx_skbs
[lp
->tfd_end
].skb
!= skb
) {
2028 printk("%s: tx_skbs mismatch.\n", dev
->name
);
2032 BUG_ON(lp
->tx_skbs
[lp
->tfd_end
].skb
!= skb
);
2035 dev
->stats
.tx_bytes
+= skb
->len
;
2036 pci_unmap_single(lp
->pci_dev
, lp
->tx_skbs
[lp
->tfd_end
].skb_dma
, skb
->len
, PCI_DMA_TODEVICE
);
2037 lp
->tx_skbs
[lp
->tfd_end
].skb
= NULL
;
2038 lp
->tx_skbs
[lp
->tfd_end
].skb_dma
= 0;
2040 dev_kfree_skb_any(skb
);
2042 dev_kfree_skb_irq(skb
);
2045 txfd
->fd
.FDSystem
= cpu_to_le32(0xffffffff);
2047 lp
->tfd_end
= (lp
->tfd_end
+ 1) % TX_FD_NUM
;
2048 txfd
= &lp
->tfd_base
[lp
->tfd_end
];
2050 if ((fdnext
& ~FD_Next_EOL
) != fd_virt_to_bus(lp
, txfd
)) {
2051 printk("%s: TxFD FDNext invalid.\n", dev
->name
);
2055 if (fdnext
& FD_Next_EOL
) {
2056 /* DMA Transmitter has been stopping... */
2057 if (lp
->tfd_end
!= lp
->tfd_start
) {
2058 struct tc35815_regs __iomem
*tr
=
2059 (struct tc35815_regs __iomem
*)dev
->base_addr
;
2060 int head
= (lp
->tfd_start
+ TX_FD_NUM
- 1) % TX_FD_NUM
;
2061 struct TxFD
*txhead
= &lp
->tfd_base
[head
];
2062 int qlen
= (lp
->tfd_start
+ TX_FD_NUM
2063 - lp
->tfd_end
) % TX_FD_NUM
;
2066 if (!(le32_to_cpu(txfd
->fd
.FDCtl
) & FD_CownsFD
)) {
2067 printk("%s: TxFD FDCtl invalid.\n", dev
->name
);
2071 /* log max queue length */
2072 if (lp
->lstats
.max_tx_qlen
< qlen
)
2073 lp
->lstats
.max_tx_qlen
= qlen
;
2076 /* start DMA Transmitter again */
2077 txhead
->fd
.FDNext
|= cpu_to_le32(FD_Next_EOL
);
2079 txhead
->fd
.FDCtl
|= cpu_to_le32(FD_FrmOpt_IntTx
);
2081 if (netif_msg_tx_queued(lp
)) {
2082 printk("%s: start TxFD on queue.\n",
2086 tc_writel(fd_virt_to_bus(lp
, txfd
), &tr
->TxFrmPtr
);
2092 /* If we had stopped the queue due to a "tx full"
2093 * condition, and space has now been made available,
2094 * wake up the queue.
2096 if (netif_queue_stopped(dev
) && !tc35815_tx_full(dev
))
2097 netif_wake_queue(dev
);
2100 /* The inverse routine to tc35815_open(). */
2102 tc35815_close(struct net_device
*dev
)
2104 struct tc35815_local
*lp
= netdev_priv(dev
);
2106 netif_stop_queue(dev
);
2108 napi_disable(&lp
->napi
);
2111 phy_stop(lp
->phy_dev
);
2112 cancel_work_sync(&lp
->restart_work
);
2114 /* Flush the Tx and disable Rx here. */
2115 tc35815_chip_reset(dev
);
2116 free_irq(dev
->irq
, dev
);
2118 tc35815_free_queues(dev
);
2125 * Get the current statistics.
2126 * This may be called with the card open or closed.
2128 static struct net_device_stats
*tc35815_get_stats(struct net_device
*dev
)
2130 struct tc35815_regs __iomem
*tr
=
2131 (struct tc35815_regs __iomem
*)dev
->base_addr
;
2132 if (netif_running(dev
))
2133 /* Update the statistics from the device registers. */
2134 dev
->stats
.rx_missed_errors
= tc_readl(&tr
->Miss_Cnt
);
2139 static void tc35815_set_cam_entry(struct net_device
*dev
, int index
, unsigned char *addr
)
2141 struct tc35815_local
*lp
= netdev_priv(dev
);
2142 struct tc35815_regs __iomem
*tr
=
2143 (struct tc35815_regs __iomem
*)dev
->base_addr
;
2144 int cam_index
= index
* 6;
2147 DECLARE_MAC_BUF(mac
);
2149 saved_addr
= tc_readl(&tr
->CAM_Adr
);
2151 if (netif_msg_hw(lp
))
2152 printk(KERN_DEBUG
"%s: CAM %d: %s\n",
2153 dev
->name
, index
, print_mac(mac
, addr
));
2155 /* read modify write */
2156 tc_writel(cam_index
- 2, &tr
->CAM_Adr
);
2157 cam_data
= tc_readl(&tr
->CAM_Data
) & 0xffff0000;
2158 cam_data
|= addr
[0] << 8 | addr
[1];
2159 tc_writel(cam_data
, &tr
->CAM_Data
);
2160 /* write whole word */
2161 tc_writel(cam_index
+ 2, &tr
->CAM_Adr
);
2162 cam_data
= (addr
[2] << 24) | (addr
[3] << 16) | (addr
[4] << 8) | addr
[5];
2163 tc_writel(cam_data
, &tr
->CAM_Data
);
2165 /* write whole word */
2166 tc_writel(cam_index
, &tr
->CAM_Adr
);
2167 cam_data
= (addr
[0] << 24) | (addr
[1] << 16) | (addr
[2] << 8) | addr
[3];
2168 tc_writel(cam_data
, &tr
->CAM_Data
);
2169 /* read modify write */
2170 tc_writel(cam_index
+ 4, &tr
->CAM_Adr
);
2171 cam_data
= tc_readl(&tr
->CAM_Data
) & 0x0000ffff;
2172 cam_data
|= addr
[4] << 24 | (addr
[5] << 16);
2173 tc_writel(cam_data
, &tr
->CAM_Data
);
2176 tc_writel(saved_addr
, &tr
->CAM_Adr
);
2181 * Set or clear the multicast filter for this adaptor.
2182 * num_addrs == -1 Promiscuous mode, receive all packets
2183 * num_addrs == 0 Normal mode, clear multicast list
2184 * num_addrs > 0 Multicast mode, receive normal and MC packets,
2185 * and do best-effort filtering.
2188 tc35815_set_multicast_list(struct net_device
*dev
)
2190 struct tc35815_regs __iomem
*tr
=
2191 (struct tc35815_regs __iomem
*)dev
->base_addr
;
2193 if (dev
->flags
& IFF_PROMISC
) {
2194 #ifdef WORKAROUND_100HALF_PROMISC
2195 /* With some (all?) 100MHalf HUB, controller will hang
2196 * if we enabled promiscuous mode before linkup... */
2197 struct tc35815_local
*lp
= netdev_priv(dev
);
2202 /* Enable promiscuous mode */
2203 tc_writel(CAM_CompEn
| CAM_BroadAcc
| CAM_GroupAcc
| CAM_StationAcc
, &tr
->CAM_Ctl
);
2204 } else if ((dev
->flags
& IFF_ALLMULTI
) ||
2205 dev
->mc_count
> CAM_ENTRY_MAX
- 3) {
2206 /* CAM 0, 1, 20 are reserved. */
2207 /* Disable promiscuous mode, use normal mode. */
2208 tc_writel(CAM_CompEn
| CAM_BroadAcc
| CAM_GroupAcc
, &tr
->CAM_Ctl
);
2209 } else if (dev
->mc_count
) {
2210 struct dev_mc_list
*cur_addr
= dev
->mc_list
;
2212 int ena_bits
= CAM_Ena_Bit(CAM_ENTRY_SOURCE
);
2214 tc_writel(0, &tr
->CAM_Ctl
);
2215 /* Walk the address list, and load the filter */
2216 for (i
= 0; i
< dev
->mc_count
; i
++, cur_addr
= cur_addr
->next
) {
2219 /* entry 0,1 is reserved. */
2220 tc35815_set_cam_entry(dev
, i
+ 2, cur_addr
->dmi_addr
);
2221 ena_bits
|= CAM_Ena_Bit(i
+ 2);
2223 tc_writel(ena_bits
, &tr
->CAM_Ena
);
2224 tc_writel(CAM_CompEn
| CAM_BroadAcc
, &tr
->CAM_Ctl
);
2226 tc_writel(CAM_Ena_Bit(CAM_ENTRY_SOURCE
), &tr
->CAM_Ena
);
2227 tc_writel(CAM_CompEn
| CAM_BroadAcc
, &tr
->CAM_Ctl
);
2231 static void tc35815_get_drvinfo(struct net_device
*dev
, struct ethtool_drvinfo
*info
)
2233 struct tc35815_local
*lp
= netdev_priv(dev
);
2234 strcpy(info
->driver
, MODNAME
);
2235 strcpy(info
->version
, DRV_VERSION
);
2236 strcpy(info
->bus_info
, pci_name(lp
->pci_dev
));
2239 static int tc35815_get_settings(struct net_device
*dev
, struct ethtool_cmd
*cmd
)
2241 struct tc35815_local
*lp
= netdev_priv(dev
);
2245 return phy_ethtool_gset(lp
->phy_dev
, cmd
);
2248 static int tc35815_set_settings(struct net_device
*dev
, struct ethtool_cmd
*cmd
)
2250 struct tc35815_local
*lp
= netdev_priv(dev
);
2254 return phy_ethtool_sset(lp
->phy_dev
, cmd
);
2257 static u32
tc35815_get_msglevel(struct net_device
*dev
)
2259 struct tc35815_local
*lp
= netdev_priv(dev
);
2260 return lp
->msg_enable
;
2263 static void tc35815_set_msglevel(struct net_device
*dev
, u32 datum
)
2265 struct tc35815_local
*lp
= netdev_priv(dev
);
2266 lp
->msg_enable
= datum
;
2269 static int tc35815_get_sset_count(struct net_device
*dev
, int sset
)
2271 struct tc35815_local
*lp
= netdev_priv(dev
);
2275 return sizeof(lp
->lstats
) / sizeof(int);
2281 static void tc35815_get_ethtool_stats(struct net_device
*dev
, struct ethtool_stats
*stats
, u64
*data
)
2283 struct tc35815_local
*lp
= netdev_priv(dev
);
2284 data
[0] = lp
->lstats
.max_tx_qlen
;
2285 data
[1] = lp
->lstats
.tx_ints
;
2286 data
[2] = lp
->lstats
.rx_ints
;
2287 data
[3] = lp
->lstats
.tx_underrun
;
2291 const char str
[ETH_GSTRING_LEN
];
2292 } ethtool_stats_keys
[] = {
2299 static void tc35815_get_strings(struct net_device
*dev
, u32 stringset
, u8
*data
)
2301 memcpy(data
, ethtool_stats_keys
, sizeof(ethtool_stats_keys
));
2304 static const struct ethtool_ops tc35815_ethtool_ops
= {
2305 .get_drvinfo
= tc35815_get_drvinfo
,
2306 .get_settings
= tc35815_get_settings
,
2307 .set_settings
= tc35815_set_settings
,
2308 .get_link
= ethtool_op_get_link
,
2309 .get_msglevel
= tc35815_get_msglevel
,
2310 .set_msglevel
= tc35815_set_msglevel
,
2311 .get_strings
= tc35815_get_strings
,
2312 .get_sset_count
= tc35815_get_sset_count
,
2313 .get_ethtool_stats
= tc35815_get_ethtool_stats
,
2316 static int tc35815_ioctl(struct net_device
*dev
, struct ifreq
*rq
, int cmd
)
2318 struct tc35815_local
*lp
= netdev_priv(dev
);
2320 if (!netif_running(dev
))
2324 return phy_mii_ioctl(lp
->phy_dev
, if_mii(rq
), cmd
);
2327 static void tc35815_chip_reset(struct net_device
*dev
)
2329 struct tc35815_regs __iomem
*tr
=
2330 (struct tc35815_regs __iomem
*)dev
->base_addr
;
2332 /* reset the controller */
2333 tc_writel(MAC_Reset
, &tr
->MAC_Ctl
);
2334 udelay(4); /* 3200ns */
2336 while (tc_readl(&tr
->MAC_Ctl
) & MAC_Reset
) {
2338 printk(KERN_ERR
"%s: MAC reset failed.\n", dev
->name
);
2343 tc_writel(0, &tr
->MAC_Ctl
);
2345 /* initialize registers to default value */
2346 tc_writel(0, &tr
->DMA_Ctl
);
2347 tc_writel(0, &tr
->TxThrsh
);
2348 tc_writel(0, &tr
->TxPollCtr
);
2349 tc_writel(0, &tr
->RxFragSize
);
2350 tc_writel(0, &tr
->Int_En
);
2351 tc_writel(0, &tr
->FDA_Bas
);
2352 tc_writel(0, &tr
->FDA_Lim
);
2353 tc_writel(0xffffffff, &tr
->Int_Src
); /* Write 1 to clear */
2354 tc_writel(0, &tr
->CAM_Ctl
);
2355 tc_writel(0, &tr
->Tx_Ctl
);
2356 tc_writel(0, &tr
->Rx_Ctl
);
2357 tc_writel(0, &tr
->CAM_Ena
);
2358 (void)tc_readl(&tr
->Miss_Cnt
); /* Read to clear */
2360 /* initialize internal SRAM */
2361 tc_writel(DMA_TestMode
, &tr
->DMA_Ctl
);
2362 for (i
= 0; i
< 0x1000; i
+= 4) {
2363 tc_writel(i
, &tr
->CAM_Adr
);
2364 tc_writel(0, &tr
->CAM_Data
);
2366 tc_writel(0, &tr
->DMA_Ctl
);
2369 static void tc35815_chip_init(struct net_device
*dev
)
2371 struct tc35815_local
*lp
= netdev_priv(dev
);
2372 struct tc35815_regs __iomem
*tr
=
2373 (struct tc35815_regs __iomem
*)dev
->base_addr
;
2374 unsigned long txctl
= TX_CTL_CMD
;
2376 /* load station address to CAM */
2377 tc35815_set_cam_entry(dev
, CAM_ENTRY_SOURCE
, dev
->dev_addr
);
2379 /* Enable CAM (broadcast and unicast) */
2380 tc_writel(CAM_Ena_Bit(CAM_ENTRY_SOURCE
), &tr
->CAM_Ena
);
2381 tc_writel(CAM_CompEn
| CAM_BroadAcc
, &tr
->CAM_Ctl
);
2383 /* Use DMA_RxAlign_2 to make IP header 4-byte aligned. */
2384 if (HAVE_DMA_RXALIGN(lp
))
2385 tc_writel(DMA_BURST_SIZE
| DMA_RxAlign_2
, &tr
->DMA_Ctl
);
2387 tc_writel(DMA_BURST_SIZE
, &tr
->DMA_Ctl
);
2388 #ifdef TC35815_USE_PACKEDBUFFER
2389 tc_writel(RxFrag_EnPack
| ETH_ZLEN
, &tr
->RxFragSize
); /* Packing */
2391 tc_writel(ETH_ZLEN
, &tr
->RxFragSize
);
2393 tc_writel(0, &tr
->TxPollCtr
); /* Batch mode */
2394 tc_writel(TX_THRESHOLD
, &tr
->TxThrsh
);
2395 tc_writel(INT_EN_CMD
, &tr
->Int_En
);
2398 tc_writel(fd_virt_to_bus(lp
, lp
->rfd_base
), &tr
->FDA_Bas
);
2399 tc_writel((unsigned long)lp
->rfd_limit
- (unsigned long)lp
->rfd_base
,
2402 * Activation method:
2403 * First, enable the MAC Transmitter and the DMA Receive circuits.
2404 * Then enable the DMA Transmitter and the MAC Receive circuits.
2406 tc_writel(fd_virt_to_bus(lp
, lp
->fbl_ptr
), &tr
->BLFrmPtr
); /* start DMA receiver */
2407 tc_writel(RX_CTL_CMD
, &tr
->Rx_Ctl
); /* start MAC receiver */
2409 /* start MAC transmitter */
2410 #ifndef NO_CHECK_CARRIER
2411 /* TX4939 does not have EnLCarr */
2412 if (lp
->chiptype
== TC35815_TX4939
)
2413 txctl
&= ~Tx_EnLCarr
;
2414 #ifdef WORKAROUND_LOSTCAR
2415 /* WORKAROUND: ignore LostCrS in full duplex operation */
2416 if (!lp
->phy_dev
|| !lp
->link
|| lp
->duplex
== DUPLEX_FULL
)
2417 txctl
&= ~Tx_EnLCarr
;
2419 #endif /* !NO_CHECK_CARRIER */
2421 txctl
&= ~Tx_EnComp
; /* disable global tx completion int. */
2423 tc_writel(txctl
, &tr
->Tx_Ctl
);
2427 static int tc35815_suspend(struct pci_dev
*pdev
, pm_message_t state
)
2429 struct net_device
*dev
= pci_get_drvdata(pdev
);
2430 struct tc35815_local
*lp
= netdev_priv(dev
);
2431 unsigned long flags
;
2433 pci_save_state(pdev
);
2434 if (!netif_running(dev
))
2436 netif_device_detach(dev
);
2438 phy_stop(lp
->phy_dev
);
2439 spin_lock_irqsave(&lp
->lock
, flags
);
2440 tc35815_chip_reset(dev
);
2441 spin_unlock_irqrestore(&lp
->lock
, flags
);
2442 pci_set_power_state(pdev
, PCI_D3hot
);
2446 static int tc35815_resume(struct pci_dev
*pdev
)
2448 struct net_device
*dev
= pci_get_drvdata(pdev
);
2449 struct tc35815_local
*lp
= netdev_priv(dev
);
2451 pci_restore_state(pdev
);
2452 if (!netif_running(dev
))
2454 pci_set_power_state(pdev
, PCI_D0
);
2455 tc35815_restart(dev
);
2456 netif_carrier_off(dev
);
2458 phy_start(lp
->phy_dev
);
2459 netif_device_attach(dev
);
2462 #endif /* CONFIG_PM */
2464 static struct pci_driver tc35815_pci_driver
= {
2466 .id_table
= tc35815_pci_tbl
,
2467 .probe
= tc35815_init_one
,
2468 .remove
= __devexit_p(tc35815_remove_one
),
2470 .suspend
= tc35815_suspend
,
2471 .resume
= tc35815_resume
,
2475 module_param_named(speed
, options
.speed
, int, 0);
2476 MODULE_PARM_DESC(speed
, "0:auto, 10:10Mbps, 100:100Mbps");
2477 module_param_named(duplex
, options
.duplex
, int, 0);
2478 MODULE_PARM_DESC(duplex
, "0:auto, 1:half, 2:full");
2480 static int __init
tc35815_init_module(void)
2482 return pci_register_driver(&tc35815_pci_driver
);
2485 static void __exit
tc35815_cleanup_module(void)
2487 pci_unregister_driver(&tc35815_pci_driver
);
2490 module_init(tc35815_init_module
);
2491 module_exit(tc35815_cleanup_module
);
2493 MODULE_DESCRIPTION("TOSHIBA TC35815 PCI 10M/100M Ethernet driver");
2494 MODULE_LICENSE("GPL");