2 * Copyright (C) 1999 Niibe Yutaka
3 * Copyright (C) 2003 - 2006 Paul Mundt
5 * ASID handling idea taken from MIPS implementation.
7 #ifndef __ASM_SH_MMU_CONTEXT_H
8 #define __ASM_SH_MMU_CONTEXT_H
11 #include <asm/cpu/mmu_context.h>
12 #include <asm/tlbflush.h>
13 #include <asm/uaccess.h>
17 * The MMU "context" consists of two things:
18 * (a) TLB cache version (or round, cycle whatever expression you like)
19 * (b) ASID (Address Space IDentifier)
22 #define MMU_CONTEXT_ASID_MASK 0x000000ff
23 #define MMU_CONTEXT_VERSION_MASK 0xffffff00
24 #define MMU_CONTEXT_FIRST_VERSION 0x00000100
27 /* ASID is 8-bit value, so it can't be 0x100 */
28 #define MMU_NO_ASID 0x100
30 #define cpu_context(cpu, mm) ((mm)->context.id[cpu])
31 #define cpu_asid(cpu, mm) (cpu_context((cpu), (mm)) & \
32 MMU_CONTEXT_ASID_MASK)
33 #define asid_cache(cpu) (cpu_data[cpu].asid_cache)
36 * Virtual Page Number mask
38 #define MMU_VPN_MASK 0xfffff000
42 * Get MMU context if needed.
44 static inline void get_mmu_context(struct mm_struct
*mm
, unsigned int cpu
)
46 unsigned long asid
= asid_cache(cpu
);
48 /* Check if we have old version of context. */
49 if (((cpu_context(cpu
, mm
) ^ asid
) & MMU_CONTEXT_VERSION_MASK
) == 0)
50 /* It's up to date, do nothing */
53 /* It's old, we need to get new context with new version. */
54 if (!(++asid
& MMU_CONTEXT_ASID_MASK
)) {
56 * We exhaust ASID of this version.
57 * Flush all TLB and start new cycle.
62 * Fix version; Note that we avoid version #0
63 * to distingush NO_CONTEXT.
66 asid
= MMU_CONTEXT_FIRST_VERSION
;
69 cpu_context(cpu
, mm
) = asid_cache(cpu
) = asid
;
73 * Initialize the context related info for a new mm_struct
76 static inline int init_new_context(struct task_struct
*tsk
,
81 for (i
= 0; i
< num_online_cpus(); i
++)
82 cpu_context(i
, mm
) = NO_CONTEXT
;
88 * Destroy context related info for an mm_struct that is about
91 static inline void destroy_context(struct mm_struct
*mm
)
96 static inline void set_asid(unsigned long asid
)
98 unsigned long __dummy
;
100 __asm__
__volatile__ ("mov.l %2, %0\n\t"
105 : "r" (asid
), "m" (__m(MMU_PTEH
)),
109 static inline unsigned long get_asid(void)
113 __asm__
__volatile__ ("mov.l %1, %0"
115 : "m" (__m(MMU_PTEH
)));
116 asid
&= MMU_CONTEXT_ASID_MASK
;
121 * After we have set current->mm to a new value, this activates
122 * the context for the new mm so we see the new mappings.
124 static inline void activate_context(struct mm_struct
*mm
, unsigned int cpu
)
126 get_mmu_context(mm
, cpu
);
127 set_asid(cpu_asid(cpu
, mm
));
130 /* MMU_TTB is used for optimizing the fault handling. */
131 static inline void set_TTB(pgd_t
*pgd
)
133 ctrl_outl((unsigned long)pgd
, MMU_TTB
);
136 static inline pgd_t
*get_TTB(void)
138 return (pgd_t
*)ctrl_inl(MMU_TTB
);
141 static inline void switch_mm(struct mm_struct
*prev
,
142 struct mm_struct
*next
,
143 struct task_struct
*tsk
)
145 unsigned int cpu
= smp_processor_id();
147 if (likely(prev
!= next
)) {
148 cpu_set(cpu
, next
->cpu_vm_mask
);
150 activate_context(next
, cpu
);
152 if (!cpu_test_and_set(cpu
, next
->cpu_vm_mask
))
153 activate_context(next
, cpu
);
156 #define deactivate_mm(tsk,mm) do { } while (0)
158 #define activate_mm(prev, next) \
159 switch_mm((prev),(next),NULL)
162 enter_lazy_tlb(struct mm_struct
*mm
, struct task_struct
*tsk
)
165 #else /* !CONFIG_MMU */
166 #define get_mmu_context(mm) do { } while (0)
167 #define init_new_context(tsk,mm) (0)
168 #define destroy_context(mm) do { } while (0)
169 #define set_asid(asid) do { } while (0)
170 #define get_asid() (0)
171 #define activate_context(mm,cpu) do { } while (0)
172 #define switch_mm(prev,next,tsk) do { } while (0)
173 #define deactivate_mm(tsk,mm) do { } while (0)
174 #define activate_mm(prev,next) do { } while (0)
175 #define enter_lazy_tlb(mm,tsk) do { } while (0)
176 #endif /* CONFIG_MMU */
178 #if defined(CONFIG_CPU_SH3) || defined(CONFIG_CPU_SH4)
180 * If this processor has an MMU, we need methods to turn it off/on ..
181 * paging_init() will also have to be updated for the processor in
184 static inline void enable_mmu(void)
186 unsigned int cpu
= smp_processor_id();
189 ctrl_outl(MMU_CONTROL_INIT
, MMUCR
);
192 if (asid_cache(cpu
) == NO_CONTEXT
)
193 asid_cache(cpu
) = MMU_CONTEXT_FIRST_VERSION
;
195 set_asid(asid_cache(cpu
) & MMU_CONTEXT_ASID_MASK
);
198 static inline void disable_mmu(void)
202 cr
= ctrl_inl(MMUCR
);
203 cr
&= ~MMU_CONTROL_INIT
;
204 ctrl_outl(cr
, MMUCR
);
210 * MMU control handlers for processors lacking memory
211 * management hardware.
213 #define enable_mmu() do { BUG(); } while (0)
214 #define disable_mmu() do { BUG(); } while (0)
217 #endif /* __KERNEL__ */
218 #endif /* __ASM_SH_MMU_CONTEXT_H */