1 /* irq-mb93091.c: MB93091 FPGA interrupt handling
3 * Copyright (C) 2003 Red Hat, Inc. All Rights Reserved.
4 * Written by David Howells (dhowells@redhat.com)
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version
9 * 2 of the License, or (at your option) any later version.
12 #include <linux/ptrace.h>
13 #include <linux/errno.h>
14 #include <linux/signal.h>
15 #include <linux/sched.h>
16 #include <linux/ioport.h>
17 #include <linux/interrupt.h>
18 #include <linux/init.h>
19 #include <linux/irq.h>
20 #include <linux/bitops.h>
23 #include <asm/system.h>
24 #include <asm/delay.h>
26 #include <asm/irc-regs.h>
28 #define __reg16(ADDR) (*(volatile unsigned short *)(ADDR))
30 #define __get_IMR() ({ __reg16(0xffc00004); })
31 #define __set_IMR(M) do { __reg16(0xffc00004) = (M); wmb(); } while(0)
32 #define __get_IFR() ({ __reg16(0xffc0000c); })
33 #define __clr_IFR(M) do { __reg16(0xffc0000c) = ~(M); wmb(); } while(0)
37 * on-motherboard FPGA PIC operations
39 static void frv_fpga_mask(struct irq_data
*d
)
41 uint16_t imr
= __get_IMR();
43 imr
|= 1 << (d
->irq
- IRQ_BASE_FPGA
);
48 static void frv_fpga_ack(struct irq_data
*d
)
50 __clr_IFR(1 << (d
->irq
- IRQ_BASE_FPGA
));
53 static void frv_fpga_mask_ack(struct irq_data
*d
)
55 uint16_t imr
= __get_IMR();
57 imr
|= 1 << (d
->irq
- IRQ_BASE_FPGA
);
60 __clr_IFR(1 << (d
->irq
- IRQ_BASE_FPGA
));
63 static void frv_fpga_unmask(struct irq_data
*d
)
65 uint16_t imr
= __get_IMR();
67 imr
&= ~(1 << (d
->irq
- IRQ_BASE_FPGA
));
72 static struct irq_chip frv_fpga_pic
= {
74 .irq_ack
= frv_fpga_ack
,
75 .irq_mask
= frv_fpga_mask
,
76 .irq_mask_ack
= frv_fpga_mask_ack
,
77 .irq_unmask
= frv_fpga_unmask
,
81 * FPGA PIC interrupt handler
83 static irqreturn_t
fpga_interrupt(int irq
, void *_mask
)
85 uint16_t imr
, mask
= (unsigned long) _mask
;
88 mask
= mask
& ~imr
& __get_IFR();
90 /* poll all the triggered IRQs */
94 asm("scan %1,gr0,%0" : "=r"(irq
) : "r"(mask
));
98 generic_handle_irq(IRQ_BASE_FPGA
+ irq
);
105 * define an interrupt action for each FPGA PIC output
106 * - use dev_id to indicate the FPGA PIC input to output mappings
108 static struct irqaction fpga_irq
[4] = {
110 .handler
= fpga_interrupt
,
111 .flags
= IRQF_DISABLED
| IRQF_SHARED
,
113 .dev_id
= (void *) 0x0028UL
,
116 .handler
= fpga_interrupt
,
117 .flags
= IRQF_DISABLED
| IRQF_SHARED
,
119 .dev_id
= (void *) 0x0050UL
,
122 .handler
= fpga_interrupt
,
123 .flags
= IRQF_DISABLED
| IRQF_SHARED
,
125 .dev_id
= (void *) 0x1c00UL
,
128 .handler
= fpga_interrupt
,
129 .flags
= IRQF_DISABLED
| IRQF_SHARED
,
131 .dev_id
= (void *) 0x6386UL
,
136 * initialise the motherboard FPGA's PIC
138 void __init
fpga_init(void)
142 /* all PIC inputs are all set to be low-level driven, apart from the
143 * NMI button (15) which is fixed at falling-edge
148 for (irq
= IRQ_BASE_FPGA
+ 1; irq
<= IRQ_BASE_FPGA
+ 14; irq
++)
149 irq_set_chip_and_handler(irq
, &frv_fpga_pic
, handle_level_irq
);
151 irq_set_chip_and_handler(IRQ_FPGA_NMI
, &frv_fpga_pic
, handle_edge_irq
);
153 /* the FPGA drives the first four external IRQ inputs on the CPU PIC */
154 setup_irq(IRQ_CPU_EXTERNAL0
, &fpga_irq
[0]);
155 setup_irq(IRQ_CPU_EXTERNAL1
, &fpga_irq
[1]);
156 setup_irq(IRQ_CPU_EXTERNAL2
, &fpga_irq
[2]);
157 setup_irq(IRQ_CPU_EXTERNAL3
, &fpga_irq
[3]);