2 * Toshiba TC6393XB SoC support
4 * Copyright(c) 2005-2006 Chris Humbert
5 * Copyright(c) 2005 Dirk Opfer
6 * Copyright(c) 2005 Ian Molton <spyro@f2s.com>
7 * Copyright(c) 2007 Dmitry Baryshkov
9 * Based on code written by Sharp/Lineo for 2.4 kernels
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License version 2 as
14 * published by the Free Software Foundation.
17 #include <linux/kernel.h>
18 #include <linux/module.h>
20 #include <linux/irq.h>
21 #include <linux/platform_device.h>
22 #include <linux/clk.h>
23 #include <linux/err.h>
24 #include <linux/mfd/core.h>
25 #include <linux/mfd/tmio.h>
26 #include <linux/mfd/tc6393xb.h>
27 #include <linux/gpio.h>
28 #include <linux/slab.h>
30 #define SCR_REVID 0x08 /* b Revision ID */
31 #define SCR_ISR 0x50 /* b Interrupt Status */
32 #define SCR_IMR 0x52 /* b Interrupt Mask */
33 #define SCR_IRR 0x54 /* b Interrupt Routing */
34 #define SCR_GPER 0x60 /* w GP Enable */
35 #define SCR_GPI_SR(i) (0x64 + (i)) /* b3 GPI Status */
36 #define SCR_GPI_IMR(i) (0x68 + (i)) /* b3 GPI INT Mask */
37 #define SCR_GPI_EDER(i) (0x6c + (i)) /* b3 GPI Edge Detect Enable */
38 #define SCR_GPI_LIR(i) (0x70 + (i)) /* b3 GPI Level Invert */
39 #define SCR_GPO_DSR(i) (0x78 + (i)) /* b3 GPO Data Set */
40 #define SCR_GPO_DOECR(i) (0x7c + (i)) /* b3 GPO Data OE Control */
41 #define SCR_GP_IARCR(i) (0x80 + (i)) /* b3 GP Internal Active Register Control */
42 #define SCR_GP_IARLCR(i) (0x84 + (i)) /* b3 GP INTERNAL Active Register Level Control */
43 #define SCR_GPI_BCR(i) (0x88 + (i)) /* b3 GPI Buffer Control */
44 #define SCR_GPA_IARCR 0x8c /* w GPa Internal Active Register Control */
45 #define SCR_GPA_IARLCR 0x90 /* w GPa Internal Active Register Level Control */
46 #define SCR_GPA_BCR 0x94 /* w GPa Buffer Control */
47 #define SCR_CCR 0x98 /* w Clock Control */
48 #define SCR_PLL2CR 0x9a /* w PLL2 Control */
49 #define SCR_PLL1CR 0x9c /* l PLL1 Control */
50 #define SCR_DIARCR 0xa0 /* b Device Internal Active Register Control */
51 #define SCR_DBOCR 0xa1 /* b Device Buffer Off Control */
52 #define SCR_FER 0xe0 /* b Function Enable */
53 #define SCR_MCR 0xe4 /* w Mode Control */
54 #define SCR_CONFIG 0xfc /* b Configuration Control */
55 #define SCR_DEBUG 0xff /* b Debug */
57 #define SCR_CCR_CK32K BIT(0)
58 #define SCR_CCR_USBCK BIT(1)
59 #define SCR_CCR_UNK1 BIT(4)
60 #define SCR_CCR_MCLK_MASK (7 << 8)
61 #define SCR_CCR_MCLK_OFF (0 << 8)
62 #define SCR_CCR_MCLK_12 (1 << 8)
63 #define SCR_CCR_MCLK_24 (2 << 8)
64 #define SCR_CCR_MCLK_48 (3 << 8)
65 #define SCR_CCR_HCLK_MASK (3 << 12)
66 #define SCR_CCR_HCLK_24 (0 << 12)
67 #define SCR_CCR_HCLK_48 (1 << 12)
69 #define SCR_FER_USBEN BIT(0) /* USB host enable */
70 #define SCR_FER_LCDCVEN BIT(1) /* polysilicon TFT enable */
71 #define SCR_FER_SLCDEN BIT(2) /* SLCD enable */
73 #define SCR_MCR_RDY_MASK (3 << 0)
74 #define SCR_MCR_RDY_OPENDRAIN (0 << 0)
75 #define SCR_MCR_RDY_TRISTATE (1 << 0)
76 #define SCR_MCR_RDY_PUSHPULL (2 << 0)
77 #define SCR_MCR_RDY_UNK BIT(2)
78 #define SCR_MCR_RDY_EN BIT(3)
79 #define SCR_MCR_INT_MASK (3 << 4)
80 #define SCR_MCR_INT_OPENDRAIN (0 << 4)
81 #define SCR_MCR_INT_TRISTATE (1 << 4)
82 #define SCR_MCR_INT_PUSHPULL (2 << 4)
83 #define SCR_MCR_INT_UNK BIT(6)
84 #define SCR_MCR_INT_EN BIT(7)
85 /* bits 8 - 16 are unknown */
87 #define TC_GPIO_BIT(i) (1 << (i & 0x7))
89 /*--------------------------------------------------------------------------*/
94 struct gpio_chip gpio
;
96 struct clk
*clk
; /* 3,6 Mhz */
98 spinlock_t lock
; /* protects RMW cycles */
108 struct resource rscr
;
109 struct resource
*iomem
;
121 /*--------------------------------------------------------------------------*/
123 static int tc6393xb_nand_enable(struct platform_device
*nand
)
125 struct platform_device
*dev
= to_platform_device(nand
->dev
.parent
);
126 struct tc6393xb
*tc6393xb
= platform_get_drvdata(dev
);
129 spin_lock_irqsave(&tc6393xb
->lock
, flags
);
132 dev_dbg(&dev
->dev
, "SMD buffer on\n");
133 tmio_iowrite8(0xff, tc6393xb
->scr
+ SCR_GPI_BCR(1));
135 spin_unlock_irqrestore(&tc6393xb
->lock
, flags
);
140 static struct resource __devinitdata tc6393xb_nand_resources
[] = {
144 .flags
= IORESOURCE_MEM
,
149 .flags
= IORESOURCE_MEM
,
152 .start
= IRQ_TC6393_NAND
,
153 .end
= IRQ_TC6393_NAND
,
154 .flags
= IORESOURCE_IRQ
,
158 static struct resource __devinitdata tc6393xb_mmc_resources
[] = {
162 .flags
= IORESOURCE_MEM
,
165 .start
= IRQ_TC6393_MMC
,
166 .end
= IRQ_TC6393_MMC
,
167 .flags
= IORESOURCE_IRQ
,
171 static const struct resource tc6393xb_ohci_resources
[] = {
175 .flags
= IORESOURCE_MEM
,
180 .flags
= IORESOURCE_MEM
,
185 .flags
= IORESOURCE_MEM
,
190 .flags
= IORESOURCE_MEM
,
193 .start
= IRQ_TC6393_OHCI
,
194 .end
= IRQ_TC6393_OHCI
,
195 .flags
= IORESOURCE_IRQ
,
199 static struct resource __devinitdata tc6393xb_fb_resources
[] = {
203 .flags
= IORESOURCE_MEM
,
208 .flags
= IORESOURCE_MEM
,
213 .flags
= IORESOURCE_MEM
,
216 .start
= IRQ_TC6393_FB
,
217 .end
= IRQ_TC6393_FB
,
218 .flags
= IORESOURCE_IRQ
,
222 static int tc6393xb_ohci_enable(struct platform_device
*dev
)
224 struct tc6393xb
*tc6393xb
= dev_get_drvdata(dev
->dev
.parent
);
229 spin_lock_irqsave(&tc6393xb
->lock
, flags
);
231 ccr
= tmio_ioread16(tc6393xb
->scr
+ SCR_CCR
);
232 ccr
|= SCR_CCR_USBCK
;
233 tmio_iowrite16(ccr
, tc6393xb
->scr
+ SCR_CCR
);
235 fer
= tmio_ioread8(tc6393xb
->scr
+ SCR_FER
);
236 fer
|= SCR_FER_USBEN
;
237 tmio_iowrite8(fer
, tc6393xb
->scr
+ SCR_FER
);
239 spin_unlock_irqrestore(&tc6393xb
->lock
, flags
);
244 static int tc6393xb_ohci_disable(struct platform_device
*dev
)
246 struct tc6393xb
*tc6393xb
= dev_get_drvdata(dev
->dev
.parent
);
251 spin_lock_irqsave(&tc6393xb
->lock
, flags
);
253 fer
= tmio_ioread8(tc6393xb
->scr
+ SCR_FER
);
254 fer
&= ~SCR_FER_USBEN
;
255 tmio_iowrite8(fer
, tc6393xb
->scr
+ SCR_FER
);
257 ccr
= tmio_ioread16(tc6393xb
->scr
+ SCR_CCR
);
258 ccr
&= ~SCR_CCR_USBCK
;
259 tmio_iowrite16(ccr
, tc6393xb
->scr
+ SCR_CCR
);
261 spin_unlock_irqrestore(&tc6393xb
->lock
, flags
);
266 static int tc6393xb_fb_enable(struct platform_device
*dev
)
268 struct tc6393xb
*tc6393xb
= dev_get_drvdata(dev
->dev
.parent
);
272 spin_lock_irqsave(&tc6393xb
->lock
, flags
);
274 ccr
= tmio_ioread16(tc6393xb
->scr
+ SCR_CCR
);
275 ccr
&= ~SCR_CCR_MCLK_MASK
;
276 ccr
|= SCR_CCR_MCLK_48
;
277 tmio_iowrite16(ccr
, tc6393xb
->scr
+ SCR_CCR
);
279 spin_unlock_irqrestore(&tc6393xb
->lock
, flags
);
284 static int tc6393xb_fb_disable(struct platform_device
*dev
)
286 struct tc6393xb
*tc6393xb
= dev_get_drvdata(dev
->dev
.parent
);
290 spin_lock_irqsave(&tc6393xb
->lock
, flags
);
292 ccr
= tmio_ioread16(tc6393xb
->scr
+ SCR_CCR
);
293 ccr
&= ~SCR_CCR_MCLK_MASK
;
294 ccr
|= SCR_CCR_MCLK_OFF
;
295 tmio_iowrite16(ccr
, tc6393xb
->scr
+ SCR_CCR
);
297 spin_unlock_irqrestore(&tc6393xb
->lock
, flags
);
302 int tc6393xb_lcd_set_power(struct platform_device
*fb
, bool on
)
304 struct platform_device
*dev
= to_platform_device(fb
->dev
.parent
);
305 struct tc6393xb
*tc6393xb
= platform_get_drvdata(dev
);
309 spin_lock_irqsave(&tc6393xb
->lock
, flags
);
311 fer
= ioread8(tc6393xb
->scr
+ SCR_FER
);
313 fer
|= SCR_FER_SLCDEN
;
315 fer
&= ~SCR_FER_SLCDEN
;
316 iowrite8(fer
, tc6393xb
->scr
+ SCR_FER
);
318 spin_unlock_irqrestore(&tc6393xb
->lock
, flags
);
322 EXPORT_SYMBOL(tc6393xb_lcd_set_power
);
324 int tc6393xb_lcd_mode(struct platform_device
*fb
,
325 const struct fb_videomode
*mode
) {
326 struct platform_device
*dev
= to_platform_device(fb
->dev
.parent
);
327 struct tc6393xb
*tc6393xb
= platform_get_drvdata(dev
);
330 spin_lock_irqsave(&tc6393xb
->lock
, flags
);
332 iowrite16(mode
->pixclock
, tc6393xb
->scr
+ SCR_PLL1CR
+ 0);
333 iowrite16(mode
->pixclock
>> 16, tc6393xb
->scr
+ SCR_PLL1CR
+ 2);
335 spin_unlock_irqrestore(&tc6393xb
->lock
, flags
);
339 EXPORT_SYMBOL(tc6393xb_lcd_mode
);
341 static int tc6393xb_mmc_enable(struct platform_device
*mmc
)
343 struct platform_device
*dev
= to_platform_device(mmc
->dev
.parent
);
344 struct tc6393xb
*tc6393xb
= platform_get_drvdata(dev
);
346 tmio_core_mmc_enable(tc6393xb
->scr
+ 0x200, 0,
347 tc6393xb_mmc_resources
[0].start
& 0xfffe);
352 static int tc6393xb_mmc_resume(struct platform_device
*mmc
)
354 struct platform_device
*dev
= to_platform_device(mmc
->dev
.parent
);
355 struct tc6393xb
*tc6393xb
= platform_get_drvdata(dev
);
357 tmio_core_mmc_resume(tc6393xb
->scr
+ 0x200, 0,
358 tc6393xb_mmc_resources
[0].start
& 0xfffe);
363 static void tc6393xb_mmc_pwr(struct platform_device
*mmc
, int state
)
365 struct platform_device
*dev
= to_platform_device(mmc
->dev
.parent
);
366 struct tc6393xb
*tc6393xb
= platform_get_drvdata(dev
);
368 tmio_core_mmc_pwr(tc6393xb
->scr
+ 0x200, 0, state
);
371 static void tc6393xb_mmc_clk_div(struct platform_device
*mmc
, int state
)
373 struct platform_device
*dev
= to_platform_device(mmc
->dev
.parent
);
374 struct tc6393xb
*tc6393xb
= platform_get_drvdata(dev
);
376 tmio_core_mmc_clk_div(tc6393xb
->scr
+ 0x200, 0, state
);
379 static struct tmio_mmc_data tc6393xb_mmc_data
= {
381 .set_pwr
= tc6393xb_mmc_pwr
,
382 .set_clk_div
= tc6393xb_mmc_clk_div
,
385 static struct mfd_cell __devinitdata tc6393xb_cells
[] = {
386 [TC6393XB_CELL_NAND
] = {
388 .enable
= tc6393xb_nand_enable
,
389 .num_resources
= ARRAY_SIZE(tc6393xb_nand_resources
),
390 .resources
= tc6393xb_nand_resources
,
392 [TC6393XB_CELL_MMC
] = {
394 .enable
= tc6393xb_mmc_enable
,
395 .resume
= tc6393xb_mmc_resume
,
396 .driver_data
= &tc6393xb_mmc_data
,
397 .num_resources
= ARRAY_SIZE(tc6393xb_mmc_resources
),
398 .resources
= tc6393xb_mmc_resources
,
400 [TC6393XB_CELL_OHCI
] = {
402 .num_resources
= ARRAY_SIZE(tc6393xb_ohci_resources
),
403 .resources
= tc6393xb_ohci_resources
,
404 .enable
= tc6393xb_ohci_enable
,
405 .suspend
= tc6393xb_ohci_disable
,
406 .resume
= tc6393xb_ohci_enable
,
407 .disable
= tc6393xb_ohci_disable
,
409 [TC6393XB_CELL_FB
] = {
411 .num_resources
= ARRAY_SIZE(tc6393xb_fb_resources
),
412 .resources
= tc6393xb_fb_resources
,
413 .enable
= tc6393xb_fb_enable
,
414 .suspend
= tc6393xb_fb_disable
,
415 .resume
= tc6393xb_fb_enable
,
416 .disable
= tc6393xb_fb_disable
,
420 /*--------------------------------------------------------------------------*/
422 static int tc6393xb_gpio_get(struct gpio_chip
*chip
,
425 struct tc6393xb
*tc6393xb
= container_of(chip
, struct tc6393xb
, gpio
);
427 /* XXX: does dsr also represent inputs? */
428 return tmio_ioread8(tc6393xb
->scr
+ SCR_GPO_DSR(offset
/ 8))
429 & TC_GPIO_BIT(offset
);
432 static void __tc6393xb_gpio_set(struct gpio_chip
*chip
,
433 unsigned offset
, int value
)
435 struct tc6393xb
*tc6393xb
= container_of(chip
, struct tc6393xb
, gpio
);
438 dsr
= tmio_ioread8(tc6393xb
->scr
+ SCR_GPO_DSR(offset
/ 8));
440 dsr
|= TC_GPIO_BIT(offset
);
442 dsr
&= ~TC_GPIO_BIT(offset
);
444 tmio_iowrite8(dsr
, tc6393xb
->scr
+ SCR_GPO_DSR(offset
/ 8));
447 static void tc6393xb_gpio_set(struct gpio_chip
*chip
,
448 unsigned offset
, int value
)
450 struct tc6393xb
*tc6393xb
= container_of(chip
, struct tc6393xb
, gpio
);
453 spin_lock_irqsave(&tc6393xb
->lock
, flags
);
455 __tc6393xb_gpio_set(chip
, offset
, value
);
457 spin_unlock_irqrestore(&tc6393xb
->lock
, flags
);
460 static int tc6393xb_gpio_direction_input(struct gpio_chip
*chip
,
463 struct tc6393xb
*tc6393xb
= container_of(chip
, struct tc6393xb
, gpio
);
467 spin_lock_irqsave(&tc6393xb
->lock
, flags
);
469 doecr
= tmio_ioread8(tc6393xb
->scr
+ SCR_GPO_DOECR(offset
/ 8));
470 doecr
&= ~TC_GPIO_BIT(offset
);
471 tmio_iowrite8(doecr
, tc6393xb
->scr
+ SCR_GPO_DOECR(offset
/ 8));
473 spin_unlock_irqrestore(&tc6393xb
->lock
, flags
);
478 static int tc6393xb_gpio_direction_output(struct gpio_chip
*chip
,
479 unsigned offset
, int value
)
481 struct tc6393xb
*tc6393xb
= container_of(chip
, struct tc6393xb
, gpio
);
485 spin_lock_irqsave(&tc6393xb
->lock
, flags
);
487 __tc6393xb_gpio_set(chip
, offset
, value
);
489 doecr
= tmio_ioread8(tc6393xb
->scr
+ SCR_GPO_DOECR(offset
/ 8));
490 doecr
|= TC_GPIO_BIT(offset
);
491 tmio_iowrite8(doecr
, tc6393xb
->scr
+ SCR_GPO_DOECR(offset
/ 8));
493 spin_unlock_irqrestore(&tc6393xb
->lock
, flags
);
498 static int tc6393xb_register_gpio(struct tc6393xb
*tc6393xb
, int gpio_base
)
500 tc6393xb
->gpio
.label
= "tc6393xb";
501 tc6393xb
->gpio
.base
= gpio_base
;
502 tc6393xb
->gpio
.ngpio
= 16;
503 tc6393xb
->gpio
.set
= tc6393xb_gpio_set
;
504 tc6393xb
->gpio
.get
= tc6393xb_gpio_get
;
505 tc6393xb
->gpio
.direction_input
= tc6393xb_gpio_direction_input
;
506 tc6393xb
->gpio
.direction_output
= tc6393xb_gpio_direction_output
;
508 return gpiochip_add(&tc6393xb
->gpio
);
511 /*--------------------------------------------------------------------------*/
514 tc6393xb_irq(unsigned int irq
, struct irq_desc
*desc
)
516 struct tc6393xb
*tc6393xb
= get_irq_data(irq
);
518 unsigned int i
, irq_base
;
520 irq_base
= tc6393xb
->irq_base
;
522 while ((isr
= tmio_ioread8(tc6393xb
->scr
+ SCR_ISR
) &
523 ~tmio_ioread8(tc6393xb
->scr
+ SCR_IMR
)))
524 for (i
= 0; i
< TC6393XB_NR_IRQS
; i
++) {
526 generic_handle_irq(irq_base
+ i
);
530 static void tc6393xb_irq_ack(unsigned int irq
)
534 static void tc6393xb_irq_mask(unsigned int irq
)
536 struct tc6393xb
*tc6393xb
= get_irq_chip_data(irq
);
540 spin_lock_irqsave(&tc6393xb
->lock
, flags
);
541 imr
= tmio_ioread8(tc6393xb
->scr
+ SCR_IMR
);
542 imr
|= 1 << (irq
- tc6393xb
->irq_base
);
543 tmio_iowrite8(imr
, tc6393xb
->scr
+ SCR_IMR
);
544 spin_unlock_irqrestore(&tc6393xb
->lock
, flags
);
547 static void tc6393xb_irq_unmask(unsigned int irq
)
549 struct tc6393xb
*tc6393xb
= get_irq_chip_data(irq
);
553 spin_lock_irqsave(&tc6393xb
->lock
, flags
);
554 imr
= tmio_ioread8(tc6393xb
->scr
+ SCR_IMR
);
555 imr
&= ~(1 << (irq
- tc6393xb
->irq_base
));
556 tmio_iowrite8(imr
, tc6393xb
->scr
+ SCR_IMR
);
557 spin_unlock_irqrestore(&tc6393xb
->lock
, flags
);
560 static struct irq_chip tc6393xb_chip
= {
562 .ack
= tc6393xb_irq_ack
,
563 .mask
= tc6393xb_irq_mask
,
564 .unmask
= tc6393xb_irq_unmask
,
567 static void tc6393xb_attach_irq(struct platform_device
*dev
)
569 struct tc6393xb
*tc6393xb
= platform_get_drvdata(dev
);
570 unsigned int irq
, irq_base
;
572 irq_base
= tc6393xb
->irq_base
;
574 for (irq
= irq_base
; irq
< irq_base
+ TC6393XB_NR_IRQS
; irq
++) {
575 set_irq_chip(irq
, &tc6393xb_chip
);
576 set_irq_chip_data(irq
, tc6393xb
);
577 set_irq_handler(irq
, handle_edge_irq
);
578 set_irq_flags(irq
, IRQF_VALID
| IRQF_PROBE
);
581 set_irq_type(tc6393xb
->irq
, IRQ_TYPE_EDGE_FALLING
);
582 set_irq_data(tc6393xb
->irq
, tc6393xb
);
583 set_irq_chained_handler(tc6393xb
->irq
, tc6393xb_irq
);
586 static void tc6393xb_detach_irq(struct platform_device
*dev
)
588 struct tc6393xb
*tc6393xb
= platform_get_drvdata(dev
);
589 unsigned int irq
, irq_base
;
591 set_irq_chained_handler(tc6393xb
->irq
, NULL
);
592 set_irq_data(tc6393xb
->irq
, NULL
);
594 irq_base
= tc6393xb
->irq_base
;
596 for (irq
= irq_base
; irq
< irq_base
+ TC6393XB_NR_IRQS
; irq
++) {
597 set_irq_flags(irq
, 0);
598 set_irq_chip(irq
, NULL
);
599 set_irq_chip_data(irq
, NULL
);
603 /*--------------------------------------------------------------------------*/
605 static int __devinit
tc6393xb_probe(struct platform_device
*dev
)
607 struct tc6393xb_platform_data
*tcpd
= dev
->dev
.platform_data
;
608 struct tc6393xb
*tc6393xb
;
609 struct resource
*iomem
, *rscr
;
612 iomem
= platform_get_resource(dev
, IORESOURCE_MEM
, 0);
616 tc6393xb
= kzalloc(sizeof *tc6393xb
, GFP_KERNEL
);
622 spin_lock_init(&tc6393xb
->lock
);
624 platform_set_drvdata(dev
, tc6393xb
);
626 ret
= platform_get_irq(dev
, 0);
632 tc6393xb
->iomem
= iomem
;
633 tc6393xb
->irq_base
= tcpd
->irq_base
;
635 tc6393xb
->clk
= clk_get(&dev
->dev
, "CLK_CK3P6MI");
636 if (IS_ERR(tc6393xb
->clk
)) {
637 ret
= PTR_ERR(tc6393xb
->clk
);
641 rscr
= &tc6393xb
->rscr
;
642 rscr
->name
= "tc6393xb-core";
643 rscr
->start
= iomem
->start
;
644 rscr
->end
= iomem
->start
+ 0xff;
645 rscr
->flags
= IORESOURCE_MEM
;
647 ret
= request_resource(iomem
, rscr
);
649 goto err_request_scr
;
651 tc6393xb
->scr
= ioremap(rscr
->start
, resource_size(rscr
));
652 if (!tc6393xb
->scr
) {
657 ret
= clk_enable(tc6393xb
->clk
);
661 ret
= tcpd
->enable(dev
);
665 iowrite8(0, tc6393xb
->scr
+ SCR_FER
);
666 iowrite16(tcpd
->scr_pll2cr
, tc6393xb
->scr
+ SCR_PLL2CR
);
667 iowrite16(SCR_CCR_UNK1
| SCR_CCR_HCLK_48
,
668 tc6393xb
->scr
+ SCR_CCR
);
669 iowrite16(SCR_MCR_RDY_OPENDRAIN
| SCR_MCR_RDY_UNK
| SCR_MCR_RDY_EN
|
670 SCR_MCR_INT_OPENDRAIN
| SCR_MCR_INT_UNK
| SCR_MCR_INT_EN
|
671 BIT(15), tc6393xb
->scr
+ SCR_MCR
);
672 iowrite16(tcpd
->scr_gper
, tc6393xb
->scr
+ SCR_GPER
);
673 iowrite8(0, tc6393xb
->scr
+ SCR_IRR
);
674 iowrite8(0xbf, tc6393xb
->scr
+ SCR_IMR
);
676 printk(KERN_INFO
"Toshiba tc6393xb revision %d at 0x%08lx, irq %d\n",
677 tmio_ioread8(tc6393xb
->scr
+ SCR_REVID
),
678 (unsigned long) iomem
->start
, tc6393xb
->irq
);
680 tc6393xb
->gpio
.base
= -1;
682 if (tcpd
->gpio_base
>= 0) {
683 ret
= tc6393xb_register_gpio(tc6393xb
, tcpd
->gpio_base
);
688 tc6393xb_attach_irq(dev
);
691 ret
= tcpd
->setup(dev
);
696 tc6393xb_cells
[TC6393XB_CELL_NAND
].driver_data
= tcpd
->nand_data
;
697 tc6393xb_cells
[TC6393XB_CELL_NAND
].platform_data
=
698 &tc6393xb_cells
[TC6393XB_CELL_NAND
];
699 tc6393xb_cells
[TC6393XB_CELL_NAND
].data_size
=
700 sizeof(tc6393xb_cells
[TC6393XB_CELL_NAND
]);
702 tc6393xb_cells
[TC6393XB_CELL_MMC
].platform_data
=
703 &tc6393xb_cells
[TC6393XB_CELL_MMC
];
704 tc6393xb_cells
[TC6393XB_CELL_MMC
].data_size
=
705 sizeof(tc6393xb_cells
[TC6393XB_CELL_MMC
]);
707 tc6393xb_cells
[TC6393XB_CELL_OHCI
].platform_data
=
708 &tc6393xb_cells
[TC6393XB_CELL_OHCI
];
709 tc6393xb_cells
[TC6393XB_CELL_OHCI
].data_size
=
710 sizeof(tc6393xb_cells
[TC6393XB_CELL_OHCI
]);
712 tc6393xb_cells
[TC6393XB_CELL_FB
].driver_data
= tcpd
->fb_data
;
713 tc6393xb_cells
[TC6393XB_CELL_FB
].platform_data
=
714 &tc6393xb_cells
[TC6393XB_CELL_FB
];
715 tc6393xb_cells
[TC6393XB_CELL_FB
].data_size
=
716 sizeof(tc6393xb_cells
[TC6393XB_CELL_FB
]);
718 ret
= mfd_add_devices(&dev
->dev
, dev
->id
,
719 tc6393xb_cells
, ARRAY_SIZE(tc6393xb_cells
),
720 iomem
, tcpd
->irq_base
);
729 tc6393xb_detach_irq(dev
);
732 if (tc6393xb
->gpio
.base
!= -1)
733 temp
= gpiochip_remove(&tc6393xb
->gpio
);
736 clk_disable(tc6393xb
->clk
);
738 iounmap(tc6393xb
->scr
);
740 release_resource(&tc6393xb
->rscr
);
742 clk_put(tc6393xb
->clk
);
750 static int __devexit
tc6393xb_remove(struct platform_device
*dev
)
752 struct tc6393xb_platform_data
*tcpd
= dev
->dev
.platform_data
;
753 struct tc6393xb
*tc6393xb
= platform_get_drvdata(dev
);
756 mfd_remove_devices(&dev
->dev
);
761 tc6393xb_detach_irq(dev
);
763 if (tc6393xb
->gpio
.base
!= -1) {
764 ret
= gpiochip_remove(&tc6393xb
->gpio
);
766 dev_err(&dev
->dev
, "Can't remove gpio chip: %d\n", ret
);
771 ret
= tcpd
->disable(dev
);
772 clk_disable(tc6393xb
->clk
);
773 iounmap(tc6393xb
->scr
);
774 release_resource(&tc6393xb
->rscr
);
775 platform_set_drvdata(dev
, NULL
);
776 clk_put(tc6393xb
->clk
);
783 static int tc6393xb_suspend(struct platform_device
*dev
, pm_message_t state
)
785 struct tc6393xb_platform_data
*tcpd
= dev
->dev
.platform_data
;
786 struct tc6393xb
*tc6393xb
= platform_get_drvdata(dev
);
789 tc6393xb
->suspend_state
.ccr
= ioread16(tc6393xb
->scr
+ SCR_CCR
);
790 tc6393xb
->suspend_state
.fer
= ioread8(tc6393xb
->scr
+ SCR_FER
);
792 for (i
= 0; i
< 3; i
++) {
793 tc6393xb
->suspend_state
.gpo_dsr
[i
] =
794 ioread8(tc6393xb
->scr
+ SCR_GPO_DSR(i
));
795 tc6393xb
->suspend_state
.gpo_doecr
[i
] =
796 ioread8(tc6393xb
->scr
+ SCR_GPO_DOECR(i
));
797 tc6393xb
->suspend_state
.gpi_bcr
[i
] =
798 ioread8(tc6393xb
->scr
+ SCR_GPI_BCR(i
));
800 ret
= tcpd
->suspend(dev
);
801 clk_disable(tc6393xb
->clk
);
806 static int tc6393xb_resume(struct platform_device
*dev
)
808 struct tc6393xb_platform_data
*tcpd
= dev
->dev
.platform_data
;
809 struct tc6393xb
*tc6393xb
= platform_get_drvdata(dev
);
813 clk_enable(tc6393xb
->clk
);
815 ret
= tcpd
->resume(dev
);
819 if (!tcpd
->resume_restore
)
822 iowrite8(tc6393xb
->suspend_state
.fer
, tc6393xb
->scr
+ SCR_FER
);
823 iowrite16(tcpd
->scr_pll2cr
, tc6393xb
->scr
+ SCR_PLL2CR
);
824 iowrite16(tc6393xb
->suspend_state
.ccr
, tc6393xb
->scr
+ SCR_CCR
);
825 iowrite16(SCR_MCR_RDY_OPENDRAIN
| SCR_MCR_RDY_UNK
| SCR_MCR_RDY_EN
|
826 SCR_MCR_INT_OPENDRAIN
| SCR_MCR_INT_UNK
| SCR_MCR_INT_EN
|
827 BIT(15), tc6393xb
->scr
+ SCR_MCR
);
828 iowrite16(tcpd
->scr_gper
, tc6393xb
->scr
+ SCR_GPER
);
829 iowrite8(0, tc6393xb
->scr
+ SCR_IRR
);
830 iowrite8(0xbf, tc6393xb
->scr
+ SCR_IMR
);
832 for (i
= 0; i
< 3; i
++) {
833 iowrite8(tc6393xb
->suspend_state
.gpo_dsr
[i
],
834 tc6393xb
->scr
+ SCR_GPO_DSR(i
));
835 iowrite8(tc6393xb
->suspend_state
.gpo_doecr
[i
],
836 tc6393xb
->scr
+ SCR_GPO_DOECR(i
));
837 iowrite8(tc6393xb
->suspend_state
.gpi_bcr
[i
],
838 tc6393xb
->scr
+ SCR_GPI_BCR(i
));
844 #define tc6393xb_suspend NULL
845 #define tc6393xb_resume NULL
848 static struct platform_driver tc6393xb_driver
= {
849 .probe
= tc6393xb_probe
,
850 .remove
= __devexit_p(tc6393xb_remove
),
851 .suspend
= tc6393xb_suspend
,
852 .resume
= tc6393xb_resume
,
856 .owner
= THIS_MODULE
,
860 static int __init
tc6393xb_init(void)
862 return platform_driver_register(&tc6393xb_driver
);
865 static void __exit
tc6393xb_exit(void)
867 platform_driver_unregister(&tc6393xb_driver
);
870 subsys_initcall(tc6393xb_init
);
871 module_exit(tc6393xb_exit
);
873 MODULE_LICENSE("GPL v2");
874 MODULE_AUTHOR("Ian Molton, Dmitry Baryshkov and Dirk Opfer");
875 MODULE_DESCRIPTION("tc6393xb Toshiba Mobile IO Controller");
876 MODULE_ALIAS("platform:tc6393xb");