Merge branch 'devel' of master.kernel.org:/home/rmk/linux-2.6-arm
[linux-2.6/linux-acpi-2.6/ibm-acpi-2.6.git] / arch / arm / plat-samsung / include / plat / s3c64xx-spi.h
blobff1a561b326ee028aa66467e758e12ac03a63b25
1 /* linux/arch/arm/plat-samsung/include/plat/s3c64xx-spi.h
3 * Copyright (C) 2009 Samsung Electronics Ltd.
4 * Jaswinder Singh <jassi.brar@samsung.com>
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
11 #ifndef __S3C64XX_PLAT_SPI_H
12 #define __S3C64XX_PLAT_SPI_H
14 /**
15 * struct s3c64xx_spi_csinfo - ChipSelect description
16 * @fb_delay: Slave specific feedback delay.
17 * Refer to FB_CLK_SEL register definition in SPI chapter.
18 * @line: Custom 'identity' of the CS line.
19 * @set_level: CS line control.
21 * This is per SPI-Slave Chipselect information.
22 * Allocate and initialize one in machine init code and make the
23 * spi_board_info.controller_data point to it.
25 struct s3c64xx_spi_csinfo {
26 u8 fb_delay;
27 unsigned line;
28 void (*set_level)(unsigned line_id, int lvl);
31 /**
32 * struct s3c64xx_spi_info - SPI Controller defining structure
33 * @src_clk_nr: Clock source index for the CLK_CFG[SPI_CLKSEL] field.
34 * @src_clk_name: Platform name of the corresponding clock.
35 * @clk_from_cmu: If the SPI clock/prescalar control block is present
36 * by the platform's clock-management-unit and not in SPI controller.
37 * @num_cs: Number of CS this controller emulates.
38 * @cfg_gpio: Configure pins for this SPI controller.
39 * @fifo_lvl_mask: All tx fifo_lvl fields start at offset-6
40 * @rx_lvl_offset: Depends on tx fifo_lvl field and bus number
41 * @high_speed: If the controller supports HIGH_SPEED_EN bit
43 struct s3c64xx_spi_info {
44 int src_clk_nr;
45 char *src_clk_name;
46 bool clk_from_cmu;
48 int num_cs;
50 int (*cfg_gpio)(struct platform_device *pdev);
52 /* Following two fields are for future compatibility */
53 int fifo_lvl_mask;
54 int rx_lvl_offset;
55 int high_speed;
58 /**
59 * s3c64xx_spi_set_info - SPI Controller configure callback by the board
60 * initialization code.
61 * @cntrlr: SPI controller number the configuration is for.
62 * @src_clk_nr: Clock the SPI controller is to use to generate SPI clocks.
63 * @num_cs: Number of elements in the 'cs' array.
65 * Call this from machine init code for each SPI Controller that
66 * has some chips attached to it.
68 extern void s3c64xx_spi_set_info(int cntrlr, int src_clk_nr, int num_cs);
69 extern void s5pc100_spi_set_info(int cntrlr, int src_clk_nr, int num_cs);
70 extern void s5pv210_spi_set_info(int cntrlr, int src_clk_nr, int num_cs);
71 extern void s5p64x0_spi_set_info(int cntrlr, int src_clk_nr, int num_cs);
72 extern void s5p6442_spi_set_info(int cntrlr, int src_clk_nr, int num_cs);
74 #endif /* __S3C64XX_PLAT_SPI_H */