2 * sata_promise.c - Promise SATA
4 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
8 * Copyright 2003-2004 Red Hat, Inc.
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
29 * Hardware information only available under NDA.
33 #include <linux/kernel.h>
34 #include <linux/module.h>
35 #include <linux/pci.h>
36 #include <linux/init.h>
37 #include <linux/blkdev.h>
38 #include <linux/delay.h>
39 #include <linux/interrupt.h>
40 #include <linux/sched.h>
41 #include <linux/device.h>
42 #include <scsi/scsi_host.h>
43 #include <scsi/scsi_cmnd.h>
44 #include <linux/libata.h>
46 #include "sata_promise.h"
48 #define DRV_NAME "sata_promise"
49 #define DRV_VERSION "1.04"
53 PDC_PKT_SUBMIT
= 0x40, /* Command packet pointer addr */
54 PDC_INT_SEQMASK
= 0x40, /* Mask of asserted SEQ INTs */
55 PDC_TBG_MODE
= 0x41, /* TBG mode */
56 PDC_FLASH_CTL
= 0x44, /* Flash control register */
57 PDC_PCI_CTL
= 0x48, /* PCI control and status register */
58 PDC_GLOBAL_CTL
= 0x48, /* Global control/status (per port) */
59 PDC_CTLSTAT
= 0x60, /* IDE control and status (per port) */
60 PDC_SATA_PLUG_CSR
= 0x6C, /* SATA Plug control/status reg */
61 PDC2_SATA_PLUG_CSR
= 0x60, /* SATAII Plug control/status reg */
62 PDC_SLEW_CTL
= 0x470, /* slew rate control reg */
64 PDC_ERR_MASK
= (1<<19) | (1<<20) | (1<<21) | (1<<22) |
65 (1<<8) | (1<<9) | (1<<10),
67 board_2037x
= 0, /* FastTrak S150 TX2plus */
68 board_20319
= 1, /* FastTrak S150 TX4 */
69 board_20619
= 2, /* FastTrak TX4000 */
70 board_20771
= 3, /* FastTrak TX2300 */
71 board_2057x
= 4, /* SATAII150 Tx2plus */
72 board_40518
= 5, /* SATAII150 Tx4 */
74 PDC_HAS_PATA
= (1 << 1), /* PDC20375/20575 has PATA */
76 PDC_RESET
= (1 << 11), /* HDMA reset */
78 PDC_COMMON_FLAGS
= ATA_FLAG_NO_LEGACY
| ATA_FLAG_SRST
|
79 ATA_FLAG_MMIO
| ATA_FLAG_NO_ATAPI
,
83 struct pdc_port_priv
{
88 struct pdc_host_priv
{
92 static u32
pdc_sata_scr_read (struct ata_port
*ap
, unsigned int sc_reg
);
93 static void pdc_sata_scr_write (struct ata_port
*ap
, unsigned int sc_reg
, u32 val
);
94 static int pdc_ata_init_one (struct pci_dev
*pdev
, const struct pci_device_id
*ent
);
95 static irqreturn_t
pdc_interrupt (int irq
, void *dev_instance
, struct pt_regs
*regs
);
96 static void pdc_eng_timeout(struct ata_port
*ap
);
97 static int pdc_port_start(struct ata_port
*ap
);
98 static void pdc_port_stop(struct ata_port
*ap
);
99 static void pdc_pata_phy_reset(struct ata_port
*ap
);
100 static void pdc_sata_phy_reset(struct ata_port
*ap
);
101 static void pdc_qc_prep(struct ata_queued_cmd
*qc
);
102 static void pdc_tf_load_mmio(struct ata_port
*ap
, const struct ata_taskfile
*tf
);
103 static void pdc_exec_command_mmio(struct ata_port
*ap
, const struct ata_taskfile
*tf
);
104 static void pdc_irq_clear(struct ata_port
*ap
);
105 static unsigned int pdc_qc_issue_prot(struct ata_queued_cmd
*qc
);
106 static void pdc_host_stop(struct ata_host_set
*host_set
);
109 static struct scsi_host_template pdc_ata_sht
= {
110 .module
= THIS_MODULE
,
112 .ioctl
= ata_scsi_ioctl
,
113 .queuecommand
= ata_scsi_queuecmd
,
114 .eh_strategy_handler
= ata_scsi_error
,
115 .can_queue
= ATA_DEF_QUEUE
,
116 .this_id
= ATA_SHT_THIS_ID
,
117 .sg_tablesize
= LIBATA_MAX_PRD
,
118 .cmd_per_lun
= ATA_SHT_CMD_PER_LUN
,
119 .emulated
= ATA_SHT_EMULATED
,
120 .use_clustering
= ATA_SHT_USE_CLUSTERING
,
121 .proc_name
= DRV_NAME
,
122 .dma_boundary
= ATA_DMA_BOUNDARY
,
123 .slave_configure
= ata_scsi_slave_config
,
124 .bios_param
= ata_std_bios_param
,
127 static const struct ata_port_operations pdc_sata_ops
= {
128 .port_disable
= ata_port_disable
,
129 .tf_load
= pdc_tf_load_mmio
,
130 .tf_read
= ata_tf_read
,
131 .check_status
= ata_check_status
,
132 .exec_command
= pdc_exec_command_mmio
,
133 .dev_select
= ata_std_dev_select
,
135 .phy_reset
= pdc_sata_phy_reset
,
137 .qc_prep
= pdc_qc_prep
,
138 .qc_issue
= pdc_qc_issue_prot
,
139 .eng_timeout
= pdc_eng_timeout
,
140 .irq_handler
= pdc_interrupt
,
141 .irq_clear
= pdc_irq_clear
,
143 .scr_read
= pdc_sata_scr_read
,
144 .scr_write
= pdc_sata_scr_write
,
145 .port_start
= pdc_port_start
,
146 .port_stop
= pdc_port_stop
,
147 .host_stop
= pdc_host_stop
,
150 static const struct ata_port_operations pdc_pata_ops
= {
151 .port_disable
= ata_port_disable
,
152 .tf_load
= pdc_tf_load_mmio
,
153 .tf_read
= ata_tf_read
,
154 .check_status
= ata_check_status
,
155 .exec_command
= pdc_exec_command_mmio
,
156 .dev_select
= ata_std_dev_select
,
158 .phy_reset
= pdc_pata_phy_reset
,
160 .qc_prep
= pdc_qc_prep
,
161 .qc_issue
= pdc_qc_issue_prot
,
162 .eng_timeout
= pdc_eng_timeout
,
163 .irq_handler
= pdc_interrupt
,
164 .irq_clear
= pdc_irq_clear
,
166 .port_start
= pdc_port_start
,
167 .port_stop
= pdc_port_stop
,
168 .host_stop
= pdc_host_stop
,
171 static const struct ata_port_info pdc_port_info
[] = {
175 .host_flags
= PDC_COMMON_FLAGS
| ATA_FLAG_SATA
,
176 .pio_mask
= 0x1f, /* pio0-4 */
177 .mwdma_mask
= 0x07, /* mwdma0-2 */
178 .udma_mask
= 0x7f, /* udma0-6 ; FIXME */
179 .port_ops
= &pdc_sata_ops
,
185 .host_flags
= PDC_COMMON_FLAGS
| ATA_FLAG_SATA
,
186 .pio_mask
= 0x1f, /* pio0-4 */
187 .mwdma_mask
= 0x07, /* mwdma0-2 */
188 .udma_mask
= 0x7f, /* udma0-6 ; FIXME */
189 .port_ops
= &pdc_sata_ops
,
195 .host_flags
= PDC_COMMON_FLAGS
| ATA_FLAG_SLAVE_POSS
,
196 .pio_mask
= 0x1f, /* pio0-4 */
197 .mwdma_mask
= 0x07, /* mwdma0-2 */
198 .udma_mask
= 0x7f, /* udma0-6 ; FIXME */
199 .port_ops
= &pdc_pata_ops
,
205 .host_flags
= PDC_COMMON_FLAGS
| ATA_FLAG_SATA
,
206 .pio_mask
= 0x1f, /* pio0-4 */
207 .mwdma_mask
= 0x07, /* mwdma0-2 */
208 .udma_mask
= 0x7f, /* udma0-6 ; FIXME */
209 .port_ops
= &pdc_sata_ops
,
215 .host_flags
= PDC_COMMON_FLAGS
| ATA_FLAG_SATA
,
216 .pio_mask
= 0x1f, /* pio0-4 */
217 .mwdma_mask
= 0x07, /* mwdma0-2 */
218 .udma_mask
= 0x7f, /* udma0-6 ; FIXME */
219 .port_ops
= &pdc_sata_ops
,
225 .host_flags
= PDC_COMMON_FLAGS
| ATA_FLAG_SATA
,
226 .pio_mask
= 0x1f, /* pio0-4 */
227 .mwdma_mask
= 0x07, /* mwdma0-2 */
228 .udma_mask
= 0x7f, /* udma0-6 ; FIXME */
229 .port_ops
= &pdc_sata_ops
,
233 static const struct pci_device_id pdc_ata_pci_tbl
[] = {
234 { PCI_VENDOR_ID_PROMISE
, 0x3371, PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
236 { PCI_VENDOR_ID_PROMISE
, 0x3570, PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
238 { PCI_VENDOR_ID_PROMISE
, 0x3571, PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
240 { PCI_VENDOR_ID_PROMISE
, 0x3373, PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
242 { PCI_VENDOR_ID_PROMISE
, 0x3375, PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
244 { PCI_VENDOR_ID_PROMISE
, 0x3376, PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
246 { PCI_VENDOR_ID_PROMISE
, 0x3574, PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
248 { PCI_VENDOR_ID_PROMISE
, 0x3d75, PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
250 { PCI_VENDOR_ID_PROMISE
, 0x3d73, PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
253 { PCI_VENDOR_ID_PROMISE
, 0x3318, PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
255 { PCI_VENDOR_ID_PROMISE
, 0x3319, PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
257 { PCI_VENDOR_ID_PROMISE
, 0x3515, PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
259 { PCI_VENDOR_ID_PROMISE
, 0x3519, PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
261 { PCI_VENDOR_ID_PROMISE
, 0x3d17, PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
263 { PCI_VENDOR_ID_PROMISE
, 0x3d18, PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
266 { PCI_VENDOR_ID_PROMISE
, 0x6629, PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
269 { PCI_VENDOR_ID_PROMISE
, 0x3570, PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
271 { } /* terminate list */
275 static struct pci_driver pdc_ata_pci_driver
= {
277 .id_table
= pdc_ata_pci_tbl
,
278 .probe
= pdc_ata_init_one
,
279 .remove
= ata_pci_remove_one
,
283 static int pdc_port_start(struct ata_port
*ap
)
285 struct device
*dev
= ap
->host_set
->dev
;
286 struct pdc_port_priv
*pp
;
289 rc
= ata_port_start(ap
);
293 pp
= kzalloc(sizeof(*pp
), GFP_KERNEL
);
299 pp
->pkt
= dma_alloc_coherent(dev
, 128, &pp
->pkt_dma
, GFP_KERNEL
);
305 ap
->private_data
= pp
;
317 static void pdc_port_stop(struct ata_port
*ap
)
319 struct device
*dev
= ap
->host_set
->dev
;
320 struct pdc_port_priv
*pp
= ap
->private_data
;
322 ap
->private_data
= NULL
;
323 dma_free_coherent(dev
, 128, pp
->pkt
, pp
->pkt_dma
);
329 static void pdc_host_stop(struct ata_host_set
*host_set
)
331 struct pdc_host_priv
*hp
= host_set
->private_data
;
333 ata_pci_host_stop(host_set
);
339 static void pdc_reset_port(struct ata_port
*ap
)
341 void __iomem
*mmio
= (void __iomem
*) ap
->ioaddr
.cmd_addr
+ PDC_CTLSTAT
;
345 for (i
= 11; i
> 0; i
--) {
358 readl(mmio
); /* flush */
361 static void pdc_sata_phy_reset(struct ata_port
*ap
)
367 static void pdc_pata_phy_reset(struct ata_port
*ap
)
369 /* FIXME: add cable detect. Don't assume 40-pin cable */
370 ap
->cbl
= ATA_CBL_PATA40
;
371 ap
->udma_mask
&= ATA_UDMA_MASK_40C
;
378 static u32
pdc_sata_scr_read (struct ata_port
*ap
, unsigned int sc_reg
)
380 if (sc_reg
> SCR_CONTROL
)
382 return readl((void __iomem
*) ap
->ioaddr
.scr_addr
+ (sc_reg
* 4));
386 static void pdc_sata_scr_write (struct ata_port
*ap
, unsigned int sc_reg
,
389 if (sc_reg
> SCR_CONTROL
)
391 writel(val
, (void __iomem
*) ap
->ioaddr
.scr_addr
+ (sc_reg
* 4));
394 static void pdc_qc_prep(struct ata_queued_cmd
*qc
)
396 struct pdc_port_priv
*pp
= qc
->ap
->private_data
;
401 switch (qc
->tf
.protocol
) {
406 case ATA_PROT_NODATA
:
407 i
= pdc_pkt_header(&qc
->tf
, qc
->ap
->prd_dma
,
408 qc
->dev
->devno
, pp
->pkt
);
410 if (qc
->tf
.flags
& ATA_TFLAG_LBA48
)
411 i
= pdc_prep_lba48(&qc
->tf
, pp
->pkt
, i
);
413 i
= pdc_prep_lba28(&qc
->tf
, pp
->pkt
, i
);
415 pdc_pkt_footer(&qc
->tf
, pp
->pkt
, i
);
423 static void pdc_eng_timeout(struct ata_port
*ap
)
425 struct ata_host_set
*host_set
= ap
->host_set
;
427 struct ata_queued_cmd
*qc
;
432 spin_lock_irqsave(&host_set
->lock
, flags
);
434 qc
= ata_qc_from_tag(ap
, ap
->active_tag
);
436 switch (qc
->tf
.protocol
) {
438 case ATA_PROT_NODATA
:
439 printk(KERN_ERR
"ata%u: command timeout\n", ap
->id
);
440 drv_stat
= ata_wait_idle(ap
);
441 qc
->err_mask
|= __ac_err_mask(drv_stat
);
445 drv_stat
= ata_busy_wait(ap
, ATA_BUSY
| ATA_DRQ
, 1000);
447 printk(KERN_ERR
"ata%u: unknown timeout, cmd 0x%x stat 0x%x\n",
448 ap
->id
, qc
->tf
.command
, drv_stat
);
450 qc
->err_mask
|= ac_err_mask(drv_stat
);
454 spin_unlock_irqrestore(&host_set
->lock
, flags
);
455 ata_eh_qc_complete(qc
);
459 static inline unsigned int pdc_host_intr( struct ata_port
*ap
,
460 struct ata_queued_cmd
*qc
)
462 unsigned int handled
= 0;
464 void __iomem
*mmio
= (void __iomem
*) ap
->ioaddr
.cmd_addr
+ PDC_GLOBAL_CTL
;
467 if (tmp
& PDC_ERR_MASK
) {
468 qc
->err_mask
|= AC_ERR_DEV
;
472 switch (qc
->tf
.protocol
) {
474 case ATA_PROT_NODATA
:
475 qc
->err_mask
|= ac_err_mask(ata_wait_idle(ap
));
481 ap
->stats
.idle_irq
++;
488 static void pdc_irq_clear(struct ata_port
*ap
)
490 struct ata_host_set
*host_set
= ap
->host_set
;
491 void __iomem
*mmio
= host_set
->mmio_base
;
493 readl(mmio
+ PDC_INT_SEQMASK
);
496 static irqreturn_t
pdc_interrupt (int irq
, void *dev_instance
, struct pt_regs
*regs
)
498 struct ata_host_set
*host_set
= dev_instance
;
502 unsigned int handled
= 0;
503 void __iomem
*mmio_base
;
507 if (!host_set
|| !host_set
->mmio_base
) {
508 VPRINTK("QUICK EXIT\n");
512 mmio_base
= host_set
->mmio_base
;
514 /* reading should also clear interrupts */
515 mask
= readl(mmio_base
+ PDC_INT_SEQMASK
);
517 if (mask
== 0xffffffff) {
518 VPRINTK("QUICK EXIT 2\n");
522 spin_lock(&host_set
->lock
);
524 mask
&= 0xffff; /* only 16 tags possible */
526 VPRINTK("QUICK EXIT 3\n");
530 writel(mask
, mmio_base
+ PDC_INT_SEQMASK
);
532 for (i
= 0; i
< host_set
->n_ports
; i
++) {
533 VPRINTK("port %u\n", i
);
534 ap
= host_set
->ports
[i
];
535 tmp
= mask
& (1 << (i
+ 1));
537 !(ap
->flags
& (ATA_FLAG_PORT_DISABLED
| ATA_FLAG_NOINTR
))) {
538 struct ata_queued_cmd
*qc
;
540 qc
= ata_qc_from_tag(ap
, ap
->active_tag
);
541 if (qc
&& (!(qc
->tf
.ctl
& ATA_NIEN
)))
542 handled
+= pdc_host_intr(ap
, qc
);
549 spin_unlock(&host_set
->lock
);
550 return IRQ_RETVAL(handled
);
553 static inline void pdc_packet_start(struct ata_queued_cmd
*qc
)
555 struct ata_port
*ap
= qc
->ap
;
556 struct pdc_port_priv
*pp
= ap
->private_data
;
557 unsigned int port_no
= ap
->port_no
;
558 u8 seq
= (u8
) (port_no
+ 1);
560 VPRINTK("ENTER, ap %p\n", ap
);
562 writel(0x00000001, ap
->host_set
->mmio_base
+ (seq
* 4));
563 readl(ap
->host_set
->mmio_base
+ (seq
* 4)); /* flush */
566 wmb(); /* flush PRD, pkt writes */
567 writel(pp
->pkt_dma
, (void __iomem
*) ap
->ioaddr
.cmd_addr
+ PDC_PKT_SUBMIT
);
568 readl((void __iomem
*) ap
->ioaddr
.cmd_addr
+ PDC_PKT_SUBMIT
); /* flush */
571 static unsigned int pdc_qc_issue_prot(struct ata_queued_cmd
*qc
)
573 switch (qc
->tf
.protocol
) {
575 case ATA_PROT_NODATA
:
576 pdc_packet_start(qc
);
579 case ATA_PROT_ATAPI_DMA
:
587 return ata_qc_issue_prot(qc
);
590 static void pdc_tf_load_mmio(struct ata_port
*ap
, const struct ata_taskfile
*tf
)
592 WARN_ON (tf
->protocol
== ATA_PROT_DMA
||
593 tf
->protocol
== ATA_PROT_NODATA
);
598 static void pdc_exec_command_mmio(struct ata_port
*ap
, const struct ata_taskfile
*tf
)
600 WARN_ON (tf
->protocol
== ATA_PROT_DMA
||
601 tf
->protocol
== ATA_PROT_NODATA
);
602 ata_exec_command(ap
, tf
);
606 static void pdc_ata_setup_port(struct ata_ioports
*port
, unsigned long base
)
608 port
->cmd_addr
= base
;
609 port
->data_addr
= base
;
611 port
->error_addr
= base
+ 0x4;
612 port
->nsect_addr
= base
+ 0x8;
613 port
->lbal_addr
= base
+ 0xc;
614 port
->lbam_addr
= base
+ 0x10;
615 port
->lbah_addr
= base
+ 0x14;
616 port
->device_addr
= base
+ 0x18;
618 port
->status_addr
= base
+ 0x1c;
619 port
->altstatus_addr
=
620 port
->ctl_addr
= base
+ 0x38;
624 static void pdc_host_init(unsigned int chip_id
, struct ata_probe_ent
*pe
)
626 void __iomem
*mmio
= pe
->mmio_base
;
627 struct pdc_host_priv
*hp
= pe
->private_data
;
628 int hotplug_offset
= hp
->hotplug_offset
;
632 * Except for the hotplug stuff, this is voodoo from the
633 * Promise driver. Label this entire section
634 * "TODO: figure out why we do this"
637 /* change FIFO_SHD to 8 dwords, enable BMR_BURST */
638 tmp
= readl(mmio
+ PDC_FLASH_CTL
);
639 tmp
|= 0x12000; /* bit 16 (fifo 8 dw) and 13 (bmr burst?) */
640 writel(tmp
, mmio
+ PDC_FLASH_CTL
);
642 /* clear plug/unplug flags for all ports */
643 tmp
= readl(mmio
+ hotplug_offset
);
644 writel(tmp
| 0xff, mmio
+ hotplug_offset
);
646 /* mask plug/unplug ints */
647 tmp
= readl(mmio
+ hotplug_offset
);
648 writel(tmp
| 0xff0000, mmio
+ hotplug_offset
);
650 /* reduce TBG clock to 133 Mhz. */
651 tmp
= readl(mmio
+ PDC_TBG_MODE
);
652 tmp
&= ~0x30000; /* clear bit 17, 16*/
653 tmp
|= 0x10000; /* set bit 17:16 = 0:1 */
654 writel(tmp
, mmio
+ PDC_TBG_MODE
);
656 readl(mmio
+ PDC_TBG_MODE
); /* flush */
659 /* adjust slew rate control register. */
660 tmp
= readl(mmio
+ PDC_SLEW_CTL
);
661 tmp
&= 0xFFFFF03F; /* clear bit 11 ~ 6 */
662 tmp
|= 0x00000900; /* set bit 11-9 = 100b , bit 8-6 = 100 */
663 writel(tmp
, mmio
+ PDC_SLEW_CTL
);
666 static int pdc_ata_init_one (struct pci_dev
*pdev
, const struct pci_device_id
*ent
)
668 static int printed_version
;
669 struct ata_probe_ent
*probe_ent
= NULL
;
670 struct pdc_host_priv
*hp
;
672 void __iomem
*mmio_base
;
673 unsigned int board_idx
= (unsigned int) ent
->driver_data
;
674 int pci_dev_busy
= 0;
677 if (!printed_version
++)
678 dev_printk(KERN_DEBUG
, &pdev
->dev
, "version " DRV_VERSION
"\n");
681 * If this driver happens to only be useful on Apple's K2, then
682 * we should check that here as it has a normal Serverworks ID
684 rc
= pci_enable_device(pdev
);
688 rc
= pci_request_regions(pdev
, DRV_NAME
);
694 rc
= pci_set_dma_mask(pdev
, ATA_DMA_MASK
);
696 goto err_out_regions
;
697 rc
= pci_set_consistent_dma_mask(pdev
, ATA_DMA_MASK
);
699 goto err_out_regions
;
701 probe_ent
= kzalloc(sizeof(*probe_ent
), GFP_KERNEL
);
702 if (probe_ent
== NULL
) {
704 goto err_out_regions
;
707 probe_ent
->dev
= pci_dev_to_dev(pdev
);
708 INIT_LIST_HEAD(&probe_ent
->node
);
710 mmio_base
= pci_iomap(pdev
, 3, 0);
711 if (mmio_base
== NULL
) {
713 goto err_out_free_ent
;
715 base
= (unsigned long) mmio_base
;
717 hp
= kzalloc(sizeof(*hp
), GFP_KERNEL
);
720 goto err_out_free_ent
;
723 /* Set default hotplug offset */
724 hp
->hotplug_offset
= PDC_SATA_PLUG_CSR
;
725 probe_ent
->private_data
= hp
;
727 probe_ent
->sht
= pdc_port_info
[board_idx
].sht
;
728 probe_ent
->host_flags
= pdc_port_info
[board_idx
].host_flags
;
729 probe_ent
->pio_mask
= pdc_port_info
[board_idx
].pio_mask
;
730 probe_ent
->mwdma_mask
= pdc_port_info
[board_idx
].mwdma_mask
;
731 probe_ent
->udma_mask
= pdc_port_info
[board_idx
].udma_mask
;
732 probe_ent
->port_ops
= pdc_port_info
[board_idx
].port_ops
;
734 probe_ent
->irq
= pdev
->irq
;
735 probe_ent
->irq_flags
= SA_SHIRQ
;
736 probe_ent
->mmio_base
= mmio_base
;
738 pdc_ata_setup_port(&probe_ent
->port
[0], base
+ 0x200);
739 pdc_ata_setup_port(&probe_ent
->port
[1], base
+ 0x280);
741 probe_ent
->port
[0].scr_addr
= base
+ 0x400;
742 probe_ent
->port
[1].scr_addr
= base
+ 0x500;
744 /* notice 4-port boards */
747 /* Override hotplug offset for SATAII150 */
748 hp
->hotplug_offset
= PDC2_SATA_PLUG_CSR
;
751 probe_ent
->n_ports
= 4;
753 pdc_ata_setup_port(&probe_ent
->port
[2], base
+ 0x300);
754 pdc_ata_setup_port(&probe_ent
->port
[3], base
+ 0x380);
756 probe_ent
->port
[2].scr_addr
= base
+ 0x600;
757 probe_ent
->port
[3].scr_addr
= base
+ 0x700;
760 /* Override hotplug offset for SATAII150 */
761 hp
->hotplug_offset
= PDC2_SATA_PLUG_CSR
;
764 probe_ent
->n_ports
= 2;
767 probe_ent
->n_ports
= 2;
770 probe_ent
->n_ports
= 4;
772 pdc_ata_setup_port(&probe_ent
->port
[2], base
+ 0x300);
773 pdc_ata_setup_port(&probe_ent
->port
[3], base
+ 0x380);
775 probe_ent
->port
[2].scr_addr
= base
+ 0x600;
776 probe_ent
->port
[3].scr_addr
= base
+ 0x700;
783 pci_set_master(pdev
);
785 /* initialize adapter */
786 pdc_host_init(board_idx
, probe_ent
);
788 /* FIXME: Need any other frees than hp? */
789 if (!ata_device_add(probe_ent
))
799 pci_release_regions(pdev
);
802 pci_disable_device(pdev
);
807 static int __init
pdc_ata_init(void)
809 return pci_module_init(&pdc_ata_pci_driver
);
813 static void __exit
pdc_ata_exit(void)
815 pci_unregister_driver(&pdc_ata_pci_driver
);
819 MODULE_AUTHOR("Jeff Garzik");
820 MODULE_DESCRIPTION("Promise ATA TX2/TX4/TX4000 low-level driver");
821 MODULE_LICENSE("GPL");
822 MODULE_DEVICE_TABLE(pci
, pdc_ata_pci_tbl
);
823 MODULE_VERSION(DRV_VERSION
);
825 module_init(pdc_ata_init
);
826 module_exit(pdc_ata_exit
);