1 #ifndef _ASM_POWERPC_SIGCONTEXT_H
2 #define _ASM_POWERPC_SIGCONTEXT_H
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License
7 * as published by the Free Software Foundation; either version
8 * 2 of the License, or (at your option) any later version.
10 #include <linux/compiler.h>
11 #include <asm/ptrace.h>
17 unsigned long _unused
[4];
22 unsigned long handler
;
23 unsigned long oldmask
;
24 struct pt_regs __user
*regs
;
26 elf_gregset_t gp_regs
;
27 elf_fpregset_t fp_regs
;
29 * To maintain compatibility with current implementations the sigcontext is
30 * extended by appending a pointer (v_regs) to a quadword type (elf_vrreg_t)
31 * followed by an unstructured (vmx_reserve) field of 69 doublewords. This
32 * allows the array of vector registers to be quadword aligned independent of
33 * the alignment of the containing sigcontext or ucontext. It is the
34 * responsibility of the code setting the sigcontext to set this pointer to
35 * either NULL (if this processor does not support the VMX feature) or the
36 * address of the first quadword within the allocated (vmx_reserve) area.
38 * The pointer (v_regs) of vector type (elf_vrreg_t) is type compatible with
39 * an array of 34 quadword entries (elf_vrregset_t). The entries with
40 * indexes 0-31 contain the corresponding vector registers. The entry with
41 * index 32 contains the vscr as the last word (offset 12) within the
42 * quadword. This allows the vscr to be stored as either a quadword (since
43 * it must be copied via a vector register to/from storage) or as a word.
44 * The entry with index 33 contains the vrsave as the first word (offset 0)
45 * within the quadword.
47 elf_vrreg_t __user
*v_regs
;
48 long vmx_reserve
[ELF_NVRREG
+ELF_NVRREG
+1];
52 #endif /* _ASM_POWERPC_SIGCONTEXT_H */