[ARM] pxa/balloon3: PCMCIA Support
[linux-2.6/linux-acpi-2.6/ibm-acpi-2.6.git] / arch / arm / mach-pxa / include / mach / balloon3.h
blobd5dcf750c1ef658eb7a680e1d0ac5c7a6a466601
1 /*
2 * linux/include/asm-arm/arch-pxa/balloon3.h
4 * Authors: Nick Bane and Wookey
5 * Created: Oct, 2005
6 * Copyright: Toby Churchill Ltd
7 * Cribbed from mainstone.c, by Nicholas Pitre
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
14 #ifndef ASM_ARCH_BALLOON3_H
15 #define ASM_ARCH_BALLOON3_H
17 enum balloon3_features {
18 BALLOON3_FEATURE_OHCI,
19 BALLOON3_FEATURE_MMC,
20 BALLOON3_FEATURE_CF,
21 BALLOON3_FEATURE_AUDIO,
22 BALLOON3_FEATURE_TOPPOLY,
25 #define BALLOON3_FPGA_PHYS PXA_CS4_PHYS
26 #define BALLOON3_FPGA_VIRT (0xf1000000) /* as per balloon2 */
27 #define BALLOON3_FPGA_LENGTH 0x01000000
29 /* FPGA / CPLD registers for CF socket */
30 #define BALLOON3_CF_STATUS_REG (BALLOON3_FPGA_VIRT + 0x00e00008)
31 #define BALLOON3_CF_CONTROL_REG (BALLOON3_FPGA_VIRT + 0x00e00008)
32 /* FPGA / CPLD version register */
33 #define BALLOON3_FPGA_VER (BALLOON3_FPGA_VIRT + 0x00e0001c)
35 #define BALLOON3_NANDIO_IO_REG (BALLOON3_FPGA_VIRT + 0x00e00000)
36 /* fpga/cpld interrupt control register */
37 #define BALLOON3_INT_CONTROL_REG (BALLOON3_FPGA_VIRT + 0x00e0000C)
38 #define BALLOON3_NANDIO_CTL2_REG (BALLOON3_FPGA_VIRT + 0x00e00010)
39 #define BALLOON3_NANDIO_CTL_REG (BALLOON3_FPGA_VIRT + 0x00e00014)
40 #define BALLOON3_VERSION_REG (BALLOON3_FPGA_VIRT + 0x00e0001c)
42 #define BALLOON3_SAMOSA_ADDR_REG (BALLOON3_FPGA_VIRT + 0x00c00000)
43 #define BALLOON3_SAMOSA_DATA_REG (BALLOON3_FPGA_VIRT + 0x00c00004)
44 #define BALLOON3_SAMOSA_STATUS_REG (BALLOON3_FPGA_VIRT + 0x00c0001c)
46 /* CF Status Register bits (read-only) bits */
47 #define BALLOON3_CF_nIRQ (1 << 0)
48 #define BALLOON3_CF_nSTSCHG_BVD1 (1 << 1)
50 /* CF Control Set Register bits / CF Control Clear Register bits (write-only) */
51 #define BALLOON3_CF_RESET (1 << 0)
52 #define BALLOON3_CF_ENABLE (1 << 1)
53 #define BALLOON3_CF_ADD_ENABLE (1 << 2)
55 /* CF Interrupt sources */
56 #define BALLOON3_BP_CF_NRDY_IRQ BALLOON3_IRQ(0)
57 #define BALLOON3_BP_NSTSCHG_IRQ BALLOON3_IRQ(1)
59 /* GPIOs for irqs */
60 #define BALLOON3_GPIO_AUX_NIRQ (94)
61 #define BALLOON3_GPIO_CODEC_IRQ (95)
63 /* Timer and Idle LED locations */
64 #define BALLOON3_GPIO_LED_NAND (9)
65 #define BALLOON3_GPIO_LED_IDLE (10)
67 /* backlight control */
68 #define BALLOON3_GPIO_RUN_BACKLIGHT (99)
70 #define BALLOON3_GPIO_S0_CD (105)
72 /* FPGA Interrupt Mask/Acknowledge Register */
73 #define BALLOON3_INT_S0_IRQ (1 << 0) /* PCMCIA 0 IRQ */
74 #define BALLOON3_INT_S0_STSCHG (1 << 1) /* PCMCIA 0 status changed */
76 /* CPLD (and FPGA) interface definitions */
77 #define CPLD_LCD0_DATA_SET 0x00
78 #define CPLD_LCD0_DATA_CLR 0x10
79 #define CPLD_LCD0_COMMAND_SET 0x01
80 #define CPLD_LCD0_COMMAND_CLR 0x11
81 #define CPLD_LCD1_DATA_SET 0x02
82 #define CPLD_LCD1_DATA_CLR 0x12
83 #define CPLD_LCD1_COMMAND_SET 0x03
84 #define CPLD_LCD1_COMMAND_CLR 0x13
86 #define CPLD_MISC_SET 0x07
87 #define CPLD_MISC_CLR 0x17
88 #define CPLD_MISC_LOON_NRESET_BIT 0
89 #define CPLD_MISC_LOON_UNSUSP_BIT 1
90 #define CPLD_MISC_RUN_5V_BIT 2
91 #define CPLD_MISC_CHG_D0_BIT 3
92 #define CPLD_MISC_CHG_D1_BIT 4
93 #define CPLD_MISC_DAC_NCS_BIT 5
95 #define CPLD_LCD_SET 0x08
96 #define CPLD_LCD_CLR 0x18
97 #define CPLD_LCD_BACKLIGHT_EN_0_BIT 0
98 #define CPLD_LCD_BACKLIGHT_EN_1_BIT 1
99 #define CPLD_LCD_LED_RED_BIT 4
100 #define CPLD_LCD_LED_GREEN_BIT 5
101 #define CPLD_LCD_NRESET_BIT 7
103 #define CPLD_LCD_RO_SET 0x09
104 #define CPLD_LCD_RO_CLR 0x19
105 #define CPLD_LCD_RO_LCD0_nWAIT_BIT 0
106 #define CPLD_LCD_RO_LCD1_nWAIT_BIT 1
108 #define CPLD_SERIAL_SET 0x0a
109 #define CPLD_SERIAL_CLR 0x1a
110 #define CPLD_SERIAL_GSM_RI_BIT 0
111 #define CPLD_SERIAL_GSM_CTS_BIT 1
112 #define CPLD_SERIAL_GSM_DTR_BIT 2
113 #define CPLD_SERIAL_LPR_CTS_BIT 3
114 #define CPLD_SERIAL_TC232_CTS_BIT 4
115 #define CPLD_SERIAL_TC232_DSR_BIT 5
117 #define CPLD_SROUTING_SET 0x0b
118 #define CPLD_SROUTING_CLR 0x1b
119 #define CPLD_SROUTING_MSP430_LPR 0
120 #define CPLD_SROUTING_MSP430_TC232 1
121 #define CPLD_SROUTING_MSP430_GSM 2
122 #define CPLD_SROUTING_LOON_LPR (0 << 4)
123 #define CPLD_SROUTING_LOON_TC232 (1 << 4)
124 #define CPLD_SROUTING_LOON_GSM (2 << 4)
126 #define CPLD_AROUTING_SET 0x0c
127 #define CPLD_AROUTING_CLR 0x1c
128 #define CPLD_AROUTING_MIC2PHONE_BIT 0
129 #define CPLD_AROUTING_PHONE2INT_BIT 1
130 #define CPLD_AROUTING_PHONE2EXT_BIT 2
131 #define CPLD_AROUTING_LOONL2INT_BIT 3
132 #define CPLD_AROUTING_LOONL2EXT_BIT 4
133 #define CPLD_AROUTING_LOONR2PHONE_BIT 5
134 #define CPLD_AROUTING_LOONR2INT_BIT 6
135 #define CPLD_AROUTING_LOONR2EXT_BIT 7
137 /* Balloon3 Interrupts */
138 #define BALLOON3_IRQ(x) (IRQ_BOARD_START + (x))
140 #define BALLOON3_AUX_NIRQ IRQ_GPIO(BALLOON3_GPIO_AUX_NIRQ)
141 #define BALLOON3_CODEC_IRQ IRQ_GPIO(BALLOON3_GPIO_CODEC_IRQ)
142 #define BALLOON3_S0_CD_IRQ IRQ_GPIO(BALLOON3_GPIO_S0_CD)
144 extern int balloon3_has(enum balloon3_features feature);
146 #endif